microblaze-opcm.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /* microblaze-opcm.h -- Header used in microblaze-opc.h
  2. Copyright (C) 2009-2015 Free Software Foundation, Inc.
  3. This file is part of the GNU opcodes library.
  4. This library is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3, or (at your option)
  7. any later version.
  8. It is distributed in the hope that it will be useful, but WITHOUT
  9. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  10. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  11. License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this file; see the file COPYING. If not, write to the
  14. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  15. MA 02110-1301, USA. */
  16. #ifndef MICROBLAZE_OPCM
  17. #define MICROBLAZE_OPCM
  18. enum microblaze_instr
  19. {
  20. add, rsub, addc, rsubc, addk, rsubk, addkc, rsubkc, clz, cmp, cmpu,
  21. addi, rsubi, addic, rsubic, addik, rsubik, addikc, rsubikc, mul,
  22. mulh, mulhu, mulhsu,swapb,swaph,
  23. idiv, idivu, bsll, bsra, bsrl, get, put, nget, nput, cget, cput,
  24. ncget, ncput, muli, bslli, bsrai, bsrli, mului,
  25. /* 'or/and/xor' are C++ keywords. */
  26. microblaze_or, microblaze_and, microblaze_xor,
  27. andn, pcmpbf, pcmpbc, pcmpeq, pcmpne, sra, src, srl, sext8, sext16,
  28. wic, wdc, wdcclear, wdcflush, mts, mfs, mbar, br, brd,
  29. brld, bra, brad, brald, microblaze_brk, beq, beqd, bne, bned, blt,
  30. bltd, ble, bled, bgt, bgtd, bge, bged, ori, andi, xori, andni,
  31. imm, rtsd, rtid, rtbd, rted, bri, brid, brlid, brai, braid, bralid,
  32. brki, beqi, beqid, bnei, bneid, blti, bltid, blei, bleid, bgti,
  33. bgtid, bgei, bgeid, lbu, lbur, lhu, lhur, lw, lwr, lwx, sb, sbr, sh,
  34. shr, sw, swr, swx, lbui, lhui, lwi,
  35. sbi, shi, swi, msrset, msrclr, tuqula, fadd, frsub, fmul, fdiv,
  36. fcmp_lt, fcmp_eq, fcmp_le, fcmp_gt, fcmp_ne, fcmp_ge, fcmp_un, flt,
  37. fint, fsqrt,
  38. tget, tcget, tnget, tncget, tput, tcput, tnput, tncput,
  39. eget, ecget, neget, necget, eput, ecput, neput, necput,
  40. teget, tecget, tneget, tnecget, teput, tecput, tneput, tnecput,
  41. aget, caget, naget, ncaget, aput, caput, naput, ncaput,
  42. taget, tcaget, tnaget, tncaget, taput, tcaput, tnaput, tncaput,
  43. eaget, ecaget, neaget, necaget, eaput, ecaput, neaput, necaput,
  44. teaget, tecaget, tneaget, tnecaget, teaput, tecaput, tneaput, tnecaput,
  45. getd, tgetd, cgetd, tcgetd, ngetd, tngetd, ncgetd, tncgetd,
  46. putd, tputd, cputd, tcputd, nputd, tnputd, ncputd, tncputd,
  47. egetd, tegetd, ecgetd, tecgetd, negetd, tnegetd, necgetd, tnecgetd,
  48. eputd, teputd, ecputd, tecputd, neputd, tneputd, necputd, tnecputd,
  49. agetd, tagetd, cagetd, tcagetd, nagetd, tnagetd, ncagetd, tncagetd,
  50. aputd, taputd, caputd, tcaputd, naputd, tnaputd, ncaputd, tncaputd,
  51. eagetd, teagetd, ecagetd, tecagetd, neagetd, tneagetd, necagetd, tnecagetd,
  52. eaputd, teaputd, ecaputd, tecaputd, neaputd, tneaputd, necaputd, tnecaputd,
  53. invalid_inst
  54. };
  55. enum microblaze_instr_type
  56. {
  57. arithmetic_inst, logical_inst, mult_inst, div_inst, branch_inst,
  58. return_inst, immediate_inst, special_inst, memory_load_inst,
  59. memory_store_inst, barrel_shift_inst, anyware_inst
  60. };
  61. #define INST_WORD_SIZE 4
  62. /* Gen purpose regs go from 0 to 31. */
  63. /* Mask is reg num - max_reg_num, ie reg_num - 32 in this case. */
  64. #define REG_PC_MASK 0x8000
  65. #define REG_MSR_MASK 0x8001
  66. #define REG_EAR_MASK 0x8003
  67. #define REG_ESR_MASK 0x8005
  68. #define REG_FSR_MASK 0x8007
  69. #define REG_BTR_MASK 0x800b
  70. #define REG_EDR_MASK 0x800d
  71. #define REG_PVR_MASK 0xa000
  72. #define REG_SLR_MASK 0x8800
  73. #define REG_SHR_MASK 0x8802
  74. #define REG_PID_MASK 0x9000
  75. #define REG_ZPR_MASK 0x9001
  76. #define REG_TLBX_MASK 0x9002
  77. #define REG_TLBLO_MASK 0x9003
  78. #define REG_TLBHI_MASK 0x9004
  79. #define REG_TLBSX_MASK 0x9005
  80. #define MIN_REGNUM 0
  81. #define MAX_REGNUM 31
  82. #define MIN_PVR_REGNUM 0
  83. #define MAX_PVR_REGNUM 15
  84. #define REG_PC 32 /* PC. */
  85. #define REG_MSR 33 /* Machine status reg. */
  86. #define REG_EAR 35 /* Exception reg. */
  87. #define REG_ESR 37 /* Exception reg. */
  88. #define REG_FSR 39 /* FPU Status reg. */
  89. #define REG_BTR 43 /* Branch Target reg. */
  90. #define REG_EDR 45 /* Exception reg. */
  91. #define REG_SHR 50 /* Stack High reg. */
  92. #define REG_SLR 51 /* Stack Low reg. */
  93. #define REG_PVR 40960 /* Program Verification reg. */
  94. #define REG_PID 36864 /* MMU: Process ID reg. */
  95. #define REG_ZPR 36865 /* MMU: Zone Protect reg. */
  96. #define REG_TLBX 36866 /* MMU: TLB Index reg. */
  97. #define REG_TLBLO 36867 /* MMU: TLB Low reg. */
  98. #define REG_TLBHI 36868 /* MMU: TLB High reg. */
  99. #define REG_TLBSX 36869 /* MMU: TLB Search Index reg. */
  100. /* Alternate names for gen purpose regs. */
  101. #define REG_SP 1 /* stack pointer. */
  102. #define REG_ROSDP 2 /* read-only small data pointer. */
  103. #define REG_RWSDP 13 /* read-write small data pointer. */
  104. /* Assembler Register - Used in Delay Slot Optimization. */
  105. #define REG_AS 18
  106. #define REG_ZERO 0
  107. #define RD_LOW 21 /* Low bit for RD. */
  108. #define RA_LOW 16 /* Low bit for RA. */
  109. #define RB_LOW 11 /* Low bit for RB. */
  110. #define IMM_LOW 0 /* Low bit for immediate. */
  111. #define IMM_MBAR 21 /* low bit for mbar instruction. */
  112. #define RD_MASK 0x03E00000
  113. #define RA_MASK 0x001F0000
  114. #define RB_MASK 0x0000F800
  115. #define IMM_MASK 0x0000FFFF
  116. /* Imm mask for barrel shifts. */
  117. #define IMM5_MASK 0x0000001F
  118. /* Imm mask for mbar. */
  119. #define IMM5_MBAR_MASK 0x03E00000
  120. /* FSL imm mask for get, put instructions. */
  121. #define RFSL_MASK 0x000000F
  122. /* Imm mask for msrset, msrclr instructions. */
  123. #define IMM15_MASK 0x00007FFF
  124. #endif /* MICROBLAZE-OPCM */