msp430.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /* Opcode table for the TI MSP430 microcontrollers
  2. Copyright (C) 2002-2015 Free Software Foundation, Inc.
  3. Contributed by Dmitry Diky <diwil@mail.ru>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3, or (at your option)
  7. any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
  15. MA 02110-1301, USA. */
  16. #ifndef __MSP430_H_
  17. #define __MSP430_H_
  18. struct msp430_operand_s
  19. {
  20. int ol; /* Operand length words. */
  21. int am; /* Addr mode. */
  22. int reg; /* Register. */
  23. int mode; /* Operand mode. */
  24. int vshift; /* Number of bytes to shift operand down. */
  25. #define OP_REG 0
  26. #define OP_EXP 1
  27. #ifndef DASM_SECTION
  28. expressionS exp;
  29. #endif
  30. };
  31. #define BYTE_OPERATION (1 << 6) /* Byte operation flag for all instructions. */
  32. struct msp430_opcode_s
  33. {
  34. char *name;
  35. int fmt;
  36. int insn_opnumb;
  37. int bin_opcode;
  38. int bin_mask;
  39. };
  40. #define MSP_INSN(name, size, numb, bin, mask) { #name, size, numb, bin, mask }
  41. static struct msp430_opcode_s msp430_opcodes[] =
  42. {
  43. MSP_INSN (and, 1, 2, 0xf000, 0xf000),
  44. MSP_INSN (inv, 0, 1, 0xe330, 0xfff0),
  45. MSP_INSN (xor, 1, 2, 0xe000, 0xf000),
  46. MSP_INSN (setz, 0, 0, 0xd322, 0xffff),
  47. MSP_INSN (setc, 0, 0, 0xd312, 0xffff),
  48. MSP_INSN (eint, 0, 0, 0xd232, 0xffff),
  49. MSP_INSN (setn, 0, 0, 0xd222, 0xffff),
  50. MSP_INSN (bis, 1, 2, 0xd000, 0xf000),
  51. MSP_INSN (clrz, 0, 0, 0xc322, 0xffff),
  52. MSP_INSN (clrc, 0, 0, 0xc312, 0xffff),
  53. MSP_INSN (dint, 0, 0, 0xc232, 0xffff),
  54. MSP_INSN (clrn, 0, 0, 0xc222, 0xffff),
  55. MSP_INSN (bic, 1, 2, 0xc000, 0xf000),
  56. MSP_INSN (bit, 1, 2, 0xb000, 0xf000),
  57. MSP_INSN (dadc, 0, 1, 0xa300, 0xff30),
  58. MSP_INSN (dadd, 1, 2, 0xa000, 0xf000),
  59. MSP_INSN (tst, 0, 1, 0x9300, 0xff30),
  60. MSP_INSN (cmp, 1, 2, 0x9000, 0xf000),
  61. MSP_INSN (decd, 0, 1, 0x8320, 0xff30),
  62. MSP_INSN (dec, 0, 1, 0x8310, 0xff30),
  63. MSP_INSN (sub, 1, 2, 0x8000, 0xf000),
  64. MSP_INSN (sbc, 0, 1, 0x7300, 0xff30),
  65. MSP_INSN (subc, 1, 2, 0x7000, 0xf000),
  66. MSP_INSN (adc, 0, 1, 0x6300, 0xff30),
  67. MSP_INSN (rlc, 0, 2, 0x6000, 0xf000),
  68. MSP_INSN (addc, 1, 2, 0x6000, 0xf000),
  69. MSP_INSN (incd, 0, 1, 0x5320, 0xff30),
  70. MSP_INSN (inc, 0, 1, 0x5310, 0xff30),
  71. MSP_INSN (rla, 0, 2, 0x5000, 0xf000),
  72. MSP_INSN (add, 1, 2, 0x5000, 0xf000),
  73. MSP_INSN (nop, 0, 0, 0x4303, 0xffff),
  74. MSP_INSN (clr, 0, 1, 0x4300, 0xff30),
  75. MSP_INSN (ret, 0, 0, 0x4130, 0xff30),
  76. MSP_INSN (pop, 0, 1, 0x4130, 0xff30),
  77. MSP_INSN (br, 0, 3, 0x4000, 0xf000),
  78. MSP_INSN (mov, 1, 2, 0x4000, 0xf000),
  79. MSP_INSN (jmp, 3, 1, 0x3c00, 0xfc00),
  80. MSP_INSN (jl, 3, 1, 0x3800, 0xfc00),
  81. MSP_INSN (jge, 3, 1, 0x3400, 0xfc00),
  82. MSP_INSN (jn, 3, 1, 0x3000, 0xfc00),
  83. MSP_INSN (jc, 3, 1, 0x2c00, 0xfc00),
  84. MSP_INSN (jhs, 3, 1, 0x2c00, 0xfc00),
  85. MSP_INSN (jnc, 3, 1, 0x2800, 0xfc00),
  86. MSP_INSN (jlo, 3, 1, 0x2800, 0xfc00),
  87. MSP_INSN (jz, 3, 1, 0x2400, 0xfc00),
  88. MSP_INSN (jeq, 3, 1, 0x2400, 0xfc00),
  89. MSP_INSN (jnz, 3, 1, 0x2000, 0xfc00),
  90. MSP_INSN (jne, 3, 1, 0x2000, 0xfc00),
  91. MSP_INSN (reti, 2, 0, 0x1300, 0xffc0),
  92. MSP_INSN (call, 2, 1, 0x1280, 0xffc0),
  93. MSP_INSN (push, 2, 1, 0x1200, 0xff80),
  94. MSP_INSN (sxt, 2, 1, 0x1180, 0xffc0),
  95. MSP_INSN (rra, 2, 1, 0x1100, 0xff80),
  96. MSP_INSN (swpb, 2, 1, 0x1080, 0xffc0),
  97. MSP_INSN (rrc, 2, 1, 0x1000, 0xff80),
  98. /* Simple polymorphs. */
  99. MSP_INSN (beq, 4, 0, 0, 0xffff),
  100. MSP_INSN (bne, 4, 1, 0, 0xffff),
  101. MSP_INSN (blt, 4, 2, 0, 0xffff),
  102. MSP_INSN (bltu, 4, 3, 0, 0xffff),
  103. MSP_INSN (bge, 4, 4, 0, 0xffff),
  104. MSP_INSN (bgeu, 4, 5, 0, 0xffff),
  105. MSP_INSN (bltn, 4, 6, 0, 0xffff),
  106. MSP_INSN (jump, 4, 7, 0, 0xffff),
  107. /* Long polymorphs. */
  108. MSP_INSN (bgt, 5, 0, 0, 0xffff),
  109. MSP_INSN (bgtu, 5, 1, 0, 0xffff),
  110. MSP_INSN (bleu, 5, 2, 0, 0xffff),
  111. MSP_INSN (ble, 5, 3, 0, 0xffff),
  112. /* MSP430X instructions - these ones use an extension word.
  113. A negative format indicates an MSP430X instruction. */
  114. MSP_INSN (addcx, -2, 2, 0x6000, 0xf000),
  115. MSP_INSN (addx, -2, 2, 0x5000, 0xf000),
  116. MSP_INSN (andx, -2, 2, 0xf000, 0xf000),
  117. MSP_INSN (bicx, -2, 2, 0xc000, 0xf000),
  118. MSP_INSN (bisx, -2, 2, 0xd000, 0xf000),
  119. MSP_INSN (bitx, -2, 2, 0xb000, 0xf000),
  120. MSP_INSN (cmpx, -2, 2, 0x9000, 0xf000),
  121. MSP_INSN (daddx, -2, 2, 0xa000, 0xf000),
  122. MSP_INSN (movx, -2, 2, 0x4000, 0xf000),
  123. MSP_INSN (subcx, -2, 2, 0x7000, 0xf000),
  124. MSP_INSN (subx, -2, 2, 0x8000, 0xf000),
  125. MSP_INSN (xorx, -2, 2, 0xe000, 0xf000),
  126. /* MSP430X Synthetic instructions. */
  127. MSP_INSN (adcx, -1, 1, 0x6300, 0xff30),
  128. MSP_INSN (clra, -1, 1, 0x4300, 0xff30),
  129. MSP_INSN (clrx, -1, 1, 0x4300, 0xff30),
  130. MSP_INSN (dadcx, -1, 1, 0xa300, 0xff30),
  131. MSP_INSN (decx, -1, 1, 0x8310, 0xff30),
  132. MSP_INSN (decda, -1, 1, 0x8320, 0xff30),
  133. MSP_INSN (decdx, -1, 1, 0x8320, 0xff30),
  134. MSP_INSN (incx, -1, 1, 0x5310, 0xff30),
  135. MSP_INSN (incda, -1, 1, 0x5320, 0xff30),
  136. MSP_INSN (incdx, -1, 1, 0x5320, 0xff30),
  137. MSP_INSN (invx, -1, 1, 0xe330, 0xfff0),
  138. MSP_INSN (popx, -1, 1, 0x4130, 0xff30),
  139. MSP_INSN (rlax, -1, 2, 0x5000, 0xf000),
  140. MSP_INSN (rlcx, -1, 2, 0x6000, 0xf000),
  141. MSP_INSN (sbcx, -1, 1, 0x7300, 0xff30),
  142. MSP_INSN (tsta, -1, 1, 0x9300, 0xff30),
  143. MSP_INSN (tstx, -1, 1, 0x9300, 0xff30),
  144. MSP_INSN (pushx, -3, 1, 0x1200, 0xff80),
  145. MSP_INSN (rrax, -3, 1, 0x1100, 0xff80),
  146. MSP_INSN (rrcx, -3, 1, 0x1000, 0xff80),
  147. MSP_INSN (swpbx, -3, 1, 0x1080, 0xffc0),
  148. MSP_INSN (sxtx, -3, 1, 0x1180, 0xffc0),
  149. /* MSP430X Address instructions - no extension word needed.
  150. The insn_opnumb field is used to encode the nature of the
  151. instruction for assembly and disassembly purposes. */
  152. MSP_INSN (calla, -1, 4, 0x1300, 0xff00),
  153. MSP_INSN (popm, -1, 5, 0x1600, 0xfe00),
  154. MSP_INSN (pushm, -1, 5, 0x1400, 0xfe00),
  155. MSP_INSN (rrcm, -1, 6, 0x0040, 0xf3e0),
  156. MSP_INSN (rram, -1, 6, 0x0140, 0xf3e0),
  157. MSP_INSN (rlam, -1, 6, 0x0240, 0xf3e0),
  158. MSP_INSN (rrum, -1, 6, 0x0340, 0xf3e0),
  159. MSP_INSN (rrux, -1, 7, 0x0340, 0xffe0), /* Synthesized in terms of RRUM. */
  160. MSP_INSN (adda, -1, 8, 0x00a0, 0xf0b0),
  161. MSP_INSN (cmpa, -1, 8, 0x0090, 0xf0b0),
  162. MSP_INSN (suba, -1, 8, 0x00b0, 0xf0b0),
  163. MSP_INSN (reta, -1, 9, 0x0110, 0xffff),
  164. MSP_INSN (bra, -1, 9, 0x0000, 0xf0cf),
  165. MSP_INSN (mova, -1, 9, 0x0000, 0xf080),
  166. MSP_INSN (mova, -1, 9, 0x0080, 0xf0b0),
  167. MSP_INSN (mova, -1, 9, 0x00c0, 0xf0f0),
  168. /* Pseudo instruction to set the repeat field in the extension word. */
  169. MSP_INSN (rpt, -1, 10, 0x0000, 0x0000),
  170. /* End of instruction set. */
  171. { NULL, 0, 0, 0, 0 }
  172. };
  173. #endif