arm.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /* ARM assembler/disassembler support.
  2. Copyright (C) 2004-2015 Free Software Foundation, Inc.
  3. This file is part of GDB and GAS.
  4. GDB and GAS are free software; you can redistribute it and/or
  5. modify it under the terms of the GNU General Public License as
  6. published by the Free Software Foundation; either version 3, or (at
  7. your option) any later version.
  8. GDB and GAS are distributed in the hope that it will be useful, but
  9. WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with GDB or GAS; see the file COPYING3. If not, write to the
  14. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  15. MA 02110-1301, USA. */
  16. /* The following bitmasks control CPU extensions: */
  17. #define ARM_EXT_V1 0x00000001 /* All processors (core set). */
  18. #define ARM_EXT_V2 0x00000002 /* Multiply instructions. */
  19. #define ARM_EXT_V2S 0x00000004 /* SWP instructions. */
  20. #define ARM_EXT_V3 0x00000008 /* MSR MRS. */
  21. #define ARM_EXT_V3M 0x00000010 /* Allow long multiplies. */
  22. #define ARM_EXT_V4 0x00000020 /* Allow half word loads. */
  23. #define ARM_EXT_V4T 0x00000040 /* Thumb. */
  24. #define ARM_EXT_V5 0x00000080 /* Allow CLZ, etc. */
  25. #define ARM_EXT_V5T 0x00000100 /* Improved interworking. */
  26. #define ARM_EXT_V5ExP 0x00000200 /* DSP core set. */
  27. #define ARM_EXT_V5E 0x00000400 /* DSP Double transfers. */
  28. #define ARM_EXT_V5J 0x00000800 /* Jazelle extension. */
  29. #define ARM_EXT_V6 0x00001000 /* ARM V6. */
  30. #define ARM_EXT_V6K 0x00002000 /* ARM V6K. */
  31. /* 0x00004000 Was ARM V6Z. */
  32. #define ARM_EXT_V8 0x00004000 /* is now ARMv8. */
  33. #define ARM_EXT_V6T2 0x00008000 /* Thumb-2. */
  34. #define ARM_EXT_DIV 0x00010000 /* Integer division. */
  35. /* The 'M' in Arm V7M stands for Microcontroller.
  36. On earlier architecture variants it stands for Multiply. */
  37. #define ARM_EXT_V5E_NOTM 0x00020000 /* Arm V5E but not Arm V7M. */
  38. #define ARM_EXT_V6_NOTM 0x00040000 /* Arm V6 but not Arm V7M. */
  39. #define ARM_EXT_V7 0x00080000 /* Arm V7. */
  40. #define ARM_EXT_V7A 0x00100000 /* Arm V7A. */
  41. #define ARM_EXT_V7R 0x00200000 /* Arm V7R. */
  42. #define ARM_EXT_V7M 0x00400000 /* Arm V7M. */
  43. #define ARM_EXT_V6M 0x00800000 /* ARM V6M. */
  44. #define ARM_EXT_BARRIER 0x01000000 /* DSB/DMB/ISB. */
  45. #define ARM_EXT_THUMB_MSR 0x02000000 /* Thumb MSR/MRS. */
  46. #define ARM_EXT_V6_DSP 0x04000000 /* ARM v6 (DSP-related),
  47. not in v7-M. */
  48. #define ARM_EXT_MP 0x08000000 /* Multiprocessing Extensions. */
  49. #define ARM_EXT_SEC 0x10000000 /* Security extensions. */
  50. #define ARM_EXT_OS 0x20000000 /* OS Extensions. */
  51. #define ARM_EXT_ADIV 0x40000000 /* Integer divide extensions in ARM
  52. state. */
  53. #define ARM_EXT_VIRT 0x80000000 /* Virtualization extensions. */
  54. #define ARM_EXT2_PAN 0x00000001 /* PAN extension. */
  55. /* Co-processor space extensions. */
  56. #define ARM_CEXT_XSCALE 0x00000001 /* Allow MIA etc. */
  57. #define ARM_CEXT_MAVERICK 0x00000002 /* Use Cirrus/DSP coprocessor. */
  58. #define ARM_CEXT_IWMMXT 0x00000004 /* Intel Wireless MMX technology coprocessor. */
  59. #define ARM_CEXT_IWMMXT2 0x00000008 /* Intel Wireless MMX technology coprocessor version 2. */
  60. #define FPU_ENDIAN_PURE 0x80000000 /* Pure-endian doubles. */
  61. #define FPU_ENDIAN_BIG 0 /* Double words-big-endian. */
  62. #define FPU_FPA_EXT_V1 0x40000000 /* Base FPA instruction set. */
  63. #define FPU_FPA_EXT_V2 0x20000000 /* LFM/SFM. */
  64. #define FPU_MAVERICK 0x10000000 /* Cirrus Maverick. */
  65. #define FPU_VFP_EXT_V1xD 0x08000000 /* Base VFP instruction set. */
  66. #define FPU_VFP_EXT_V1 0x04000000 /* Double-precision insns. */
  67. #define FPU_VFP_EXT_V2 0x02000000 /* ARM10E VFPr1. */
  68. #define FPU_VFP_EXT_V3xD 0x01000000 /* VFPv3 single-precision. */
  69. #define FPU_VFP_EXT_V3 0x00800000 /* VFPv3 double-precision. */
  70. #define FPU_NEON_EXT_V1 0x00400000 /* Neon (SIMD) insns. */
  71. #define FPU_VFP_EXT_D32 0x00200000 /* Registers D16-D31. */
  72. #define FPU_VFP_EXT_FP16 0x00100000 /* Half-precision extensions. */
  73. #define FPU_NEON_EXT_FMA 0x00080000 /* Neon fused multiply-add */
  74. #define FPU_VFP_EXT_FMA 0x00040000 /* VFP fused multiply-add */
  75. #define FPU_VFP_EXT_ARMV8 0x00020000 /* Double-precision FP for ARMv8. */
  76. #define FPU_NEON_EXT_ARMV8 0x00010000 /* Neon for ARMv8. */
  77. #define FPU_CRYPTO_EXT_ARMV8 0x00008000 /* Crypto for ARMv8. */
  78. #define CRC_EXT_ARMV8 0x00004000 /* CRC32 for ARMv8. */
  79. #define FPU_VFP_EXT_ARMV8xD 0x00002000 /* Single-precision FP for ARMv8. */
  80. #define FPU_NEON_EXT_RDMA 0x00001000 /* v8.1 Adv.SIMD extensions. */
  81. /* Architectures are the sum of the base and extensions. The ARM ARM (rev E)
  82. defines the following: ARMv3, ARMv3M, ARMv4xM, ARMv4, ARMv4TxM, ARMv4T,
  83. ARMv5xM, ARMv5, ARMv5TxM, ARMv5T, ARMv5TExP, ARMv5TE. To these we add
  84. three more to cover cores prior to ARM6. Finally, there are cores which
  85. implement further extensions in the co-processor space. */
  86. #define ARM_AEXT_V1 ARM_EXT_V1
  87. #define ARM_AEXT_V2 (ARM_AEXT_V1 | ARM_EXT_V2)
  88. #define ARM_AEXT_V2S (ARM_AEXT_V2 | ARM_EXT_V2S)
  89. #define ARM_AEXT_V3 (ARM_AEXT_V2S | ARM_EXT_V3)
  90. #define ARM_AEXT_V3M (ARM_AEXT_V3 | ARM_EXT_V3M)
  91. #define ARM_AEXT_V4xM (ARM_AEXT_V3 | ARM_EXT_V4)
  92. #define ARM_AEXT_V4 (ARM_AEXT_V3M | ARM_EXT_V4)
  93. #define ARM_AEXT_V4TxM (ARM_AEXT_V4xM | ARM_EXT_V4T)
  94. #define ARM_AEXT_V4T (ARM_AEXT_V4 | ARM_EXT_V4T)
  95. #define ARM_AEXT_V5xM (ARM_AEXT_V4xM | ARM_EXT_V5)
  96. #define ARM_AEXT_V5 (ARM_AEXT_V4 | ARM_EXT_V5)
  97. #define ARM_AEXT_V5TxM (ARM_AEXT_V5xM | ARM_EXT_V4T | ARM_EXT_V5T)
  98. #define ARM_AEXT_V5T (ARM_AEXT_V5 | ARM_EXT_V4T | ARM_EXT_V5T)
  99. #define ARM_AEXT_V5TExP (ARM_AEXT_V5T | ARM_EXT_V5ExP)
  100. #define ARM_AEXT_V5TE (ARM_AEXT_V5TExP | ARM_EXT_V5E)
  101. #define ARM_AEXT_V5TEJ (ARM_AEXT_V5TE | ARM_EXT_V5J)
  102. #define ARM_AEXT_V6 (ARM_AEXT_V5TEJ | ARM_EXT_V6)
  103. #define ARM_AEXT_V6K (ARM_AEXT_V6 | ARM_EXT_V6K)
  104. #define ARM_AEXT_V6Z (ARM_AEXT_V6K | ARM_EXT_SEC)
  105. #define ARM_AEXT_V6KZ (ARM_AEXT_V6K | ARM_EXT_SEC)
  106. #define ARM_AEXT_V6T2 (ARM_AEXT_V6 \
  107. | ARM_EXT_V6T2 | ARM_EXT_V6_NOTM | ARM_EXT_THUMB_MSR \
  108. | ARM_EXT_V6_DSP )
  109. #define ARM_AEXT_V6KT2 (ARM_AEXT_V6T2 | ARM_EXT_V6K)
  110. #define ARM_AEXT_V6ZT2 (ARM_AEXT_V6T2 | ARM_EXT_SEC)
  111. #define ARM_AEXT_V6KZT2 (ARM_AEXT_V6T2 | ARM_EXT_V6K | ARM_EXT_SEC)
  112. #define ARM_AEXT_V7_ARM (ARM_AEXT_V6KT2 | ARM_EXT_V7 | ARM_EXT_BARRIER)
  113. #define ARM_AEXT_V7A (ARM_AEXT_V7_ARM | ARM_EXT_V7A)
  114. #define ARM_AEXT_V7VE (ARM_AEXT_V7A | ARM_EXT_DIV | ARM_EXT_ADIV \
  115. | ARM_EXT_VIRT | ARM_EXT_SEC | ARM_EXT_MP)
  116. #define ARM_AEXT_V7R (ARM_AEXT_V7_ARM | ARM_EXT_V7R | ARM_EXT_DIV)
  117. #define ARM_AEXT_NOTM \
  118. (ARM_AEXT_V4 | ARM_EXT_V5ExP | ARM_EXT_V5J | ARM_EXT_V6_NOTM \
  119. | ARM_EXT_V6_DSP )
  120. #define ARM_AEXT_V6M_ONLY \
  121. ((ARM_EXT_BARRIER | ARM_EXT_V6M | ARM_EXT_THUMB_MSR) & ~(ARM_AEXT_NOTM))
  122. #define ARM_AEXT_V6M \
  123. ((ARM_AEXT_V6K | ARM_AEXT_V6M_ONLY) & ~(ARM_AEXT_NOTM))
  124. #define ARM_AEXT_V6SM (ARM_AEXT_V6M | ARM_EXT_OS)
  125. #define ARM_AEXT_V7M \
  126. ((ARM_AEXT_V7_ARM | ARM_EXT_V6M | ARM_EXT_V7M | ARM_EXT_DIV) \
  127. & ~(ARM_AEXT_NOTM))
  128. #define ARM_AEXT_V7 (ARM_AEXT_V7A & ARM_AEXT_V7R & ARM_AEXT_V7M)
  129. #define ARM_AEXT_V7EM \
  130. (ARM_AEXT_V7M | ARM_EXT_V5ExP | ARM_EXT_V6_DSP)
  131. #define ARM_AEXT_V8A \
  132. (ARM_AEXT_V7A | ARM_EXT_MP | ARM_EXT_SEC | ARM_EXT_DIV | ARM_EXT_ADIV \
  133. | ARM_EXT_VIRT | ARM_EXT_V8)
  134. /* Processors with specific extensions in the co-processor space. */
  135. #define ARM_ARCH_XSCALE ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE)
  136. #define ARM_ARCH_IWMMXT \
  137. ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE | ARM_CEXT_IWMMXT)
  138. #define ARM_ARCH_IWMMXT2 \
  139. ARM_FEATURE_LOW (ARM_AEXT_V5TE, ARM_CEXT_XSCALE | ARM_CEXT_IWMMXT \
  140. | ARM_CEXT_IWMMXT2)
  141. #define FPU_VFP_V1xD (FPU_VFP_EXT_V1xD | FPU_ENDIAN_PURE)
  142. #define FPU_VFP_V1 (FPU_VFP_V1xD | FPU_VFP_EXT_V1)
  143. #define FPU_VFP_V2 (FPU_VFP_V1 | FPU_VFP_EXT_V2)
  144. #define FPU_VFP_V3D16 (FPU_VFP_V2 | FPU_VFP_EXT_V3xD | FPU_VFP_EXT_V3)
  145. #define FPU_VFP_V3 (FPU_VFP_V3D16 | FPU_VFP_EXT_D32)
  146. #define FPU_VFP_V3xD (FPU_VFP_V1xD | FPU_VFP_EXT_V2 | FPU_VFP_EXT_V3xD)
  147. #define FPU_VFP_V4D16 (FPU_VFP_V3D16 | FPU_VFP_EXT_FP16 | FPU_VFP_EXT_FMA)
  148. #define FPU_VFP_V4 (FPU_VFP_V3 | FPU_VFP_EXT_FP16 | FPU_VFP_EXT_FMA)
  149. #define FPU_VFP_V4_SP_D16 (FPU_VFP_V3xD | FPU_VFP_EXT_FP16 | FPU_VFP_EXT_FMA)
  150. #define FPU_VFP_V5D16 (FPU_VFP_V4D16 | FPU_VFP_EXT_ARMV8xD | FPU_VFP_EXT_ARMV8)
  151. #define FPU_VFP_V5_SP_D16 (FPU_VFP_V4_SP_D16 | FPU_VFP_EXT_ARMV8xD)
  152. #define FPU_VFP_ARMV8 (FPU_VFP_V4 | FPU_VFP_EXT_ARMV8 | FPU_VFP_EXT_ARMV8xD)
  153. #define FPU_NEON_ARMV8 (FPU_NEON_EXT_V1 | FPU_NEON_EXT_FMA | FPU_NEON_EXT_ARMV8)
  154. #define FPU_CRYPTO_ARMV8 (FPU_CRYPTO_EXT_ARMV8)
  155. #define FPU_VFP_HARD (FPU_VFP_EXT_V1xD | FPU_VFP_EXT_V1 | FPU_VFP_EXT_V2 \
  156. | FPU_VFP_EXT_V3xD | FPU_VFP_EXT_FMA | FPU_NEON_EXT_FMA \
  157. | FPU_VFP_EXT_V3 | FPU_NEON_EXT_V1 | FPU_VFP_EXT_D32)
  158. #define FPU_FPA (FPU_FPA_EXT_V1 | FPU_FPA_EXT_V2)
  159. /* Deprecated. */
  160. #define FPU_ARCH_VFP ARM_FEATURE_COPROC (FPU_ENDIAN_PURE)
  161. #define FPU_ARCH_FPE ARM_FEATURE_COPROC (FPU_FPA_EXT_V1)
  162. #define FPU_ARCH_FPA ARM_FEATURE_COPROC (FPU_FPA)
  163. #define FPU_ARCH_VFP_V1xD ARM_FEATURE_COPROC (FPU_VFP_V1xD)
  164. #define FPU_ARCH_VFP_V1 ARM_FEATURE_COPROC (FPU_VFP_V1)
  165. #define FPU_ARCH_VFP_V2 ARM_FEATURE_COPROC (FPU_VFP_V2)
  166. #define FPU_ARCH_VFP_V3D16 ARM_FEATURE_COPROC (FPU_VFP_V3D16)
  167. #define FPU_ARCH_VFP_V3D16_FP16 \
  168. ARM_FEATURE_COPROC (FPU_VFP_V3D16 | FPU_VFP_EXT_FP16)
  169. #define FPU_ARCH_VFP_V3 ARM_FEATURE_COPROC (FPU_VFP_V3)
  170. #define FPU_ARCH_VFP_V3_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3 | FPU_VFP_EXT_FP16)
  171. #define FPU_ARCH_VFP_V3xD ARM_FEATURE_COPROC (FPU_VFP_V3xD)
  172. #define FPU_ARCH_VFP_V3xD_FP16 ARM_FEATURE_COPROC (FPU_VFP_V3xD \
  173. | FPU_VFP_EXT_FP16)
  174. #define FPU_ARCH_NEON_V1 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1)
  175. #define FPU_ARCH_VFP_V3_PLUS_NEON_V1 \
  176. ARM_FEATURE_COPROC (FPU_VFP_V3 | FPU_NEON_EXT_V1)
  177. #define FPU_ARCH_NEON_FP16 \
  178. ARM_FEATURE_COPROC (FPU_VFP_V3 | FPU_NEON_EXT_V1 | FPU_VFP_EXT_FP16)
  179. #define FPU_ARCH_VFP_HARD ARM_FEATURE_COPROC (FPU_VFP_HARD)
  180. #define FPU_ARCH_VFP_V4 ARM_FEATURE_COPROC (FPU_VFP_V4)
  181. #define FPU_ARCH_VFP_V4D16 ARM_FEATURE_COPROC (FPU_VFP_V4D16)
  182. #define FPU_ARCH_VFP_V4_SP_D16 ARM_FEATURE_COPROC (FPU_VFP_V4_SP_D16)
  183. #define FPU_ARCH_VFP_V5D16 ARM_FEATURE_COPROC (FPU_VFP_V5D16)
  184. #define FPU_ARCH_VFP_V5_SP_D16 ARM_FEATURE_COPROC (FPU_VFP_V5_SP_D16)
  185. #define FPU_ARCH_NEON_VFP_V4 \
  186. ARM_FEATURE_COPROC (FPU_VFP_V4 | FPU_NEON_EXT_V1 | FPU_NEON_EXT_FMA)
  187. #define FPU_ARCH_VFP_ARMV8 ARM_FEATURE_COPROC (FPU_VFP_ARMV8)
  188. #define FPU_ARCH_NEON_VFP_ARMV8 ARM_FEATURE_COPROC (FPU_NEON_ARMV8 \
  189. | FPU_VFP_ARMV8)
  190. #define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8 \
  191. ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 | FPU_NEON_ARMV8 | FPU_VFP_ARMV8)
  192. #define ARCH_CRC_ARMV8 ARM_FEATURE_COPROC (CRC_EXT_ARMV8)
  193. #define FPU_ARCH_NEON_VFP_ARMV8_1 \
  194. ARM_FEATURE_COPROC (FPU_NEON_ARMV8 \
  195. | FPU_VFP_ARMV8 \
  196. | FPU_NEON_EXT_RDMA)
  197. #define FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1 \
  198. ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8 | FPU_NEON_ARMV8 | FPU_VFP_ARMV8 \
  199. | FPU_NEON_EXT_RDMA)
  200. #define FPU_ARCH_ENDIAN_PURE ARM_FEATURE_COPROC (FPU_ENDIAN_PURE)
  201. #define FPU_ARCH_MAVERICK ARM_FEATURE_COPROC (FPU_MAVERICK)
  202. #define ARM_ARCH_V1 ARM_FEATURE_CORE_LOW (ARM_AEXT_V1)
  203. #define ARM_ARCH_V2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V2)
  204. #define ARM_ARCH_V2S ARM_FEATURE_CORE_LOW (ARM_AEXT_V2S)
  205. #define ARM_ARCH_V3 ARM_FEATURE_CORE_LOW (ARM_AEXT_V3)
  206. #define ARM_ARCH_V3M ARM_FEATURE_CORE_LOW (ARM_AEXT_V3M)
  207. #define ARM_ARCH_V4xM ARM_FEATURE_CORE_LOW (ARM_AEXT_V4xM)
  208. #define ARM_ARCH_V4 ARM_FEATURE_CORE_LOW (ARM_AEXT_V4)
  209. #define ARM_ARCH_V4TxM ARM_FEATURE_CORE_LOW (ARM_AEXT_V4TxM)
  210. #define ARM_ARCH_V4T ARM_FEATURE_CORE_LOW (ARM_AEXT_V4T)
  211. #define ARM_ARCH_V5xM ARM_FEATURE_CORE_LOW (ARM_AEXT_V5xM)
  212. #define ARM_ARCH_V5 ARM_FEATURE_CORE_LOW (ARM_AEXT_V5)
  213. #define ARM_ARCH_V5TxM ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TxM)
  214. #define ARM_ARCH_V5T ARM_FEATURE_CORE_LOW (ARM_AEXT_V5T)
  215. #define ARM_ARCH_V5TExP ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TExP)
  216. #define ARM_ARCH_V5TE ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TE)
  217. #define ARM_ARCH_V5TEJ ARM_FEATURE_CORE_LOW (ARM_AEXT_V5TEJ)
  218. #define ARM_ARCH_V6 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6)
  219. #define ARM_ARCH_V6K ARM_FEATURE_CORE_LOW (ARM_AEXT_V6K)
  220. #define ARM_ARCH_V6Z ARM_FEATURE_CORE_LOW (ARM_AEXT_V6Z)
  221. #define ARM_ARCH_V6KZ ARM_FEATURE_CORE_LOW (ARM_AEXT_V6KZ)
  222. #define ARM_ARCH_V6T2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6T2)
  223. #define ARM_ARCH_V6KT2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6KT2)
  224. #define ARM_ARCH_V6ZT2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6ZT2)
  225. #define ARM_ARCH_V6KZT2 ARM_FEATURE_CORE_LOW (ARM_AEXT_V6KZT2)
  226. #define ARM_ARCH_V6M ARM_FEATURE_CORE_LOW (ARM_AEXT_V6M)
  227. #define ARM_ARCH_V6SM ARM_FEATURE_CORE_LOW (ARM_AEXT_V6SM)
  228. #define ARM_ARCH_V7 ARM_FEATURE_CORE_LOW (ARM_AEXT_V7)
  229. #define ARM_ARCH_V7A ARM_FEATURE_CORE_LOW (ARM_AEXT_V7A)
  230. #define ARM_ARCH_V7VE ARM_FEATURE_CORE_LOW (ARM_AEXT_V7VE)
  231. #define ARM_ARCH_V7R ARM_FEATURE_CORE_LOW (ARM_AEXT_V7R)
  232. #define ARM_ARCH_V7M ARM_FEATURE_CORE_LOW (ARM_AEXT_V7M)
  233. #define ARM_ARCH_V7EM ARM_FEATURE_CORE_LOW (ARM_AEXT_V7EM)
  234. #define ARM_ARCH_V8A ARM_FEATURE_CORE_LOW (ARM_AEXT_V8A)
  235. #define ARM_ARCH_V8_1A ARM_FEATURE_CORE (ARM_AEXT_V8A, ARM_EXT2_PAN)
  236. /* Some useful combinations: */
  237. #define ARM_ARCH_NONE ARM_FEATURE_LOW (0, 0)
  238. #define FPU_NONE ARM_FEATURE_LOW (0, 0)
  239. #define ARM_ANY ARM_FEATURE (-1, -1, 0) /* Any basic core. */
  240. #define ARM_FEATURE_ALL ARM_FEATURE (-1, -1, -1)/* All CPU and FPU features. */
  241. #define FPU_ANY_HARD ARM_FEATURE_COPROC (FPU_FPA | FPU_VFP_HARD | FPU_MAVERICK)
  242. #define ARM_ARCH_THUMB2 ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2 | ARM_EXT_V7 \
  243. | ARM_EXT_V7A | ARM_EXT_V7R \
  244. | ARM_EXT_V7M | ARM_EXT_DIV)
  245. /* v7-a+sec. */
  246. #define ARM_ARCH_V7A_SEC ARM_FEATURE_CORE_LOW (ARM_AEXT_V7A | ARM_EXT_SEC)
  247. /* v7-a+mp+sec. */
  248. #define ARM_ARCH_V7A_MP_SEC \
  249. ARM_FEATURE_CORE_LOW (ARM_AEXT_V7A | ARM_EXT_MP | ARM_EXT_SEC)
  250. /* v7-r+idiv. */
  251. #define ARM_ARCH_V7R_IDIV ARM_FEATURE_CORE_LOW (ARM_AEXT_V7R | ARM_EXT_ADIV)
  252. /* Features that are present in v6M and v6S-M but not other v6 cores. */
  253. #define ARM_ARCH_V6M_ONLY ARM_FEATURE_CORE_LOW (ARM_AEXT_V6M_ONLY)
  254. /* v8-a+fp. */
  255. #define ARM_ARCH_V8A_FP ARM_FEATURE_LOW (ARM_AEXT_V8A, FPU_ARCH_VFP_ARMV8)
  256. /* v8-a+simd (implies fp). */
  257. #define ARM_ARCH_V8A_SIMD ARM_FEATURE_LOW (ARM_AEXT_V8A, \
  258. FPU_ARCH_NEON_VFP_ARMV8)
  259. /* v8-a+crypto (implies simd+fp). */
  260. #define ARM_ARCH_V8A_CRYPTOV1 ARM_FEATURE_LOW (ARM_AEXT_V8A, \
  261. FPU_ARCH_CRYPTO_NEON_VFP_ARMV8)
  262. /* v8.1-a+fp. */
  263. #define ARM_ARCH_V8_1A_FP ARM_FEATURE (ARM_AEXT_V8A, ARM_EXT2_PAN, \
  264. FPU_ARCH_VFP_ARMV8)
  265. /* v8.1-a+simd (implies fp). */
  266. #define ARM_ARCH_V8_1A_SIMD ARM_FEATURE (ARM_AEXT_V8A, ARM_EXT2_PAN, \
  267. FPU_ARCH_NEON_VFP_ARMV8_1)
  268. /* v8.1-a+crypto (implies simd+fp). */
  269. #define ARM_ARCH_V8_1A_CRYPTOV1 ARM_FEATURE (ARM_AEXT_V8A, ARM_EXT2_PAN, \
  270. FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1)
  271. /* There are too many feature bits to fit in a single word, so use a
  272. structure. For simplicity we put all core features in array CORE
  273. and everything else in the other. All the bits in element core[0]
  274. have been occupied, so new feature should use bit in element core[1]
  275. and use macro ARM_FEATURE to initialize the feature set variable. */
  276. typedef struct
  277. {
  278. unsigned long core[2];
  279. unsigned long coproc;
  280. } arm_feature_set;
  281. #define ARM_CPU_HAS_FEATURE(CPU,FEAT) \
  282. (((CPU).core[0] & (FEAT).core[0]) != 0 \
  283. || ((CPU).core[1] & (FEAT).core[1]) != 0 \
  284. || ((CPU).coproc & (FEAT).coproc) != 0)
  285. #define ARM_CPU_IS_ANY(CPU) \
  286. ((CPU).core[0] == ((arm_feature_set)ARM_ANY).core[0] \
  287. && (CPU).core[1] == ((arm_feature_set)ARM_ANY).core[1])
  288. #define ARM_MERGE_FEATURE_SETS(TARG,F1,F2) \
  289. do { \
  290. (TARG).core[0] = (F1).core[0] | (F2).core[0];\
  291. (TARG).core[1] = (F1).core[1] | (F2).core[1];\
  292. (TARG).coproc = (F1).coproc | (F2).coproc; \
  293. } while (0)
  294. #define ARM_CLEAR_FEATURE(TARG,F1,F2) \
  295. do { \
  296. (TARG).core[0] = (F1).core[0] &~ (F2).core[0];\
  297. (TARG).core[1] = (F1).core[1] &~ (F2).core[1];\
  298. (TARG).coproc = (F1).coproc &~ (F2).coproc; \
  299. } while (0)
  300. #define ARM_FEATURE_COPY(F1, F2) \
  301. do { \
  302. (F1).core[0] = (F2).core[0]; \
  303. (F1).core[1] = (F2).core[1]; \
  304. (F1).coproc = (F2).coproc; \
  305. } while (0)
  306. #define ARM_FEATURE_EQUAL(T1,T2) \
  307. ((T1).core[0] == (T2).core[0] \
  308. && (T1).core[1] == (T2).core[1] \
  309. && (T1).coproc == (T2).coproc)
  310. #define ARM_FEATURE_ZERO(T) \
  311. ((T).core[0] == 0 && (T).core[1] == 0 && (T).coproc == 0)
  312. #define ARM_FEATURE_CORE_EQUAL(T1, T2) \
  313. ((T1).core[0] == (T2).core[0] && (T1).core[1] == (T2).core[1])
  314. #define ARM_FEATURE_LOW(core, coproc) {{(core), 0}, (coproc)}
  315. #define ARM_FEATURE_CORE(core1, core2) {{(core1), (core2)}, 0}
  316. #define ARM_FEATURE_CORE_LOW(core) {{(core), 0}, 0}
  317. #define ARM_FEATURE_CORE_HIGH(core) {{0, (core)}, 0}
  318. #define ARM_FEATURE_COPROC(coproc) {{0, 0}, (coproc)}
  319. #define ARM_FEATURE(core1, core2, coproc) {{(core1), (core2)}, (coproc)}