ChangeLog 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586
  1. 2015-09-25 Andrew Bennett <andrew.bennett@imgtec.com>
  2. Ali Lown <ali.lown@imgtec.com>
  3. * Makefile.in (tmp-micromips): New rule.
  4. (tmp-mach-multi): Add support for micromips.
  5. * configure.ac (mips*-sde-elf* | mips*-mti-elf*): Made a multi sim
  6. that works for both mips64 and micromips64.
  7. (mipsisa32r2*-*-*): Made a multi sim that works for mips32 and
  8. micromips32.
  9. Add build support for micromips.
  10. * dsp.igen (do_ph_s_absq, do_w_s_absq, do_qb_s_absq, do_addsc,
  11. do_addwc, do_bitrev, do_extpv, do_extrv, do_extrv_s_h, do_insv,
  12. do_lxx do_modsub, do_mthlip, do_mulsaq_s_w_ph, do_ph_packrl, do_qb_pick
  13. do_ph_pick, do_qb_ph_precequ, do_qb_ph_preceu, do_w_preceq
  14. do_w_ph_precrq, do_ph_qb_precrq, do_w_ph_rs_precrq do_qb_w_raddu,
  15. do_rddsp, do_repl, do_shilov, do_ph_shl, do_qb_shl do_w_s_shllv,
  16. do_ph_shrlv, do_w_r_shrav, do_wrdsp, do_qb_shrav, do_append,
  17. do_balign, do_ph_w_mulsa, do_ph_qb_precr, do_prepend): New functions.
  18. Refactored instruction code to use these functions.
  19. * dsp2.igen: Refactored instruction code to use the new functions.
  20. * interp.c (decode_coproc): Refactored to work with any instruction
  21. encoding.
  22. (isa_mode): New variable
  23. (RSVD_INSTRUCTION): Changed to 0x00000039.
  24. * m16.igen (BREAK16): Refactored instruction to use do_break16.
  25. (JALX32): Add mips32, mips64, mips32r2 and mips64r2 models.
  26. * micromips.dc: New file.
  27. * micromips.igen: New file.
  28. * micromips16.dc: New file.
  29. * micromipsdsp.igen: New file.
  30. * micromipsrun.c: New file.
  31. * mips.igen (do_swc1): Changed to work with any instruction encoding.
  32. (do_add do_addi do_andi do_dadd do_daddi do_dsll32 do_dsra32
  33. do_dsrl32, do_dsub, do_break, do_break16, do_clo, do_clz, do_dclo,
  34. do_dclz, do_lb, do_lh, do_lwr, do_lwl, do_lwc, do_lw, do_lwu, do_lhu,
  35. do_ldc, do_lbu, do_ll, do_lld, do_lui, do_madd, do_dsp_madd, do_maddu,
  36. do_dsp_maddu, do_dsp_mfhi, do_dsp_mflo, do_movn, do_movz, do_msub,
  37. do_dsp_msub, do_msubu, do_dsp_msubu, do_mthi, do_dsp_mthi, do_mtlo,
  38. do_dsp_mtlo, do_mul, do_dsp_mult, do_dsp_multu, do_pref, do_sc,
  39. do_scd, do_sub, do_sw, do_teq, do_teqi, do_tge, do_tgei, do_tgeiu,
  40. do_tgeu, do_tlt do_tlti, do_tltiu, do_tltu, do_tne, do_tnei, do_abs_fmt,
  41. do_add_fmt, do_alnv_ps, do_c_cond_fmt, do_ceil_fmt, do_cfc1, do_ctc1,
  42. do_cvt_d_fmt, do_cvt_l_fmt, do_cvt_ps_s, do_cvt_s_fmt, do_cvt_s_pl,
  43. do_cvt_s_pu, do_cvt_w_fmt, do_div_fmt, do_dmfc1b, do_dmtc1b, do_floor_fmt,
  44. do_luxc1_32, do_luxc1_64, do_lwc1, do_lwxc1, do_madd_fmt, do_mfc1b,
  45. do_mov_fmt, do_movtf, do_movtf_fmt, do_movn_fmt, do_movz_fmt, do_msub_fmt,
  46. do_mtc1b, do_mul_fmt, do_neg_fmt, do_nmadd_fmt, do_nmsub_fmt, do_pll_ps,
  47. do_plu_ps, do_pul_ps, do_puu_ps, do_recip_fmt, do_round_fmt, do_rsqrt_fmt,
  48. do_prefx, do_sdc1, do_suxc1_32, do_suxc1_64, do_sqrt_fmt, do_sub_fmt,
  49. do_swc1, do_swxc1, do_trunc_fmt): New functions, refactored from existing
  50. instructions.
  51. Refactored instruction code to use these functions.
  52. (RSVD): Changed to use new reserved instruction.
  53. (loadstore_ea, not_word_value, unpredictable, check_mt_hilo,
  54. check_mf_hilo, check_mult_hilo, check_div_hilo, check_u64, do_luxc1_32,
  55. do_sdc1, do_suxc1_32, check_fmt_p, check_fpu, do_load_double,
  56. do_store_double): Added micromips32 and micromips64 models.
  57. Added include for micromips.igen and micromipsdsp.igen
  58. Add micromips32 and micromips64 models.
  59. (DecodeCoproc): Updated to use new macro definition.
  60. * mips3264r2.igen (do_dsbh, do_dshd, do_dext, do_dextm, do_dextu, do_di,
  61. do_dins, do_dinsm, do_ei, do_ext, do_mfhc1, do_mthc1, do_ins, do_dinsu,
  62. do_seb, do_seh do_rdhwr, do_wsbh): New functions.
  63. Refactored instruction code to use these functions.
  64. * sim-main.h (CP0_operation): New enum.
  65. (DecodeCoproc): Updated macro.
  66. (IMEM32_MICROMIPS, IMEM16_MICROMIPS, MICROMIPS_MINOR_OPCODE,
  67. MICROMIPS_DELAYSLOT_SIZE_ANY, MICROMIPS_DELAYSLOT_SIZE_16,
  68. MICROMIPS_DELAYSLOT_SIZE_32, ISA_MODE_MIPS32 and
  69. ISA_MODE_MICROMIPS): New defines.
  70. (sim_state): Add isa_mode field.
  71. 2015-06-23 Mike Frysinger <vapier@gentoo.org>
  72. * configure: Regenerate.
  73. 2015-06-12 Mike Frysinger <vapier@gentoo.org>
  74. * configure.ac: Change configure.in to configure.ac.
  75. * configure: Regenerate.
  76. 2015-06-12 Mike Frysinger <vapier@gentoo.org>
  77. * configure: Regenerate.
  78. 2015-06-12 Mike Frysinger <vapier@gentoo.org>
  79. * interp.c [TRACE]: Delete.
  80. (TRACE): Change to WITH_TRACE_ANY_P.
  81. [!WITH_TRACE_ANY_P] (open_trace): Define.
  82. (mips_option_handler, open_trace, sim_close, dotrace):
  83. Change defined(TRACE) to WITH_TRACE_ANY_P.
  84. (sim_open): Delete TRACE ifdef check.
  85. * sim-main.c (load_memory): Delete TRACE ifdef check.
  86. (store_memory): Likewise.
  87. * sim-main.h [WITH_TRACE_ANY_P] (dotrace, tracefh): Protect decls.
  88. [!WITH_TRACE_ANY_P] (dotrace): Define.
  89. 2015-04-18 Mike Frysinger <vapier@gentoo.org>
  90. * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESTART_HOOK): Delete
  91. comments.
  92. 2015-04-18 Mike Frysinger <vapier@gentoo.org>
  93. * sim-main.h (SIM_CPU): Delete.
  94. 2015-04-18 Mike Frysinger <vapier@gentoo.org>
  95. * sim-main.h (sim_cia): Delete.
  96. 2015-04-17 Mike Frysinger <vapier@gentoo.org>
  97. * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Change CIA_GET to
  98. PU_PC_GET.
  99. * interp.c (interrupt_event): Change CIA_GET to CPU_PC_GET.
  100. (sim_create_inferior): Change CIA_SET to CPU_PC_SET.
  101. * m16run.c (sim_engine_run): Change CIA_GET to CPU_PC_GET and
  102. CIA_SET to CPU_PC_SET.
  103. * sim-main.h (CIA_GET, CIA_SET): Delete.
  104. 2015-04-15 Mike Frysinger <vapier@gentoo.org>
  105. * Makefile.in (SIM_OBJS): Delete sim-cpu.o.
  106. * sim-main.h (STATE_CPU): Delete.
  107. 2015-04-13 Mike Frysinger <vapier@gentoo.org>
  108. * configure: Regenerate.
  109. 2015-04-13 Mike Frysinger <vapier@gentoo.org>
  110. * Makefile.in (SIM_OBJS): Add sim-cpu.o.
  111. * interp.c (mips_pc_get, mips_pc_set): New functions.
  112. (sim_open): Declare new local var i. Call sim_cpu_alloc_all.
  113. Call CPU_PC_FETCH & CPU_PC_STORE for all cpus.
  114. (sim_pc_get): Delete.
  115. * sim-main.h (SIM_CPU): Define.
  116. (struct sim_state): Change cpu to an array of pointers.
  117. (STATE_CPU): Drop &.
  118. 2015-04-13 Mike Frysinger <vapier@gentoo.org>
  119. * interp.c (mips_option_handler, open_trace, sim_close,
  120. sim_write, sim_read, sim_store_register, sim_fetch_register,
  121. sim_create_inferior, pr_addr, pr_uword64): Convert old style
  122. prototypes.
  123. (sim_open): Convert old style prototype. Change casts with
  124. sim_write to unsigned char *.
  125. (fetch_str): Change null to unsigned char, and change cast to
  126. unsigned char *.
  127. (sim_monitor): Change c & ch to unsigned char. Change cast to
  128. unsigned char *.
  129. 2015-04-12 Mike Frysinger <vapier@gentoo.org>
  130. * Makefile.in (SIM_OBJS): Move interp.o to the start of the list.
  131. 2015-04-06 Mike Frysinger <vapier@gentoo.org>
  132. * Makefile.in (SIM_OBJS): Delete sim-engine.o.
  133. 2015-04-01 Mike Frysinger <vapier@gentoo.org>
  134. * tconfig.h (SIM_HAVE_PROFILE): Delete.
  135. 2015-03-31 Mike Frysinger <vapier@gentoo.org>
  136. * config.in, configure: Regenerate.
  137. 2015-03-24 Mike Frysinger <vapier@gentoo.org>
  138. * interp.c (sim_pc_get): New function.
  139. 2015-03-24 Mike Frysinger <vapier@gentoo.org>
  140. * sim-main.h (SIM_HAVE_BIENDIAN): Delete.
  141. * tconfig.h (SIM_HAVE_BIENDIAN): Delete.
  142. 2015-03-24 Mike Frysinger <vapier@gentoo.org>
  143. * configure: Regenerate.
  144. 2015-03-23 Mike Frysinger <vapier@gentoo.org>
  145. * configure: Regenerate.
  146. 2015-03-23 Mike Frysinger <vapier@gentoo.org>
  147. * configure: Regenerate.
  148. * configure.ac (mips_extra_objs): Delete.
  149. * Makefile.in (MIPS_EXTRA_OBJS): Delete.
  150. (SIM_OBJS): Delete MIPS_EXTRA_OBJS.
  151. 2015-03-23 Mike Frysinger <vapier@gentoo.org>
  152. * configure: Regenerate.
  153. * configure.ac: Delete sim_hw checks for dv-sockser.
  154. 2015-03-16 Mike Frysinger <vapier@gentoo.org>
  155. * config.in, configure: Regenerate.
  156. * tconfig.in: Rename file ...
  157. * tconfig.h: ... here.
  158. 2015-03-15 Mike Frysinger <vapier@gentoo.org>
  159. * tconfig.in: Delete includes.
  160. [HAVE_DV_SOCKSER]: Delete.
  161. 2015-03-14 Mike Frysinger <vapier@gentoo.org>
  162. * Makefile.in (SIM_RUN_OBJS): Delete.
  163. 2015-03-14 Mike Frysinger <vapier@gentoo.org>
  164. * configure.ac (AC_CHECK_HEADERS): Delete.
  165. * aclocal.m4, configure: Regenerate.
  166. 2014-08-19 Alan Modra <amodra@gmail.com>
  167. * configure: Regenerate.
  168. 2014-08-15 Roland McGrath <mcgrathr@google.com>
  169. * configure: Regenerate.
  170. * config.in: Regenerate.
  171. 2014-03-04 Mike Frysinger <vapier@gentoo.org>
  172. * configure: Regenerate.
  173. 2013-09-23 Alan Modra <amodra@gmail.com>
  174. * configure: Regenerate.
  175. 2013-06-03 Mike Frysinger <vapier@gentoo.org>
  176. * aclocal.m4, configure: Regenerate.
  177. 2013-05-10 Freddie Chopin <freddie_chopin@op.pl>
  178. * configure: Rebuild.
  179. 2013-03-26 Mike Frysinger <vapier@gentoo.org>
  180. * configure: Regenerate.
  181. 2013-03-23 Joel Sherrill <joel.sherrill@oarcorp.com>
  182. * configure.ac: Address use of dv-sockser.o.
  183. * tconfig.in: Conditionalize use of dv_sockser_install.
  184. * configure: Regenerated.
  185. * config.in: Regenerated.
  186. 2012-10-04 Chao-ying Fu <fu@mips.com>
  187. Steve Ellcey <sellcey@mips.com>
  188. * mips/mips3264r2.igen (rdhwr): New.
  189. 2012-09-03 Joel Sherrill <joel.sherrill@oarcorp.com>
  190. * configure.ac: Always link against dv-sockser.o.
  191. * configure: Regenerate.
  192. 2012-06-15 Joel Brobecker <brobecker@adacore.com>
  193. * config.in, configure: Regenerate.
  194. 2012-05-18 Nick Clifton <nickc@redhat.com>
  195. PR 14072
  196. * interp.c: Include config.h before system header files.
  197. 2012-03-24 Mike Frysinger <vapier@gentoo.org>
  198. * aclocal.m4, config.in, configure: Regenerate.
  199. 2011-12-03 Mike Frysinger <vapier@gentoo.org>
  200. * aclocal.m4: New file.
  201. * configure: Regenerate.
  202. 2011-10-19 Mike Frysinger <vapier@gentoo.org>
  203. * configure: Regenerate after common/acinclude.m4 update.
  204. 2011-10-17 Mike Frysinger <vapier@gentoo.org>
  205. * configure.ac: Change include to common/acinclude.m4.
  206. 2011-10-17 Mike Frysinger <vapier@gentoo.org>
  207. * configure.ac: Change AC_PREREQ to 2.64. Delete AC_CONFIG_HEADER
  208. call. Replace common.m4 include with SIM_AC_COMMON.
  209. * configure: Regenerate.
  210. 2011-07-08 Hans-Peter Nilsson <hp@axis.com>
  211. * Makefile.in ($(SIM_MULTI_OBJ)): Depend on sim-main.h
  212. $(SIM_EXTRA_DEPS).
  213. (tmp-mach-multi): Exit early when igen fails.
  214. 2011-07-05 Mike Frysinger <vapier@gentoo.org>
  215. * interp.c (sim_do_command): Delete.
  216. 2011-02-14 Mike Frysinger <vapier@gentoo.org>
  217. * dv-tx3904sio.c (tx3904sio_fifo_push): Change zfree to free.
  218. (tx3904sio_fifo_reset): Likewise.
  219. * interp.c (sim_monitor): Likewise.
  220. 2010-04-14 Mike Frysinger <vapier@gentoo.org>
  221. * interp.c (sim_write): Add const to buffer arg.
  222. 2010-01-18 Masaki Muranaka <monaka@monami-software.com> (tiny change)
  223. * interp.c: Don't include sysdep.h
  224. 2010-01-09 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
  225. * configure: Regenerate.
  226. 2009-08-22 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
  227. * config.in: Regenerate.
  228. * configure: Likewise.
  229. * configure: Regenerate.
  230. 2008-07-11 Hans-Peter Nilsson <hp@axis.com>
  231. * configure: Regenerate to track ../common/common.m4 changes.
  232. * config.in: Ditto.
  233. 2008-06-06 Vladimir Prus <vladimir@codesourcery.com>
  234. Daniel Jacobowitz <dan@codesourcery.com>
  235. Joseph Myers <joseph@codesourcery.com>
  236. * configure: Regenerate.
  237. 2007-10-22 Richard Sandiford <rsandifo@nildram.co.uk>
  238. * mips.igen (check_fmt_p): Provide a separate mips32r2 definition
  239. that unconditionally allows fmt_ps.
  240. (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL, CVT.S.PU)
  241. (FLOOR.L.fmt, LWXC1, MADD.fmt, MSUB.fmt, NMADD.fmt, NMSUB.fmt)
  242. (PLL.PS, PLU.PS, PUL.PS, PUU.PS, ROUND.L.fmt, TRUNC.L.fmt): Change
  243. filter from 64,f to 32,f.
  244. (PREFX): Change filter from 64 to 32.
  245. (LDXC1, LUXC1): Provide separate mips32r2 implementations
  246. that use do_load_double instead of do_load. Make both LUXC1
  247. versions unpredictable if SizeFGR () != 64.
  248. (SDXC1, SUXC1): Extend to mips32r2, using do_store_double
  249. instead of do_store. Remove unused variable. Make both SUXC1
  250. versions unpredictable if SizeFGR () != 64.
  251. 2007-10-07 Richard Sandiford <rsandifo@nildram.co.uk>
  252. * mips.igen (ll): Fix mask for WITH_TARGET_WORD_BITSIZE == 32.
  253. (sc, swxc1): Likewise. Also fix big-endian and reverse-endian
  254. shifts for that case.
  255. 2007-09-04 Nick Clifton <nickc@redhat.com>
  256. * interp.c (options enum): Add OPTION_INFO_MEMORY.
  257. (display_mem_info): New static variable.
  258. (mips_option_handler): Handle OPTION_INFO_MEMORY.
  259. (mips_options): Add info-memory and memory-info.
  260. (sim_open): After processing the command line and board
  261. specification, check display_mem_info. If it is set then
  262. call the real handler for the --memory-info command line
  263. switch.
  264. 2007-08-24 Joel Brobecker <brobecker@adacore.com>
  265. * configure.ac: Change license of multi-run.c to GPL version 3.
  266. * configure: Regenerate.
  267. 2007-06-28 Richard Sandiford <richard@codesourcery.com>
  268. * configure.ac, configure: Revert last patch.
  269. 2007-06-26 Richard Sandiford <richard@codesourcery.com>
  270. * configure.ac (sim_mipsisa3264_configs): New variable.
  271. (mipsis32*-*-, mipsisa32r2*-*-*, mips64*-*-*, mips64r2*-*-*): Make
  272. every configuration support all four targets, using the triplet to
  273. determine the default.
  274. * configure: Regenerate.
  275. 2007-06-25 Richard Sandiford <richard@codesourcery.com>
  276. * Makefile.in (m16run.o): New rule.
  277. 2007-05-15 Thiemo Seufer <ths@mips.com>
  278. * mips3264r2.igen (DSHD): Fix compile warning.
  279. 2007-05-14 Thiemo Seufer <ths@mips.com>
  280. * mips.igen (ALNV.PS, CEIL.L.fmt, CVT.L.fmt, CVT.PS.S, CVT.S.PL,
  281. CVT.S.PU, FLOOR.L.fmt, LDXC1, LUXC1, LWXC1, MADD.fmt, MSUB.fmt,
  282. NMADD.fmt, NMSUB.fmt, PLL.PS, PLU.PS, PREFX, PUL.PS, PUU.PS,
  283. RECIP.fmt, ROUND.L.fmt, RSQRT.fmt, SWXC1, TRUNC.L.fmt): Add support
  284. for mips32r2.
  285. 2007-03-01 Thiemo Seufer <ths@mips.com>
  286. * mips.igen (MFHI, MFLO, MTHI, MTLO): Restore support for mips32
  287. and mips64.
  288. 2007-02-20 Thiemo Seufer <ths@mips.com>
  289. * dsp.igen: Update copyright notice.
  290. * dsp2.igen: Fix copyright notice.
  291. 2007-02-20 Thiemo Seufer <ths@mips.com>
  292. Chao-Ying Fu <fu@mips.com>
  293. * Makefile.in (IGEN_INCLUDE): Add dsp2.igen.
  294. * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
  295. Add dsp2 to sim_igen_machine.
  296. * configure: Regenerate.
  297. * dsp.igen (do_ph_op): Add MUL support when op = 2.
  298. (do_ph_mulq): New function to support mulq_rs.ph and mulq_s.ph.
  299. (mulq_rs.ph): Use do_ph_mulq.
  300. (MFHI, MFLO, MTHI, MTLO): Move these instructions to mips.igen.
  301. * mips.igen: Add dsp2 model and include dsp2.igen.
  302. (MFHI, MFLO, MTHI, MTLO): Extend these instructions for
  303. for *mips32r2, *mips64r2, *dsp.
  304. (MADD, MADDU, MSUB, MSUBU, MULT, MULTU): Extend these instructions
  305. for *mips32r2, *mips64r2, *dsp2.
  306. * dsp2.igen: New file for MIPS DSP REV 2 ASE.
  307. 2007-02-19 Thiemo Seufer <ths@mips.com>
  308. Nigel Stephens <nigel@mips.com>
  309. * mips.igen (jalr.hb, jr.hb): Add decoder for mip32r2/mips64r2
  310. jumps with hazard barrier.
  311. 2007-02-19 Thiemo Seufer <ths@mips.com>
  312. Nigel Stephens <nigel@mips.com>
  313. * interp.c (sim_monitor): Flush stdout and stderr file descriptors
  314. after each call to sim_io_write.
  315. 2007-02-19 Thiemo Seufer <ths@mips.com>
  316. Nigel Stephens <nigel@mips.com>
  317. * interp.c (ColdReset): Set CP0 Config0 to reflect the address size
  318. supported by this simulator.
  319. (decode_coproc): Recognise additional CP0 Config registers
  320. correctly.
  321. 2007-02-19 Thiemo Seufer <ths@mips.com>
  322. Nigel Stephens <nigel@mips.com>
  323. David Ung <davidu@mips.com>
  324. * cp1.c (value_fpr): Don't inherit existing FPR_STATE for
  325. uninterpreted formats. If fmt is one of the uninterpreted types
  326. don't update the FPR_STATE. Handle fmt_uninterpreted_32 like
  327. fmt_word, and fmt_uninterpreted_64 like fmt_long.
  328. (store_fpr): When writing an invalid odd register, set the
  329. matching even register to fmt_unknown, not the following register.
  330. * interp.c (sim_open): If STATE_MEM_SIZE isn't set then set it to
  331. the the memory window at offset 0 set by --memory-size command
  332. line option.
  333. (sim_store_register): Handle storing 4 bytes to an 8 byte floating
  334. point register.
  335. (sim_fetch_register): Likewise for reading 4 bytes from an 8 byte
  336. register.
  337. (sim_monitor): When returning the memory size to the MIPS
  338. application, use the value in STATE_MEM_SIZE, not an arbitrary
  339. hardcoded value.
  340. (cop_lw): Don' mess around with FPR_STATE, just pass
  341. fmt_uninterpreted_32 to StoreFPR.
  342. (cop_sw): Similarly.
  343. (cop_ld): Pass fmt_uninterpreted_64 not fmt_uninterpreted.
  344. (cop_sd): Similarly.
  345. * mips.igen (not_word_value): Single version for mips32, mips64
  346. and mips16.
  347. 2007-02-19 Thiemo Seufer <ths@mips.com>
  348. Nigel Stephens <nigel@mips.com>
  349. * interp.c (MEM_SIZE): Increase default memory size from 2 to 8
  350. MBytes.
  351. 2007-02-17 Thiemo Seufer <ths@mips.com>
  352. * configure.ac (mips*-sde-elf*): Move in front of generic machine
  353. configuration.
  354. * configure: Regenerate.
  355. 2007-02-17 Thiemo Seufer <ths@mips.com>
  356. * configure.ac (mips*-sde-elf*, mipsisa32r2*-*-*, mipsisa64r2*-*-*):
  357. Add mdmx to sim_igen_machine.
  358. (mipsisa64*-*-*): Likewise. Remove dsp.
  359. (mipsisa32*-*-*): Remove dsp.
  360. * configure: Regenerate.
  361. 2007-02-13 Thiemo Seufer <ths@mips.com>
  362. * configure.ac: Add mips*-sde-elf* target.
  363. * configure: Regenerate.
  364. 2006-12-21 Hans-Peter Nilsson <hp@axis.com>
  365. * acconfig.h: Remove.
  366. * config.in, configure: Regenerate.
  367. 2006-11-07 Thiemo Seufer <ths@mips.com>
  368. * dsp.igen (do_w_op): Fix compiler warning.
  369. 2006-08-29 Thiemo Seufer <ths@mips.com>
  370. David Ung <davidu@mips.com>
  371. * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*): Add smartmips to
  372. sim_igen_machine.
  373. * configure: Regenerate.
  374. * mips.igen (model): Add smartmips.
  375. (MADDU): Increment ACX if carry.
  376. (do_mult): Clear ACX.
  377. (ROR,RORV): Add smartmips.
  378. (include): Include smartmips.igen.
  379. * sim-main.h (ACX): Set to REGISTERS[89].
  380. * smartmips.igen: New file.
  381. 2006-08-29 Thiemo Seufer <ths@mips.com>
  382. David Ung <davidu@mips.com>
  383. * Makefile.in (IGEN_INCLUDE): Add missing includes for m16e.igen and
  384. mips3264r2.igen. Add missing dependency rules.
  385. * m16e.igen: Support for mips16e save/restore instructions.
  386. 2006-06-13 Richard Earnshaw <rearnsha@arm.com>
  387. * configure: Regenerated.
  388. 2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
  389. * configure: Regenerated.
  390. 2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
  391. * configure: Regenerated.
  392. 2006-05-15 Chao-ying Fu <fu@mips.com>
  393. * dsp.igen (do_ph_shift, do_w_shra): Fix bugs for rounding instructions.
  394. 2006-04-18 Nick Clifton <nickc@redhat.com>
  395. * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Add missing break
  396. statement.
  397. 2006-03-29 Hans-Peter Nilsson <hp@axis.com>
  398. * configure: Regenerate.
  399. 2005-12-14 Chao-ying Fu <fu@mips.com>
  400. * Makefile.in (SIM_OBJS): Add dsp.o.
  401. (dsp.o): New dependency.
  402. (IGEN_INCLUDE): Add dsp.igen.
  403. * configure.ac (mipsisa32r2*-*-*, mipsisa32*-*-*, mipsisa64r2*-*-*,
  404. mipsisa64*-*-*): Add dsp to sim_igen_machine.
  405. * configure: Regenerate.
  406. * mips.igen: Add dsp model and include dsp.igen.
  407. (MFHI, MFLO, MTHI, MTLO): Remove mips32, mips32r2, mips64, mips64r2,
  408. because these instructions are extended in DSP ASE.
  409. * sim-main.h (LAST_EMBED_REGNUM): Change from 89 to 96 because of
  410. adding 6 DSP accumulator registers and 1 DSP control register.
  411. (AC0LOIDX, AC0HIIDX, AC1LOIDX, AC1HIIDX, AC2LOIDX, AC2HIIDX, AC3LOIDX,
  412. AC3HIIDX, DSPLO, DSPHI, DSPCRIDX, DSPCR, DSPCR_POS_SHIFT,
  413. DSPCR_POS_MASK, DSPCR_POS_SMASK, DSPCR_SCOUNT_SHIFT, DSPCR_SCOUNT_MASK,
  414. DSPCR_SCOUNT_SMASK, DSPCR_CARRY_SHIFT, DSPCR_CARRY_MASK,
  415. DSPCR_CARRY_SMASK, DSPCR_CARRY, DSPCR_EFI_SHIFT, DSPCR_EFI_MASK,
  416. DSPCR_EFI_SMASK, DSPCR_EFI, DSPCR_OUFLAG_SHIFT, DSPCR_OUFLAG_MASK,
  417. DSPCR_OUFLAG_SMASK, DSPCR_OUFLAG4, DSPCR_OUFLAG5, DSPCR_OUFLAG6,
  418. DSPCR_OUFLAG7, DSPCR_CCOND_SHIFT, DSPCR_CCOND_MASK,
  419. DSPCR_CCOND_SMASK): New define.
  420. (DSPLO_REGNUM, DSPHI_REGNUM): New array for DSP accumulators.
  421. * dsp.c, dsp.igen: New files for MIPS DSP ASE.
  422. 2005-07-08 Ian Lance Taylor <ian@airs.com>
  423. * tconfig.in (SIM_QUIET_NAN_NEGATED): Define.
  424. 2005-06-16 David Ung <davidu@mips.com>
  425. Nigel Stephens <nigel@mips.com>
  426. * mips.igen: New mips16e model and include m16e.igen.
  427. (check_u64): Add mips16e tag.
  428. * m16e.igen: New file for MIPS16e instructions.
  429. * configure.ac (mipsisa32*-*-*, mipsisa32r2*-*-*, mipsisa64*-*-*,
  430. mipsisa64r2*-*-*): Change sim_gen to M16, add mips16 and mips16e
  431. models.
  432. * configure: Regenerate.
  433. 2005-05-26 David Ung <davidu@mips.com>
  434. * mips.igen (mips32r2, mips64r2): New ISA models. Add new model
  435. tags to all instructions which are applicable to the new ISAs.
  436. (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Add, moved from
  437. vr.igen.
  438. * mips3264r2.igen: New file for MIPS 32/64 revision 2 specific
  439. instructions.
  440. * vr.igen (do_ror, do_dror, ROR, RORV, DROR, DROR32, DRORV): Move
  441. to mips.igen.
  442. * configure.ac (mipsisa32r2*-*-*, mipsisa64r2*-*-*): Add new targets.
  443. * configure: Regenerate.
  444. 2005-03-23 Mark Kettenis <kettenis@gnu.org>
  445. * configure: Regenerate.
  446. 2005-01-14 Andrew Cagney <cagney@gnu.org>
  447. * configure.ac: Sinclude aclocal.m4 before common.m4. Add
  448. explicit call to AC_CONFIG_HEADER.
  449. * configure: Regenerate.
  450. 2005-01-12 Andrew Cagney <cagney@gnu.org>
  451. * configure.ac: Update to use ../common/common.m4.
  452. * configure: Re-generate.
  453. 2005-01-11 Andrew Cagney <cagney@localhost.localdomain>
  454. * configure: Regenerated to track ../common/aclocal.m4 changes.
  455. 2005-01-07 Andrew Cagney <cagney@gnu.org>
  456. * configure.ac: Rename configure.in, require autoconf 2.59.
  457. * configure: Re-generate.
  458. 2004-12-08 Hans-Peter Nilsson <hp@axis.com>
  459. * configure: Regenerate for ../common/aclocal.m4 update.
  460. 2004-09-24 Monika Chaddha <monika@acmet.com>
  461. Committed by Andrew Cagney.
  462. * m16.igen (CMP, CMPI): Fix assembler.
  463. 2004-08-18 Chris Demetriou <cgd@broadcom.com>
  464. * configure.in (mipsisa64sb1*-*-*): Add mips3d to sim_igen_machine.
  465. * configure: Regenerate.
  466. 2004-06-25 Chris Demetriou <cgd@broadcom.com>
  467. * configure.in (sim_m16_machine): Include mipsIII.
  468. * configure: Regenerate.
  469. 2004-05-11 Maciej W. Rozycki <macro@ds2.pg.gda.pl>
  470. * mips/interp.c (decode_coproc): Sign-extend the address retrieved
  471. from COP0_BADVADDR.
  472. * mips/sim-main.h (COP0_BADVADDR): Remove a cast.
  473. 2004-04-10 Chris Demetriou <cgd@broadcom.com>
  474. * sb1.igen (DIV.PS, RECIP.PS, RSQRT.PS, SQRT.PS): New.
  475. 2004-04-09 Chris Demetriou <cgd@broadcom.com>
  476. * mips.igen (check_fmt): Remove.
  477. (ABS.fmt, ADD.fmt, C.cond.fmta, C.cond.fmtb, CEIL.L.fmt, CEIL.W)
  478. (CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt, FLOOR.L.fmt)
  479. (FLOOR.W.fmt, MADD.fmt, MOV.fmt, MOVtf.fmt, MOVN.fmt, MOVZ.fmt)
  480. (MSUB.fmt, MUL.fmt, NEG.fmt, NMADD.fmt, NMSUB.fmt, RECIP.fmt)
  481. (ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt)
  482. (TRUNC.L.fmt, TRUNC.W): Explicitly specify allowed FPU formats.
  483. (check_fmt_p, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
  484. (FLOOR.W.fmt, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt)
  485. (SQRT.fmt, TRUNC.L.fmt, TRUNC.W): Remove all uses of check_fmt.
  486. (C.cnd.fmta): Remove incorrect call to check_fmt_p.
  487. 2004-04-09 Chris Demetriou <cgd@broadcom.com>
  488. * sb1.igen (check_sbx): New function.
  489. (PABSDIFF.fmt, PABSDIFC.fmt, PAVG.fmt): Use check_sbx.
  490. 2004-03-29 Chris Demetriou <cgd@broadcom.com>
  491. Richard Sandiford <rsandifo@redhat.com>
  492. * sim-main.h (MIPS_MACH_HAS_MT_HILO_HAZARD)
  493. (MIPS_MACH_HAS_MULT_HILO_HAZARD, MIPS_MACH_HAS_DIV_HILO_HAZARD): New.
  494. * mips.igen (check_mt_hilo, check_mult_hilo, check_div_hilo): Provide
  495. separate implementations for mipsIV and mipsV. Use new macros to
  496. determine whether the restrictions apply.
  497. 2004-01-19 Chris Demetriou <cgd@broadcom.com>
  498. * mips.igen (check_mf_cycles, check_mt_hilo, check_mf_hilo)
  499. (check_mult_hilo): Improve comments.
  500. (check_div_hilo): Likewise. Also, fork off a new version
  501. to handle mips32/mips64 (since there are no hazards to check
  502. in MIPS32/MIPS64).
  503. 2003-06-17 Richard Sandiford <rsandifo@redhat.com>
  504. * mips.igen (do_dmultx): Fix check for negative operands.
  505. 2003-05-16 Ian Lance Taylor <ian@airs.com>
  506. * Makefile.in (SHELL): Make sure this is defined.
  507. (various): Use $(SHELL) whenever we invoke move-if-change.
  508. 2003-05-03 Chris Demetriou <cgd@broadcom.com>
  509. * cp1.c: Tweak attribution slightly.
  510. * cp1.h: Likewise.
  511. * mdmx.c: Likewise.
  512. * mdmx.igen: Likewise.
  513. * mips3d.igen: Likewise.
  514. * sb1.igen: Likewise.
  515. 2003-04-15 Richard Sandiford <rsandifo@redhat.com>
  516. * vr.igen (do_vr_mul_op): Zero-extend the low 32 bits of
  517. unsigned operands.
  518. 2003-02-27 Andrew Cagney <cagney@redhat.com>
  519. * interp.c (sim_open): Rename _bfd to bfd.
  520. (sim_create_inferior): Ditto.
  521. 2003-01-14 Chris Demetriou <cgd@broadcom.com>
  522. * mips.igen (LUXC1, SUXC1): New, for mipsV and mips64.
  523. 2003-01-14 Chris Demetriou <cgd@broadcom.com>
  524. * mips.igen (EI, DI): Remove.
  525. 2003-01-05 Richard Sandiford <rsandifo@redhat.com>
  526. * Makefile.in (tmp-run-multi): Fix mips16 filter.
  527. 2003-01-04 Richard Sandiford <rsandifo@redhat.com>
  528. Andrew Cagney <ac131313@redhat.com>
  529. Gavin Romig-Koch <gavin@redhat.com>
  530. Graydon Hoare <graydon@redhat.com>
  531. Aldy Hernandez <aldyh@redhat.com>
  532. Dave Brolley <brolley@redhat.com>
  533. Chris Demetriou <cgd@broadcom.com>
  534. * configure.in (mips64vr*): Define TARGET_ENABLE_FR to 1.
  535. (sim_mach_default): New variable.
  536. (mips64vr-*-*, mips64vrel-*-*): New configurations.
  537. Add a new simulator generator, MULTI.
  538. * configure: Regenerate.
  539. * Makefile.in (SIM_MULTI_OBJ, SIM_EXTRA_DISTCLEAN): New variables.
  540. (multi-run.o): New dependency.
  541. (SIM_MULTI_ALL, SIM_MULTI_IGEN_CONFIGS): New variables.
  542. (tmp-mach-multi, tmp-itable-multi, tmp-run-multi): New rules.
  543. (tmp-multi): Combine them.
  544. (BUILT_SRC_FROM_MULTI): New variable. Depend on tmp-multi.
  545. (clean-extra): Remove sources in BUILT_SRC_FROM_MULTI.
  546. (distclean-extra): New rule.
  547. * sim-main.h: Include bfd.h.
  548. (MIPS_MACH): New macro.
  549. * mips.igen (vr4120, vr5400, vr5500): New models.
  550. (clo, clz, dclo, dclz, madd, maddu, msub, msub, mul): Add *vr5500.
  551. * vr.igen: Replace with new version.
  552. 2003-01-04 Chris Demetriou <cgd@broadcom.com>
  553. * configure.in: Use SIM_AC_OPTION_RESERVED_BITS(1).
  554. * configure: Regenerate.
  555. 2002-12-31 Chris Demetriou <cgd@broadcom.com>
  556. * sim-main.h (check_branch_bug, mark_branch_bug): Remove.
  557. * mips.igen: Remove all invocations of check_branch_bug and
  558. mark_branch_bug.
  559. 2002-12-16 Chris Demetriou <cgd@broadcom.com>
  560. * tconfig.in: Include "gdb/callback.h" and "gdb/remote-sim.h".
  561. 2002-07-30 Chris Demetriou <cgd@broadcom.com>
  562. * mips.igen (do_load_double, do_store_double): New functions.
  563. (LDC1, SDC1): Rename to...
  564. (LDC1b, SDC1b): respectively.
  565. (LDC1a, SDC1a): New instructions for MIPS II and MIPS32 support.
  566. 2002-07-29 Michael Snyder <msnyder@redhat.com>
  567. * cp1.c (fp_recip2): Modify initialization expression so that
  568. GCC will recognize it as constant.
  569. 2002-06-18 Chris Demetriou <cgd@broadcom.com>
  570. * mdmx.c (SD_): Delete.
  571. (Unpredictable): Re-define, for now, to directly invoke
  572. unpredictable_action().
  573. (mdmx_acc_op): Fix error in .ob immediate handling.
  574. 2002-06-18 Andrew Cagney <cagney@redhat.com>
  575. * interp.c (sim_firmware_command): Initialize `address'.
  576. 2002-06-16 Andrew Cagney <ac131313@redhat.com>
  577. * configure: Regenerated to track ../common/aclocal.m4 changes.
  578. 2002-06-14 Chris Demetriou <cgd@broadcom.com>
  579. Ed Satterthwaite <ehs@broadcom.com>
  580. * mips3d.igen: New file which contains MIPS-3D ASE instructions.
  581. * Makefile.in (IGEN_INCLUDE): Add mips3d.igen.
  582. * mips.igen: Include mips3d.igen.
  583. (mips3d): New model name for MIPS-3D ASE instructions.
  584. (CVT.W.fmt): Don't use this instruction for word (source) format
  585. instructions.
  586. * cp1.c (fp_binary_r, fp_add_r, fp_mul_r, fpu_inv1, fpu_inv1_32)
  587. (fpu_inv1_64, fp_recip1, fp_recip2, fpu_inv_sqrt1, fpu_inv_sqrt1_32)
  588. (fpu_inv_sqrt1_64, fp_rsqrt1, fp_rsqrt2): New functions.
  589. (NR_FRAC_GUARD, IMPLICIT_1): New macros.
  590. * sim-main.h (fmt_pw, CompareAbs, AddR, MultiplyR, Recip1, Recip2)
  591. (RSquareRoot1, RSquareRoot2): New macros.
  592. (fp_add_r, fp_mul_r, fp_recip1, fp_recip2, fp_rsqrt1)
  593. (fp_rsqrt2): New functions.
  594. * configure.in: Add MIPS-3D support to mipsisa64 simulator.
  595. * configure: Regenerate.
  596. 2002-06-13 Chris Demetriou <cgd@broadcom.com>
  597. Ed Satterthwaite <ehs@broadcom.com>
  598. * cp1.c (FP_PS_upper, FP_PS_lower, FP_PS_cat, FPQNaN_PS): New macros.
  599. (value_fpr, store_fpr, fp_cmp, fp_unary, fp_binary, fp_mac)
  600. (fp_inv_sqrt, fpu_format_name): Add paired-single support.
  601. (convert): Note that this function is not used for paired-single
  602. format conversions.
  603. (ps_lower, ps_upper, pack_ps, convert_ps): New functions.
  604. * mips.igen (FMT, MOVtf.fmt): Add paired-single support.
  605. (check_fmt_p): Enable paired-single support.
  606. (ALNV.PS, CVT.PS.S, CVT.S.PL, CVT.S.PU, PLL.PS, PLU.PS, PUL.PS)
  607. (PUU.PS): New instructions.
  608. (CVT.S.fmt): Don't use this instruction for paired-single format
  609. destinations.
  610. * sim-main.h (FP_formats): New value 'fmt_ps.'
  611. (ps_lower, ps_upper, pack_ps, convert_ps): New prototypes.
  612. (PSLower, PSUpper, PackPS, ConvertPS): New macros.
  613. 2002-06-12 Chris Demetriou <cgd@broadcom.com>
  614. * mips.igen: Fix formatting of function calls in
  615. many FP operations.
  616. 2002-06-12 Chris Demetriou <cgd@broadcom.com>
  617. * mips.igen (MOVN, MOVZ): Trace result.
  618. (TNEI): Print "tnei" as the opcode name in traces.
  619. (CEIL.W): Add disassembly string for traces.
  620. (RSQRT.fmt): Make location of disassembly string consistent
  621. with other instructions.
  622. 2002-06-12 Chris Demetriou <cgd@broadcom.com>
  623. * mips.igen (X): Delete unused function.
  624. 2002-06-08 Andrew Cagney <cagney@redhat.com>
  625. * interp.c: Include "gdb/callback.h" and "gdb/remote-sim.h".
  626. 2002-06-07 Chris Demetriou <cgd@broadcom.com>
  627. Ed Satterthwaite <ehs@broadcom.com>
  628. * cp1.c (inner_mac, fp_mac, inner_rsqrt, fp_inv_sqrt)
  629. (fp_rsqrt, fp_madd, fp_msub, fp_nmadd, fp_nmsub): New functions.
  630. * sim-main.h (fp_rsqrt, fp_madd, fp_msub, fp_nmadd)
  631. (fp_nmsub): New prototypes.
  632. (RSquareRoot, MultiplyAdd, MultiplySub, NegMultiplyAdd)
  633. (NegMultiplySub): New defines.
  634. * mips.igen (RSQRT.fmt): Use RSquareRoot().
  635. (MADD.D, MADD.S): Replace with...
  636. (MADD.fmt): New instruction.
  637. (MSUB.D, MSUB.S): Replace with...
  638. (MSUB.fmt): New instruction.
  639. (NMADD.D, NMADD.S): Replace with...
  640. (NMADD.fmt): New instruction.
  641. (NMSUB.D, MSUB.S): Replace with...
  642. (NMSUB.fmt): New instruction.
  643. 2002-06-07 Chris Demetriou <cgd@broadcom.com>
  644. Ed Satterthwaite <ehs@broadcom.com>
  645. * cp1.c: Fix more comment spelling and formatting.
  646. (value_fcr, store_fcr): Use fenr_FS rather than hard-coding value.
  647. (denorm_mode): New function.
  648. (fpu_unary, fpu_binary): Round results after operation, collect
  649. status from rounding operations, and update the FCSR.
  650. (convert): Collect status from integer conversions and rounding
  651. operations, and update the FCSR. Adjust NaN values that result
  652. from conversions. Convert to use sim_io_eprintf rather than
  653. fprintf, and remove some debugging code.
  654. * cp1.h (fenr_FS): New define.
  655. 2002-06-07 Chris Demetriou <cgd@broadcom.com>
  656. * cp1.c (convert): Remove unusable debugging code, and move MIPS
  657. rounding mode to sim FP rounding mode flag conversion code into...
  658. (rounding_mode): New function.
  659. 2002-06-07 Chris Demetriou <cgd@broadcom.com>
  660. * cp1.c: Clean up formatting of a few comments.
  661. (value_fpr): Reformat switch statement.
  662. 2002-06-06 Chris Demetriou <cgd@broadcom.com>
  663. Ed Satterthwaite <ehs@broadcom.com>
  664. * cp1.h: New file.
  665. * sim-main.h: Include cp1.h.
  666. (SETFCC, GETFCC, IR, UF, OF, DX, IO, UO, FP_FLAGS, FP_ENABLE)
  667. (FP_CAUSE, GETFS, FP_RM_NEAREST, FP_RM_TOZERO, FP_RM_TOPINF)
  668. (FP_RM_TOMINF, GETRM): Remove. Moved to cp1.h.
  669. (FP_FS, FP_MASK_RM, FP_SH_RM, Nan, Less, Equal): Remove.
  670. (value_fcr, store_fcr, test_fcsr, fp_cmp): New prototypes.
  671. (ValueFCR, StoreFCR, TestFCSR, Compare): New macros.
  672. * cp1.c: Don't include sim-fpu.h; already included by
  673. sim-main.h. Clean up formatting of some comments.
  674. (NaN, Equal, Less): Remove.
  675. (test_fcsr, value_fcr, store_fcr, update_fcsr, fp_test)
  676. (fp_cmp): New functions.
  677. * mips.igen (do_c_cond_fmt): Remove.
  678. (C.cond.fmta, C.cond.fmtb): Replace uses of do_c_cond_fmt_a with
  679. Compare. Add result tracing.
  680. (CxC1): Remove, replace with...
  681. (CFC1a, CFC1b, CFC1c, CTC1a, CTC1b, CTC1c): New instructions.
  682. (DMxC1): Remove, replace with...
  683. (DMFC1a, DMFC1b, DMTC1a, DMTC1b): New instructions.
  684. (MxC1): Remove, replace with...
  685. (MFC1a, MFC1b, MTC1a, MTC1b): New instructions.
  686. 2002-06-04 Chris Demetriou <cgd@broadcom.com>
  687. * sim-main.h (FGRIDX): Remove, replace all uses with...
  688. (FGR_BASE): New macro.
  689. (FP0_REGNUM, FCRCS_REGNUM, FCRIR_REGNUM): New macros.
  690. (_sim_cpu): Move 'fgr' member to be right before 'fpr_state' member.
  691. (NR_FGR, FGR): Likewise.
  692. * interp.c: Replace all uses of FGRIDX with FGR_BASE.
  693. * mips.igen: Likewise.
  694. 2002-06-04 Chris Demetriou <cgd@broadcom.com>
  695. * cp1.c: Add an FSF Copyright notice to this file.
  696. 2002-06-04 Chris Demetriou <cgd@broadcom.com>
  697. Ed Satterthwaite <ehs@broadcom.com>
  698. * cp1.c (Infinity): Remove.
  699. * sim-main.h (Infinity): Likewise.
  700. * cp1.c (fp_unary, fp_binary): New functions.
  701. (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div, fp_recip)
  702. (fp_sqrt): New functions, implemented in terms of the above.
  703. (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
  704. (Recip, SquareRoot): Remove (replaced by functions above).
  705. * sim-main.h (fp_abs, fp_neg, fp_add, fp_sub, fp_mul, fp_div)
  706. (fp_recip, fp_sqrt): New prototypes.
  707. (AbsoluteValue, Negate, Add, Sub, Multiply, Divide)
  708. (Recip, SquareRoot): Replace prototypes with #defines which
  709. invoke the functions above.
  710. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  711. * sim-main.h (Nan, Infinity, Less, Equal, AbsoluteValue, Negate)
  712. (Add, Sub, Multiply, Divide, Recip, SquareRoot): Move lower in
  713. file, remove PARAMS from prototypes.
  714. (value_fpr, store_fpr, convert): Likewise. Use SIM_STATE to provide
  715. simulator state arguments.
  716. (ValueFPR, StoreFPR, Convert): Move lower in file. Use SIM_ARGS to
  717. pass simulator state arguments.
  718. * cp1.c (SD): Redefine as CPU_STATE(cpu).
  719. (store_fpr, convert): Remove 'sd' argument.
  720. (value_fpr): Likewise. Convert to use 'SD' instead.
  721. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  722. * cp1.c (Min, Max): Remove #if 0'd functions.
  723. * sim-main.h (Min, Max): Remove.
  724. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  725. * cp1.c: fix formatting of switch case and default labels.
  726. * interp.c: Likewise.
  727. * sim-main.c: Likewise.
  728. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  729. * cp1.c: Clean up comments which describe FP formats.
  730. (FPQNaN_DOUBLE, FPQNaN_LONG): Generate using UNSIGNED64.
  731. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  732. Ed Satterthwaite <ehs@broadcom.com>
  733. * configure.in (mipsisa64sb1*-*-*): New target for supporting
  734. Broadcom SiByte SB-1 processor configurations.
  735. * configure: Regenerate.
  736. * sb1.igen: New file.
  737. * mips.igen: Include sb1.igen.
  738. (sb1): New model.
  739. * Makefile.in (IGEN_INCLUDE): Add sb1.igen.
  740. * mdmx.igen: Add "sb1" model to all appropriate functions and
  741. instructions.
  742. * mdmx.c (AbsDiffOB, AvgOB, AccAbsDiffOB): New functions.
  743. (ob_func, ob_acc): Reference the above.
  744. (qh_acc): Adjust to keep the same size as ob_acc.
  745. * sim-main.h (status_SBX, MX_VECT_ABSD, MX_VECT_AVG, MX_AbsDiff)
  746. (MX_Avg, MX_VECT_ABSDA, MX_AbsDiffC): New macros.
  747. 2002-06-03 Chris Demetriou <cgd@broadcom.com>
  748. * Makefile.in (IGEN_INCLUDE): Add mdmx.igen.
  749. 2002-06-02 Chris Demetriou <cgd@broadcom.com>
  750. Ed Satterthwaite <ehs@broadcom.com>
  751. * mips.igen (mdmx): New (pseudo-)model.
  752. * mdmx.c, mdmx.igen: New files.
  753. * Makefile.in (SIM_OBJS): Add mdmx.o.
  754. * sim-main.h (MDMX_accumulator, MX_fmtsel, signed24, signed48):
  755. New typedefs.
  756. (ACC, MX_Add, MX_AddA, MX_AddL, MX_And, MX_C_EQ, MX_C_LT, MX_Comp)
  757. (MX_FMT_OB, MX_FMT_QH, MX_Max, MX_Min, MX_Msgn, MX_Mul, MX_MulA)
  758. (MX_MulL, MX_MulS, MX_MulSL, MX_Nor, MX_Or, MX_Pick, MX_RAC)
  759. (MX_RAC_H, MX_RAC_L, MX_RAC_M, MX_RNAS, MX_RNAU, MX_RND_AS)
  760. (MX_RND_AU, MX_RND_ES, MX_RND_EU, MX_RND_ZS, MX_RND_ZU, MX_RNES)
  761. (MX_RNEU, MX_RZS, MX_RZU, MX_SHFL, MX_ShiftLeftLogical)
  762. (MX_ShiftRightArith, MX_ShiftRightLogical, MX_Sub, MX_SubA, MX_SubL)
  763. (MX_VECT_ADD, MX_VECT_ADDA, MX_VECT_ADDL, MX_VECT_AND)
  764. (MX_VECT_MAX, MX_VECT_MIN, MX_VECT_MSGN, MX_VECT_MUL, MX_VECT_MULA)
  765. (MX_VECT_MULL, MX_VECT_MULS, MX_VECT_MULSL, MX_VECT_NOR)
  766. (MX_VECT_OR, MX_VECT_SLL, MX_VECT_SRA, MX_VECT_SRL, MX_VECT_SUB)
  767. (MX_VECT_SUBA, MX_VECT_SUBL, MX_VECT_XOR, MX_WACH, MX_WACL, MX_Xor)
  768. (SIM_ARGS, SIM_STATE, UnpredictableResult, fmt_mdmx, ob_fmtsel)
  769. (qh_fmtsel): New macros.
  770. (_sim_cpu): New member "acc".
  771. (mdmx_acc_op, mdmx_cc_op, mdmx_cpr_op, mdmx_pick_op, mdmx_rac_op)
  772. (mdmx_round_op, mdmx_shuffle, mdmx_wach, mdmx_wacl): New functions.
  773. 2002-05-01 Chris Demetriou <cgd@broadcom.com>
  774. * interp.c: Use 'deprecated' rather than 'depreciated.'
  775. * sim-main.h: Likewise.
  776. 2002-05-01 Chris Demetriou <cgd@broadcom.com>
  777. * cp1.c (store_fpr): Remove #ifdef'd out call to UndefinedResult
  778. which wouldn't compile anyway.
  779. * sim-main.h (unpredictable_action): New function prototype.
  780. (Unpredictable): Define to call igen function unpredictable().
  781. (NotWordValue): New macro to call igen function not_word_value().
  782. (UndefinedResult): Remove.
  783. * interp.c (undefined_result): Remove.
  784. (unpredictable_action): New function.
  785. * mips.igen (not_word_value, unpredictable): New functions.
  786. (ADD, ADDI, do_addiu, do_addu, BGEZAL, BGEZALL, BLTZAL, BLTZALL)
  787. (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, do_mult, do_multu)
  788. (do_sra, do_srav, do_srl, do_srlv, SUB, do_subu): Invoke
  789. NotWordValue() to check for unpredictable inputs, then
  790. Unpredictable() to handle them.
  791. 2002-02-24 Chris Demetriou <cgd@broadcom.com>
  792. * mips.igen: Fix formatting of calls to Unpredictable().
  793. 2002-04-20 Andrew Cagney <ac131313@redhat.com>
  794. * interp.c (sim_open): Revert previous change.
  795. 2002-04-18 Alexandre Oliva <aoliva@redhat.com>
  796. * interp.c (sim_open): Disable chunk of code that wrote code in
  797. vector table entries.
  798. 2002-03-19 Chris Demetriou <cgd@broadcom.com>
  799. * cp1.c (FP_S_s, FP_D_s, FP_S_be, FP_D_be, FP_S_e, FP_D_e, FP_S_f)
  800. (FP_D_f, FP_S_fb, FP_D_fb, FPINF_SINGLE, FPINF_DOUBLE): Remove
  801. unused definitions.
  802. 2002-03-19 Chris Demetriou <cgd@broadcom.com>
  803. * cp1.c: Fix many formatting issues.
  804. 2002-03-19 Chris G. Demetriou <cgd@broadcom.com>
  805. * cp1.c (fpu_format_name): New function to replace...
  806. (DOFMT): This. Delete, and update all callers.
  807. (fpu_rounding_mode_name): New function to replace...
  808. (RMMODE): This. Delete, and update all callers.
  809. 2002-03-19 Chris G. Demetriou <cgd@broadcom.com>
  810. * interp.c: Move FPU support routines from here to...
  811. * cp1.c: Here. New file.
  812. * Makefile.in (SIM_OBJS): Add cp1.o to object list.
  813. (cp1.o): New target.
  814. 2002-03-12 Chris Demetriou <cgd@broadcom.com>
  815. * configure.in (mipsisa32*-*-*, mipsisa64*-*-*): New targets.
  816. * mips.igen (mips32, mips64): New models, add to all instructions
  817. and functions as appropriate.
  818. (loadstore_ea, check_u64): New variant for model mips64.
  819. (check_fmt_p): New variant for models mipsV and mips64, remove
  820. mipsV model marking fro other variant.
  821. (SLL) Rename to...
  822. (SLLa) this.
  823. (CLO, CLZ, MADD, MADDU, MSUB, MSUBU, MUL, SLLb): New instructions
  824. for mips32 and mips64.
  825. (DCLO, DCLZ): New instructions for mips64.
  826. 2002-03-07 Chris Demetriou <cgd@broadcom.com>
  827. * mips.igen (BREAK, LUI, ORI, SYSCALL, XORI): Print
  828. immediate or code as a hex value with the "%#lx" format.
  829. (ANDI): Likewise, and fix printed instruction name.
  830. 2002-03-05 Chris Demetriou <cgd@broadcom.com>
  831. * sim-main.h (UndefinedResult, Unpredictable): New macros
  832. which currently do nothing.
  833. 2002-03-05 Chris Demetriou <cgd@broadcom.com>
  834. * sim-main.h (status_UX, status_SX, status_KX, status_TS)
  835. (status_PX, status_MX, status_CU0, status_CU1, status_CU2)
  836. (status_CU3): New definitions.
  837. * sim-main.h (ExceptionCause): Add new values for MIPS32
  838. and MIPS64: MDMX, MCheck, CacheErr. Update comments
  839. for DebugBreakPoint and NMIReset to note their status in
  840. MIPS32 and MIPS64.
  841. (SignalExceptionMDMX, SignalExceptionWatch, SignalExceptionMCheck)
  842. (SignalExceptionCacheErr): New exception macros.
  843. 2002-03-05 Chris Demetriou <cgd@broadcom.com>
  844. * mips.igen (check_fpu): Enable check for coprocessor 1 usability.
  845. * sim-main.h (COP_Usable): Define, but for now coprocessor 1
  846. is always enabled.
  847. (SignalExceptionCoProcessorUnusable): Take as argument the
  848. unusable coprocessor number.
  849. 2002-03-05 Chris Demetriou <cgd@broadcom.com>
  850. * mips.igen: Fix formatting of all SignalException calls.
  851. 2002-03-05 Chris Demetriou <cgd@broadcom.com>
  852. * sim-main.h (SIGNEXTEND): Remove.
  853. 2002-03-04 Chris Demetriou <cgd@broadcom.com>
  854. * mips.igen: Remove gencode comment from top of file, fix
  855. spelling in another comment.
  856. 2002-03-04 Chris Demetriou <cgd@broadcom.com>
  857. * mips.igen (check_fmt, check_fmt_p): New functions to check
  858. whether specific floating point formats are usable.
  859. (ABS.fmt, ADD.fmt, CEIL.L.fmt, CEIL.W, DIV.fmt, FLOOR.L.fmt)
  860. (FLOOR.W.fmt, MOV.fmt, MUL.fmt, NEG.fmt, RECIP.fmt, ROUND.L.fmt)
  861. (ROUND.W.fmt, RSQRT.fmt, SQRT.fmt, SUB.fmt, TRUNC.L.fmt, TRUNC.W):
  862. Use the new functions.
  863. (do_c_cond_fmt): Remove format checks...
  864. (C.cond.fmta, C.cond.fmtb): And move them into all callers.
  865. 2002-03-03 Chris Demetriou <cgd@broadcom.com>
  866. * mips.igen: Fix formatting of check_fpu calls.
  867. 2002-03-03 Chris Demetriou <cgd@broadcom.com>
  868. * mips.igen (FLOOR.L.fmt): Store correct destination register.
  869. 2002-03-03 Chris Demetriou <cgd@broadcom.com>
  870. * mips.igen: Remove whitespace at end of lines.
  871. 2002-03-02 Chris Demetriou <cgd@broadcom.com>
  872. * mips.igen (loadstore_ea): New function to do effective
  873. address calculations.
  874. (do_load, do_load_left, do_load_right, LL, LDD, PREF, do_store,
  875. do_store_left, do_store_right, SC, SCD, PREFX, SWC1, SWXC1,
  876. CACHE): Use loadstore_ea to do effective address computations.
  877. 2002-03-02 Chris Demetriou <cgd@broadcom.com>
  878. * interp.c (load_word): Use EXTEND32 rather than SIGNEXTEND.
  879. * mips.igen (LL, CxC1, MxC1): Likewise.
  880. 2002-03-02 Chris Demetriou <cgd@broadcom.com>
  881. * mips.igen (LL, LLD, PREF, SC, SCD, ABS.fmt, ADD.fmt, CEIL.L.fmt,
  882. CEIL.W, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt, CVT.W.fmt, DIV.fmt,
  883. FLOOR.L.fmt, FLOOR.W.fmt, MADD.D, MADD.S, MOV.fmt, MOVtf.fmt,
  884. MSUB.D, MSUB.S, MUL.fmt, NEG.fmt, NMADD.D, NMADD.S, NMSUB.D,
  885. NMSUB.S, PREFX, RECIP.fmt, ROUND.L.fmt, ROUND.W.fmt, RSQRT.fmt,
  886. SQRT.fmt, SUB.fmt, SWC1, SWXC1, TRUNC.L.fmt, TRUNC.W, CACHE):
  887. Don't split opcode fields by hand, use the opcode field values
  888. provided by igen.
  889. 2002-03-01 Chris Demetriou <cgd@broadcom.com>
  890. * mips.igen (do_divu): Fix spacing.
  891. * mips.igen (do_dsllv): Move to be right before DSLLV,
  892. to match the rest of the do_<shift> functions.
  893. 2002-03-01 Chris Demetriou <cgd@broadcom.com>
  894. * mips.igen (do_dsll, do_dsllv, DSLL32, do_dsra, DSRA32, do_dsrl,
  895. DSRL32, do_dsrlv): Trace inputs and results.
  896. 2002-03-01 Chris Demetriou <cgd@broadcom.com>
  897. * mips.igen (CACHE): Provide instruction-printing string.
  898. * interp.c (signal_exception): Comment tokens after #endif.
  899. 2002-02-28 Chris Demetriou <cgd@broadcom.com>
  900. * mips.igen (LWXC1): Mark with filter "64,f", rather than just "32".
  901. (MOVtf, MxC1, MxC1, DMxC1, DMxC1, CxC1, CxC1, SQRT.fmt, MOV.fmt,
  902. NEG.fmt, ROUND.L.fmt, TRUNC.L.fmt, CEIL.L.fmt, FLOOR.L.fmt,
  903. ROUND.W.fmt, TRUNC.W, CEIL.W, FLOOR.W.fmt, RECIP.fmt, RSQRT.fmt,
  904. CVT.S.fmt, CVT.D.fmt, CVT.W.fmt, CVT.L.fmt, MOVtf.fmt, C.cond.fmta,
  905. C.cond.fmtb, SUB.fmt, MUL.fmt, DIV.fmt, MOVZ.fmt, MOVN.fmt, LDXC1,
  906. SWXC1, SDXC1, MSUB.D, MSUB.S, NMADD.S, NMADD.D, NMSUB.S, NMSUB.D,
  907. LWC1, SWC1): Add "f" to filter, since these are FP instructions.
  908. 2002-02-28 Chris Demetriou <cgd@broadcom.com>
  909. * mips.igen (DSRA32, DSRAV): Fix order of arguments in
  910. instruction-printing string.
  911. (LWU): Use '64' as the filter flag.
  912. 2002-02-28 Chris Demetriou <cgd@broadcom.com>
  913. * mips.igen (SDXC1): Fix instruction-printing string.
  914. 2002-02-28 Chris Demetriou <cgd@broadcom.com>
  915. * mips.igen (LDC1, SDC1): Remove mipsI model, and mark with
  916. filter flags "32,f".
  917. 2002-02-27 Chris Demetriou <cgd@broadcom.com>
  918. * mips.igen (PREFX): This is a 64-bit instruction, use '64'
  919. as the filter flag.
  920. 2002-02-27 Chris Demetriou <cgd@broadcom.com>
  921. * mips.igen (PREFX): Tweak instruction opcode fields (i.e.,
  922. add a comma) so that it more closely match the MIPS ISA
  923. documentation opcode partitioning.
  924. (PREF): Put useful names on opcode fields, and include
  925. instruction-printing string.
  926. 2002-02-27 Chris Demetriou <cgd@broadcom.com>
  927. * mips.igen (check_u64): New function which in the future will
  928. check whether 64-bit instructions are usable and signal an
  929. exception if not. Currently a no-op.
  930. (DADD, DADDI, DADDIU, DADDU, DDIV, DDIVU, DMULT, DMULTU, DSLL,
  931. DSLL32, DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB,
  932. DSUBU, LD, LDL, LDR, LLD, LWU, SCD, SD, SDL, SDR, DMxC1, LDXC1,
  933. LWXC1, SDXC1, SWXC1, DMFC0, DMTC0): Use check_u64.
  934. * mips.igen (check_fpu): New function which in the future will
  935. check whether FPU instructions are usable and signal an exception
  936. if not. Currently a no-op.
  937. (ABS.fmt, ADD.fmt, BC1a, BC1b, C.cond.fmta, C.cond.fmtb,
  938. CEIL.L.fmt, CEIL.W, CxC1, CVT.D.fmt, CVT.L.fmt, CVT.S.fmt,
  939. CVT.W.fmt, DIV.fmt, DMxC1, DMxC1, FLOOR.L.fmt, FLOOR.W.fmt, LDC1,
  940. LDXC1, LWC1, LWXC1, MADD.D, MADD.S, MxC1, MOV.fmt, MOVtf,
  941. MOVtf.fmt, MOVN.fmt, MOVZ.fmt, MSUB.D, MSUB.S, MUL.fmt, NEG.fmt,
  942. NMADD.D, NMADD.S, NMSUB.D, NMSUB.S, RECIP.fmt, ROUND.L.fmt,
  943. ROUND.W.fmt, RSQRT.fmt, SDC1, SDXC1, SQRT.fmt, SUB.fmt, SWC1,
  944. SWXC1, TRUNC.L.fmt, TRUNC.W): Use check_fpu.
  945. 2002-02-27 Chris Demetriou <cgd@broadcom.com>
  946. * mips.igen (do_load_left, do_load_right): Move to be immediately
  947. following do_load.
  948. (do_store_left, do_store_right): Move to be immediately following
  949. do_store.
  950. 2002-02-27 Chris Demetriou <cgd@broadcom.com>
  951. * mips.igen (mipsV): New model name. Also, add it to
  952. all instructions and functions where it is appropriate.
  953. 2002-02-18 Chris Demetriou <cgd@broadcom.com>
  954. * mips.igen: For all functions and instructions, list model
  955. names that support that instruction one per line.
  956. 2002-02-11 Chris Demetriou <cgd@broadcom.com>
  957. * mips.igen: Add some additional comments about supported
  958. models, and about which instructions go where.
  959. (BC1b, MFC0, MTC0, RFE): Sort supported models in the same
  960. order as is used in the rest of the file.
  961. 2002-02-11 Chris Demetriou <cgd@broadcom.com>
  962. * mips.igen (ADD, ADDI, DADDI, DSUB, SUB): Add comment
  963. indicating that ALU32_END or ALU64_END are there to check
  964. for overflow.
  965. (DADD): Likewise, but also remove previous comment about
  966. overflow checking.
  967. 2002-02-10 Chris Demetriou <cgd@broadcom.com>
  968. * mips.igen (DDIV, DIV, DIVU, DMULT, DMULTU, DSLL, DSLL32,
  969. DSLLV, DSRA, DSRA32, DSRAV, DSRL, DSRL32, DSRLV, DSUB, DSUBU,
  970. JALR, JR, MOVN, MOVZ, MTLO, MULT, MULTU, SLL, SLLV, SLT, SLTU,
  971. SRAV, SRLV, SUB, SUBU, SYNC, XOR, MOVtf, DI, DMFC0, DMTC0, EI,
  972. ERET, RFE, TLBP, TLBR, TLBWI, TLBWR): Tweak instruction opcode
  973. fields (i.e., add and move commas) so that they more closely
  974. match the MIPS ISA documentation opcode partitioning.
  975. 2002-02-10 Chris Demetriou <cgd@broadcom.com>
  976. * mips.igen (ADDI): Print immediate value.
  977. (BREAK): Print code.
  978. (DADDIU, DSRAV, DSRLV): Print correct instruction name.
  979. (SLL): Print "nop" specially, and don't run the code
  980. that does the shift for the "nop" case.
  981. 2001-11-17 Fred Fish <fnf@redhat.com>
  982. * sim-main.h (float_operation): Move enum declaration outside
  983. of _sim_cpu struct declaration.
  984. 2001-04-12 Jim Blandy <jimb@redhat.com>
  985. * mips.igen (CFC1, CTC1): Pass the correct register numbers to
  986. PENDING_FILL. Use PENDING_SCHED directly to handle the pending
  987. set of the FCSR.
  988. * sim-main.h (COCIDX): Remove definition; this isn't supported by
  989. PENDING_FILL, and you can get the intended effect gracefully by
  990. calling PENDING_SCHED directly.
  991. 2001-02-23 Ben Elliston <bje@redhat.com>
  992. * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Only define if not
  993. already defined elsewhere.
  994. 2001-02-19 Ben Elliston <bje@redhat.com>
  995. * sim-main.h (sim_monitor): Return an int.
  996. * interp.c (sim_monitor): Add return values.
  997. (signal_exception): Handle error conditions from sim_monitor.
  998. 2001-02-08 Ben Elliston <bje@redhat.com>
  999. * sim-main.c (load_memory): Pass cia to sim_core_read* functions.
  1000. (store_memory): Likewise, pass cia to sim_core_write*.
  1001. 2000-10-19 Frank Ch. Eigler <fche@redhat.com>
  1002. On advice from Chris G. Demetriou <cgd@sibyte.com>:
  1003. * sim-main.h (GPR_CLEAR): Remove unused alternative macro.
  1004. Thu Jul 27 22:02:05 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1005. From Maciej W. Rozycki <macro@ds2.pg.gda.pl>:
  1006. * Makefile.in: Don't delete *.igen when cleaning directory.
  1007. Wed Jul 19 18:50:51 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1008. * m16.igen (break): Call SignalException not sim_engine_halt.
  1009. Mon Jul 3 11:13:20 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1010. From Jason Eckhardt:
  1011. * mips.igen (MOVZ.fmt, MOVN.fmt): Move conditional on GPR[RT].
  1012. Tue Jun 13 20:52:07 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1013. * mips.igen (MxC1, DMxC1): Fix printf formatting.
  1014. 2000-05-24 Michael Hayes <mhayes@cygnus.com>
  1015. * mips.igen (do_dmultx): Fix typo.
  1016. Tue May 23 21:39:23 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1017. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1018. Fri Apr 28 20:48:36 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1019. * mips.igen (DMxC1): Fix format arguments for sim_io_eprintf call.
  1020. 2000-04-12 Frank Ch. Eigler <fche@redhat.com>
  1021. * sim-main.h (GPR_CLEAR): Define macro.
  1022. Mon Apr 10 00:07:09 2000 Andrew Cagney <cagney@b1.cygnus.com>
  1023. * interp.c (decode_coproc): Output long using %lx and not %s.
  1024. 2000-03-21 Frank Ch. Eigler <fche@redhat.com>
  1025. * interp.c (sim_open): Sort & extend dummy memory regions for
  1026. --board=jmr3904 for eCos.
  1027. 2000-03-02 Frank Ch. Eigler <fche@redhat.com>
  1028. * configure: Regenerated.
  1029. Tue Feb 8 18:35:01 2000 Donald Lindsay <dlindsay@hound.cygnus.com>
  1030. * interp.c, mips.igen: all 5 DEADC0DE situations now have sim_io_eprintf
  1031. calls, conditional on the simulator being in verbose mode.
  1032. Fri Feb 4 09:45:15 2000 Donald Lindsay <dlindsay@cygnus.com>
  1033. * sim-main.c (cache_op): Added case arm so that CACHE ops to a secondary
  1034. cache don't get ReservedInstruction traps.
  1035. 1999-11-29 Mark Salter <msalter@cygnus.com>
  1036. * dv-tx3904sio.c (tx3904sio_io_write_buffer): Use write value as a mask
  1037. to clear status bits in sdisr register. This is how the hardware works.
  1038. * interp.c (sim_open): Added more memory aliases for jmr3904 hardware
  1039. being used by cygmon.
  1040. 1999-11-11 Andrew Haley <aph@cygnus.com>
  1041. * interp.c (decode_coproc): Correctly handle DMFC0 and DMTC0
  1042. instructions.
  1043. Thu Sep 9 15:12:08 1999 Geoffrey Keating <geoffk@cygnus.com>
  1044. * mips.igen (MULT): Correct previous mis-applied patch.
  1045. Tue Sep 7 13:34:54 1999 Geoffrey Keating <geoffk@cygnus.com>
  1046. * mips.igen (delayslot32): Handle sequence like
  1047. mtc1 $at,$f12 ; jal fp_add ; mov.s $f13,$f12
  1048. correctly by calling ENGINE_ISSUE_PREFIX_HOOK() before issue.
  1049. (MULT): Actually pass the third register...
  1050. 1999-09-03 Mark Salter <msalter@cygnus.com>
  1051. * interp.c (sim_open): Added more memory aliases for additional
  1052. hardware being touched by cygmon on jmr3904 board.
  1053. Thu Sep 2 18:15:53 1999 Andrew Cagney <cagney@b1.cygnus.com>
  1054. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1055. Tue Jul 27 16:36:51 1999 Andrew Cagney <cagney@amy.cygnus.com>
  1056. * interp.c (sim_store_register): Handle case where client - GDB -
  1057. specifies that a 4 byte register is 8 bytes in size.
  1058. (sim_fetch_register): Ditto.
  1059. 1999-07-14 Frank Ch. Eigler <fche@cygnus.com>
  1060. Implement "sim firmware" option, inspired by jimb's version of 1998-01.
  1061. * interp.c (firmware_option_p): New global flag: "sim firmware" given.
  1062. (idt_monitor_base): Base address for IDT monitor traps.
  1063. (pmon_monitor_base): Ditto for PMON.
  1064. (lsipmon_monitor_base): Ditto for LSI PMON.
  1065. (MONITOR_BASE, MONITOR_SIZE): Removed macros.
  1066. (mips_option): Add "firmware" option with new OPTION_FIRMWARE key.
  1067. (sim_firmware_command): New function.
  1068. (mips_option_handler): Call it for OPTION_FIRMWARE.
  1069. (sim_open): Allocate memory for idt_monitor region. If "--board"
  1070. option was given, add no monitor by default. Add BREAK hooks only if
  1071. monitors are also there.
  1072. Mon Jul 12 00:02:27 1999 Andrew Cagney <cagney@amy.cygnus.com>
  1073. * interp.c (sim_monitor): Flush output before reading input.
  1074. Sun Jul 11 19:28:11 1999 Andrew Cagney <cagney@b1.cygnus.com>
  1075. * tconfig.in (SIM_HANDLES_LMA): Always define.
  1076. Thu Jul 8 16:06:59 1999 Andrew Cagney <cagney@b1.cygnus.com>
  1077. From Mark Salter <msalter@cygnus.com>:
  1078. * interp.c (BOARD_BSP): Define. Add to list of possible boards.
  1079. (sim_open): Add setup for BSP board.
  1080. Wed Jul 7 12:45:58 1999 Andrew Cagney <cagney@b1.cygnus.com>
  1081. * mips.igen (MULT, MULTU): Add syntax for two operand version.
  1082. (DMFC0, DMTC0): Recognize. Call DecodeCoproc which will report
  1083. them as unimplemented.
  1084. 1999-05-08 Felix Lee <flee@cygnus.com>
  1085. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1086. 1999-04-21 Frank Ch. Eigler <fche@cygnus.com>
  1087. * mips.igen (bc0f): For the TX39 only, decode this as a no-op stub.
  1088. Thu Apr 15 14:15:17 1999 Andrew Cagney <cagney@amy.cygnus.com>
  1089. * configure.in: Any mips64vr5*-*-* target should have
  1090. -DTARGET_ENABLE_FR=1.
  1091. (default_endian): Any mips64vr*el-*-* target should default to
  1092. LITTLE_ENDIAN.
  1093. * configure: Re-generate.
  1094. 1999-02-19 Gavin Romig-Koch <gavin@cygnus.com>
  1095. * mips.igen (ldl): Extend from _16_, not 32.
  1096. Wed Jan 27 18:51:38 1999 Andrew Cagney <cagney@chook.cygnus.com>
  1097. * interp.c (sim_store_register): Force registers written to by GDB
  1098. into an un-interpreted state.
  1099. 1999-02-05 Frank Ch. Eigler <fche@cygnus.com>
  1100. * dv-tx3904sio.c (tx3904sio_tickle): After a polled I/O from the
  1101. CPU, start periodic background I/O polls.
  1102. (tx3904sio_poll): New function: periodic I/O poller.
  1103. 1998-12-30 Frank Ch. Eigler <fche@cygnus.com>
  1104. * mips.igen (BREAK): Call signal_exception instead of sim_engine_halt.
  1105. Tue Dec 29 16:03:53 1998 Rainer Orth <ro@TechFak.Uni-Bielefeld.DE>
  1106. * configure.in, configure (mips64vr5*-*-*): Added missing ;; in
  1107. case statement.
  1108. 1998-12-29 Frank Ch. Eigler <fche@cygnus.com>
  1109. * interp.c (sim_open): Allocate jm3904 memory in smaller chunks.
  1110. (load_word): Call SIM_CORE_SIGNAL hook on error.
  1111. (signal_exception): Call SIM_CPU_EXCEPTION_TRIGGER hook before
  1112. starting. For exception dispatching, pass PC instead of NULL_CIA.
  1113. (decode_coproc): Use COP0_BADVADDR to store faulting address.
  1114. * sim-main.h (COP0_BADVADDR): Define.
  1115. (SIM_CORE_SIGNAL): Define hook to call mips_core_signal.
  1116. (SIM_CPU_EXCEPTION*): Define hooks to call mips_cpu_exception*().
  1117. (_sim_cpu): Add exc_* fields to store register value snapshots.
  1118. * mips.igen (*): Replace memory-related SignalException* calls
  1119. with references to SIM_CORE_SIGNAL hook.
  1120. * dv-tx3904irc.c (tx3904irc_port_event): printf format warning
  1121. fix.
  1122. * sim-main.c (*): Minor warning cleanups.
  1123. 1998-12-24 Gavin Romig-Koch <gavin@cygnus.com>
  1124. * m16.igen (DADDIU5): Correct type-o.
  1125. Mon Dec 21 10:34:48 1998 Andrew Cagney <cagney@chook>
  1126. * mips.igen (do_ddiv, do_ddivu): Pacify GCC. Update hi/lo via tmp
  1127. variables.
  1128. Wed Dec 16 18:20:28 1998 Andrew Cagney <cagney@chook>
  1129. * Makefile.in (SIM_EXTRA_CFLAGS): No longer need to add .../newlib
  1130. to include path.
  1131. (interp.o): Add dependency on itable.h
  1132. (oengine.c, gencode): Delete remaining references.
  1133. (BUILT_SRC_FROM_GEN): Clean up.
  1134. 1998-12-16 Gavin Romig-Koch <gavin@cygnus.com>
  1135. * vr4run.c: New.
  1136. * Makefile.in (SIM_HACK_OBJ,HACK_OBJS,HACK_GEN_SRCS,libhack.a,
  1137. tmp-hack,tmp-m32-hack,tmp-m16-hack,tmp-itable-hack,
  1138. tmp-run-hack) : New.
  1139. * m16.igen (LD,DADDIU,DADDUI5,DADJSP,DADDIUSP,DADDI,DADDU,DSUBU,
  1140. DSLL,DSRL,DSRA,DSLLV,DSRAV,DMULT,DMULTU,DDIV,DDIVU,JALX32,JALX):
  1141. Drop the "64" qualifier to get the HACK generator working.
  1142. Use IMMEDIATE rather than IMMED. Use SHAMT rather than SHIFT.
  1143. * mips.igen (do_daddiu,do_ddiv,do_divu): Remove the 64-only
  1144. qualifier to get the hack generator working.
  1145. (do_dsll,do_dsllv,do_dsra,do_dsrl,do_dsrlv): New.
  1146. (DSLL): Use do_dsll.
  1147. (DSLLV): Use do_dsllv.
  1148. (DSRA): Use do_dsra.
  1149. (DSRL): Use do_dsrl.
  1150. (DSRLV): Use do_dsrlv.
  1151. (BC1): Move *vr4100 to get the HACK generator working.
  1152. (CxC1, DMxC1, MxC1,MACCU,MACCHI,MACCHIU): Rename to
  1153. get the HACK generator working.
  1154. (MACC) Rename to get the HACK generator working.
  1155. (DMACC,MACCS,DMACCS): Add the 64.
  1156. 1998-12-12 Gavin Romig-Koch <gavin@cygnus.com>
  1157. * mips.igen (BC1): Renamed to BC1a and BC1b to avoid conflicts.
  1158. * sim-main.h (SizeFGR): Handle TARGET_ENABLE_FR.
  1159. 1998-12-11 Gavin Romig-Koch <gavin@cygnus.com>
  1160. * mips/interp.c (DEBUG): Cleanups.
  1161. 1998-12-10 Frank Ch. Eigler <fche@cygnus.com>
  1162. * dv-tx3904sio.c (tx3904sio_io_read_buffer): Endianness fixes.
  1163. (tx3904sio_tickle): fflush after a stdout character output.
  1164. 1998-12-03 Frank Ch. Eigler <fche@cygnus.com>
  1165. * interp.c (sim_close): Uninstall modules.
  1166. Wed Nov 25 13:41:03 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1167. * sim-main.h, interp.c (sim_monitor): Change to global
  1168. function.
  1169. Wed Nov 25 17:33:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1170. * configure.in (vr4100): Only include vr4100 instructions in
  1171. simulator.
  1172. * configure: Re-generate.
  1173. * m16.igen (*): Tag all mips16 instructions as also being vr4100.
  1174. Mon Nov 23 18:20:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1175. * Makefile.in (SIM_CFLAGS): Do not define WITH_IGEN.
  1176. * sim-main.h, sim-main.c, interp.c: Delete #if WITH_IGEN keeping
  1177. true alternative.
  1178. * configure.in (sim_default_gen, sim_use_gen): Replace with
  1179. sim_gen.
  1180. (--enable-sim-igen): Delete config option. Always using IGEN.
  1181. * configure: Re-generate.
  1182. * Makefile.in (gencode): Kill, kill, kill.
  1183. * gencode.c: Ditto.
  1184. Mon Nov 23 18:07:36 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1185. * configure.in: Configure mips64vr4100-elf nee mips64vr41* as a 64
  1186. bit mips16 igen simulator.
  1187. * configure: Re-generate.
  1188. * mips.igen (check_div_hilo, check_mult_hilo, check_mf_hilo): Mark
  1189. as part of vr4100 ISA.
  1190. * vr.igen: Mark all instructions as 64 bit only.
  1191. Mon Nov 23 17:07:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1192. * interp.c (get_cell, sim_monitor, fetch_str, CoProcPresent):
  1193. Pacify GCC.
  1194. Mon Nov 23 13:23:40 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1195. * configure.in: Configure mips-lsi-elf nee mips*lsi* as a
  1196. mipsIII/mips16 igen simulator. Fix sim_gen VS sim_igen typos.
  1197. * configure: Re-generate.
  1198. * m16.igen (BREAK): Define breakpoint instruction.
  1199. (JALX32): Mark instruction as mips16 and not r3900.
  1200. * mips.igen (C.cond.fmt): Fix typo in instruction format.
  1201. * sim-main.h (PENDING_FILL): Wrap C statements in do/while.
  1202. Sat Nov 7 09:54:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1203. * gencode.c (build_instruction - BREAK): For MIPS16, handle BREAK
  1204. insn as a debug breakpoint.
  1205. * sim-main.h (PENDING_SLOT_BIT): Fix, was incorrectly defined as
  1206. pending.slot_size.
  1207. (PENDING_SCHED): Clean up trace statement.
  1208. (PENDING_SCHED): Increment PENDING_IN and PENDING_TOTAL.
  1209. (PENDING_FILL): Delay write by only one cycle.
  1210. (PENDING_FILL): For FSRs, write fmt_uninterpreted to FPR_STATE.
  1211. * sim-main.c (pending_tick): Clean up trace statements. Add trace
  1212. of pending writes.
  1213. (pending_tick): Fix sizes in switch statements, 4 & 8 instead of
  1214. 32 & 64.
  1215. (pending_tick): Move incrementing of index to FOR statement.
  1216. (pending_tick): Only update PENDING_OUT after a write has occured.
  1217. * configure.in: Add explicit mips-lsi-* target. Use gencode to
  1218. build simulator.
  1219. * configure: Re-generate.
  1220. * interp.c (sim_engine_run OLD): Delete explicit call to
  1221. PENDING_TICK. Now called via ENGINE_ISSUE_PREFIX_HOOK.
  1222. Sat Oct 30 09:49:10 1998 Frank Ch. Eigler <fche@cygnus.com>
  1223. * dv-tx3904cpu.c (deliver_tx3904cpu_interrupt): Add dummy
  1224. interrupt level number to match changed SignalExceptionInterrupt
  1225. macro.
  1226. Fri Oct 9 18:02:25 1998 Doug Evans <devans@canuck.cygnus.com>
  1227. * interp.c: #include "itable.h" if WITH_IGEN.
  1228. (get_insn_name): New function.
  1229. (sim_open): Initialize CPU_INSN_NAME,CPU_MAX_INSNS.
  1230. * sim-main.h (MAX_INSNS,INSN_NAME): Delete.
  1231. Mon Sep 14 12:36:44 1998 Frank Ch. Eigler <fche@cygnus.com>
  1232. * configure: Rebuilt to inhale new common/aclocal.m4.
  1233. Tue Sep 1 15:39:18 1998 Frank Ch. Eigler <fche@cygnus.com>
  1234. * dv-tx3904sio.c: Include sim-assert.h.
  1235. Tue Aug 25 12:49:46 1998 Frank Ch. Eigler <fche@cygnus.com>
  1236. * dv-tx3904sio.c: New file: tx3904 serial I/O module.
  1237. * configure.in: Add dv-tx3904sio, dv-sockser for tx39 target.
  1238. Reorganize target-specific sim-hardware checks.
  1239. * configure: rebuilt.
  1240. * interp.c (sim_open): For tx39 target boards, set
  1241. OPERATING_ENVIRONMENT, add tx3904sio devices.
  1242. * tconfig.in: For tx39 target, set SIM_HANDLES_LMA for loading
  1243. ROM executables. Install dv-sockser into sim-modules list.
  1244. * dv-tx3904irc.c: Compiler warning clean-up.
  1245. * dv-tx3904tmr.c: Compiler warning clean-up. Remove particularly
  1246. frequent hw-trace messages.
  1247. Fri Jul 31 18:14:16 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1248. * vr.igen (MulAcc): Identify as a vr4100 specific function.
  1249. Sat Jul 25 16:03:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1250. * Makefile.in (IGEN_INCLUDE): Add vr.igen.
  1251. * vr.igen: New file.
  1252. (MAC/MADD16, DMAC/DMADD16): Implement using code from gencode.c.
  1253. * mips.igen: Define vr4100 model. Include vr.igen.
  1254. Mon Jun 29 09:21:07 1998 Gavin Koch <gavin@cygnus.com>
  1255. * mips.igen (check_mf_hilo): Correct check.
  1256. Wed Jun 17 12:20:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1257. * sim-main.h (interrupt_event): Add prototype.
  1258. * dv-tx3904tmr.c (tx3904tmr_io_write_buffer): Delete unused
  1259. register_ptr, register_value.
  1260. (deliver_tx3904tmr_tick): Fix types passed to printf fmt.
  1261. * sim-main.h (tracefh): Make extern.
  1262. Tue Jun 16 14:39:00 1998 Frank Ch. Eigler <fche@cygnus.com>
  1263. * dv-tx3904tmr.c: Deschedule timer event after dispatching.
  1264. Reduce unnecessarily high timer event frequency.
  1265. * dv-tx3904cpu.c: Ditto for interrupt event.
  1266. Wed Jun 10 13:22:32 1998 Frank Ch. Eigler <fche@cygnus.com>
  1267. * interp.c (decode_coproc): For TX39, add stub COP0 register #7,
  1268. to allay warnings.
  1269. (interrupt_event): Made non-static.
  1270. * dv-tx3904tmr.c (deliver_tx3904tmr_tick): Correct accidental
  1271. interchange of configuration values for external vs. internal
  1272. clock dividers.
  1273. Tue Jun 9 12:46:24 1998 Ian Carmichael <iancarm@cygnus.com>
  1274. * mips.igen (BREAK): Moved code to here for
  1275. simulator-reserved break instructions.
  1276. * gencode.c (build_instruction): Ditto.
  1277. * interp.c (signal_exception): Code moved from here. Non-
  1278. reserved instructions now use exception vector, rather
  1279. than halting sim.
  1280. * sim-main.h: Moved magic constants to here.
  1281. Tue Jun 9 12:29:50 1998 Frank Ch. Eigler <fche@cygnus.com>
  1282. * dv-tx3904cpu.c (deliver_*_interrupt,*_port_event): Set the CAUSE
  1283. register upon non-zero interrupt event level, clear upon zero
  1284. event value.
  1285. * dv-tx3904irc.c (*_port_event): Handle deactivated interrupt signal
  1286. by passing zero event value.
  1287. (*_io_{read,write}_buffer): Endianness fixes.
  1288. * dv-tx3904tmr.c (*_io_{read,write}_buffer): Endianness fixes.
  1289. (deliver_*_tick): Reduce sim event interval to 75% of count interval.
  1290. * interp.c (sim_open): Added jmr3904pal board type that adds PAL-based
  1291. serial I/O and timer module at base address 0xFFFF0000.
  1292. Tue Jun 9 11:52:29 1998 Gavin Koch <gavin@cygnus.com>
  1293. * mips.igen (SWC1) : Correct the handling of ReverseEndian
  1294. and BigEndianCPU.
  1295. Tue Jun 9 11:40:57 1998 Gavin Koch <gavin@cygnus.com>
  1296. * configure.in (mips_fpu_bitsize) : Set this correctly for 32-bit mips
  1297. parts.
  1298. * configure: Update.
  1299. Thu Jun 4 15:37:33 1998 Frank Ch. Eigler <fche@cygnus.com>
  1300. * dv-tx3904tmr.c: New file - implements tx3904 timer.
  1301. * dv-tx3904{irc,cpu}.c: Mild reformatting.
  1302. * configure.in: Include tx3904tmr in hw_device list.
  1303. * configure: Rebuilt.
  1304. * interp.c (sim_open): Instantiate three timer instances.
  1305. Fix address typo of tx3904irc instance.
  1306. Tue Jun 2 15:48:02 1998 Ian Carmichael <iancarm@cygnus.com>
  1307. * interp.c (signal_exception): SystemCall exception now uses
  1308. the exception vector.
  1309. Mon Jun 1 18:18:26 1998 Frank Ch. Eigler <fche@cygnus.com>
  1310. * interp.c (decode_coproc): For TX39, add stub COP0 register #3,
  1311. to allay warnings.
  1312. Fri May 29 11:40:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1313. * configure.in (sim_igen_filter): Match mips*tx39 not mipst*tx39.
  1314. Mon May 25 20:47:45 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1315. * dv-tx3904cpu.c, dv-tx3904irc.c: Rename *_callback to *_method.
  1316. * dv-tx3904cpu.c, dv-tx3904irc.c: Include hw-main.h and
  1317. sim-main.h. Declare a struct hw_descriptor instead of struct
  1318. hw_device_descriptor.
  1319. Mon May 25 12:41:38 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1320. * mips.igen (do_store_left, do_load_left): Compute nr of left and
  1321. right bits and then re-align left hand bytes to correct byte
  1322. lanes. Fix incorrect computation in do_store_left when loading
  1323. bytes from second word.
  1324. Fri May 22 13:34:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1325. * configure.in (SIM_AC_OPTION_HARDWARE): Only enable when tx3904.
  1326. * interp.c (sim_open): Only create a device tree when HW is
  1327. enabled.
  1328. * dv-tx3904irc.c (tx3904irc_finish): Pacify GCC.
  1329. * interp.c (signal_exception): Ditto.
  1330. Thu May 21 14:24:11 1998 Gavin Koch <gavin@cygnus.com>
  1331. * gencode.c: Mark BEGEZALL as LIKELY.
  1332. Thu May 21 18:57:19 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1333. * sim-main.h (ALU32_END): Sign extend 32 bit results.
  1334. * mips.igen (ADD, SUB, ADDI, DADD, DSUB): Trace.
  1335. Mon May 18 18:22:42 1998 Frank Ch. Eigler <fche@cygnus.com>
  1336. * configure.in (SIM_AC_OPTION_HARDWARE): Added common hardware
  1337. modules. Recognize TX39 target with "mips*tx39" pattern.
  1338. * configure: Rebuilt.
  1339. * sim-main.h (*): Added many macros defining bits in
  1340. TX39 control registers.
  1341. (SignalInterrupt): Send actual PC instead of NULL.
  1342. (SignalNMIReset): New exception type.
  1343. * interp.c (board): New variable for future use to identify
  1344. a particular board being simulated.
  1345. (mips_option_handler,mips_options): Added "--board" option.
  1346. (interrupt_event): Send actual PC.
  1347. (sim_open): Make memory layout conditional on board setting.
  1348. (signal_exception): Initial implementation of hardware interrupt
  1349. handling. Accept another break instruction variant for simulator
  1350. exit.
  1351. (decode_coproc): Implement RFE instruction for TX39.
  1352. (mips.igen): Decode RFE instruction as such.
  1353. * configure.in (tx3904cpu,tx3904irc): Added devices for tx3904.
  1354. * interp.c: Define "jmr3904" and "jmr3904debug" board types and
  1355. bbegin to implement memory map.
  1356. * dv-tx3904cpu.c: New file.
  1357. * dv-tx3904irc.c: New file.
  1358. Wed May 13 14:40:11 1998 Gavin Koch <gavin@cygnus.com>
  1359. * mips.igen (check_mt_hilo): Create a separate r3900 version.
  1360. Wed May 13 14:11:46 1998 Gavin Koch <gavin@cygnus.com>
  1361. * tx.igen (madd,maddu): Replace calls to check_op_hilo
  1362. with calls to check_div_hilo.
  1363. Wed May 13 09:59:27 1998 Gavin Koch <gavin@cygnus.com>
  1364. * mips/mips.igen (check_op_hilo,check_mult_hilo,check_div_hilo):
  1365. Replace check_op_hilo with check_mult_hilo and check_div_hilo.
  1366. Add special r3900 version of do_mult_hilo.
  1367. (do_dmultx,do_mult,do_multu): Replace calls to check_op_hilo
  1368. with calls to check_mult_hilo.
  1369. (do_ddiv,do_ddivu,do_div,do_divu): Replace calls to check_op_hilo
  1370. with calls to check_div_hilo.
  1371. Tue May 12 15:22:11 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1372. * configure.in (SUBTARGET_R3900): Define for mipstx39 target.
  1373. Document a replacement.
  1374. Fri May 8 17:48:19 1998 Ian Carmichael <iancarm@cygnus.com>
  1375. * interp.c (sim_monitor): Make mon_printf work.
  1376. Wed May 6 19:42:19 1998 Doug Evans <devans@canuck.cygnus.com>
  1377. * sim-main.h (INSN_NAME): New arg `cpu'.
  1378. Tue Apr 28 18:33:31 1998 Geoffrey Noer <noer@cygnus.com>
  1379. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1380. Sun Apr 26 15:31:55 1998 Tom Tromey <tromey@creche>
  1381. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1382. * config.in: Ditto.
  1383. Sun Apr 26 15:20:01 1998 Tom Tromey <tromey@cygnus.com>
  1384. * acconfig.h: New file.
  1385. * configure.in: Reverted change of Apr 24; use sinclude again.
  1386. Fri Apr 24 14:16:40 1998 Tom Tromey <tromey@creche>
  1387. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1388. * config.in: Ditto.
  1389. Fri Apr 24 11:19:20 1998 Tom Tromey <tromey@cygnus.com>
  1390. * configure.in: Don't call sinclude.
  1391. Fri Apr 24 11:35:01 1998 Andrew Cagney <cagney@chook.cygnus.com>
  1392. * mips.igen (do_store_left): Pass 0 not NULL to store_memory.
  1393. Tue Apr 21 11:59:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1394. * mips.igen (ERET): Implement.
  1395. * interp.c (decode_coproc): Return sign-extended EPC.
  1396. * mips.igen (ANDI, LUI, MFC0): Add tracing code.
  1397. * interp.c (signal_exception): Do not ignore Trap.
  1398. (signal_exception): On TRAP, restart at exception address.
  1399. (HALT_INSTRUCTION, HALT_INSTRUCTION_MASK): Define.
  1400. (signal_exception): Update.
  1401. (sim_open): Patch V_COMMON interrupt vector with an abort sequence
  1402. so that TRAP instructions are caught.
  1403. Mon Apr 20 11:26:55 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1404. * sim-main.h (struct hilo_access, struct hilo_history): Define,
  1405. contains HI/LO access history.
  1406. (struct _sim_cpu): Make hiaccess and loaccess of type hilo_access.
  1407. (HIACCESS, LOACCESS): Delete, replace with
  1408. (HIHISTORY, LOHISTORY): New macros.
  1409. (CHECKHILO): Delete all, moved to mips.igen
  1410. * gencode.c (build_instruction): Do not generate checks for
  1411. correct HI/LO register usage.
  1412. * interp.c (old_engine_run): Delete checks for correct HI/LO
  1413. register usage.
  1414. * mips.igen (check_mt_hilo, check_mf_hilo, check_op_hilo,
  1415. check_mf_cycles): New functions.
  1416. (do_mfhi, do_mflo, "mthi", "mtlo", do_ddiv, do_ddivu, do_div,
  1417. do_divu, domultx, do_mult, do_multu): Use.
  1418. * tx.igen ("madd", "maddu"): Use.
  1419. Wed Apr 15 18:31:54 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1420. * mips.igen (DSRAV): Use function do_dsrav.
  1421. (SRAV): Use new function do_srav.
  1422. * m16.igen (BEQZ, BNEZ): Compare GPR[TRX] not GPR[RX].
  1423. (B): Sign extend 11 bit immediate.
  1424. (EXT-B*): Shift 16 bit immediate left by 1.
  1425. (ADDIU*): Don't sign extend immediate value.
  1426. Wed Apr 15 10:32:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1427. * m16run.c (sim_engine_run): Restore CIA after handling an event.
  1428. * sim-main.h (DELAY_SLOT, NULLIFY_NEXT_INSTRUCTION): For IGEN, use
  1429. functions.
  1430. * mips.igen (delayslot32, nullify_next_insn): New functions.
  1431. (m16.igen): Always include.
  1432. (do_*): Add more tracing.
  1433. * m16.igen (delayslot16): Add NIA argument, could be called by a
  1434. 32 bit MIPS16 instruction.
  1435. * interp.c (ifetch16): Move function from here.
  1436. * sim-main.c (ifetch16): To here.
  1437. * sim-main.c (ifetch16, ifetch32): Update to match current
  1438. implementations of LH, LW.
  1439. (signal_exception): Don't print out incorrect hex value of illegal
  1440. instruction.
  1441. Wed Apr 15 00:17:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1442. * m16run.c (sim_engine_run): Use IMEM16 and IMEM32 to fetch an
  1443. instruction.
  1444. * m16.igen: Implement MIPS16 instructions.
  1445. * mips.igen (do_addiu, do_addu, do_and, do_daddiu, do_daddu,
  1446. do_ddiv, do_ddivu, do_div, do_divu, do_dmultx, do_dmultu, do_srav,
  1447. do_dsubu, do_mfhi, do_mflo, do_mult, do_multu, do_nor, do_or,
  1448. do_sll, do_sllv, do_slt, do_slti, do_sltiu, do_sltu, do_sra,
  1449. do_srl, do_srlv, do_subu, do_xor, do_xori): New functions. Move
  1450. bodies of corresponding code from 32 bit insn to these. Also used
  1451. by MIPS16 versions of functions.
  1452. * sim-main.h (RAIDX, T8IDX, T8, SPIDX): Define.
  1453. (IMEM16): Drop NR argument from macro.
  1454. Sat Apr 4 22:39:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1455. * Makefile.in (SIM_OBJS): Add sim-main.o.
  1456. * sim-main.h (address_translation, load_memory, store_memory,
  1457. cache_op, sync_operation, prefetch, ifetch32, pending_tick): Mark
  1458. as INLINE_SIM_MAIN.
  1459. (pr_addr, pr_uword64): Declare.
  1460. (sim-main.c): Include when H_REVEALS_MODULE_P.
  1461. * interp.c (address_translation, load_memory, store_memory,
  1462. cache_op, sync_operation, prefetch, ifetch32, pending_tick): Move
  1463. from here.
  1464. * sim-main.c: To here. Fix compilation problems.
  1465. * configure.in: Enable inlining.
  1466. * configure: Re-config.
  1467. Sat Apr 4 20:36:25 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1468. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1469. Fri Apr 3 04:32:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1470. * mips.igen: Include tx.igen.
  1471. * Makefile.in (IGEN_INCLUDE): Add tx.igen.
  1472. * tx.igen: New file, contains MADD and MADDU.
  1473. * interp.c (load_memory): When shifting bytes, use LOADDRMASK not
  1474. the hardwired constant `7'.
  1475. (store_memory): Ditto.
  1476. (LOADDRMASK): Move definition to sim-main.h.
  1477. mips.igen (MTC0): Enable for r3900.
  1478. (ADDU): Add trace.
  1479. mips.igen (do_load_byte): Delete.
  1480. (do_load, do_store, do_load_left, do_load_write, do_store_left,
  1481. do_store_right): New functions.
  1482. (SW*, LW*, SD*, LD*, SH, LH, SB, LB): Use.
  1483. configure.in: Let the tx39 use igen again.
  1484. configure: Update.
  1485. Thu Apr 2 10:59:39 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1486. * interp.c (sim_monitor): get_mem_info returns a 4 byte quantity,
  1487. not an address sized quantity. Return zero for cache sizes.
  1488. Wed Apr 1 23:47:53 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1489. * mips.igen (r3900): r3900 does not support 64 bit integer
  1490. operations.
  1491. Mon Mar 30 14:46:05 1998 Gavin Koch <gavin@cygnus.com>
  1492. * configure.in (mipstx39*-*-*): Use gencode simulator rather
  1493. than igen one.
  1494. * configure : Rebuild.
  1495. Fri Mar 27 16:15:52 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1496. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1497. Fri Mar 27 15:01:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1498. * interp.c (mips_option_handler): Iterate over MAX_NR_PROCESSORS.
  1499. Wed Mar 25 16:44:27 1998 Ian Carmichael <iancarm@cygnus.com>
  1500. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1501. * config.in: Regenerated to track ../common/aclocal.m4 changes.
  1502. Wed Mar 25 12:35:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1503. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1504. Wed Mar 25 10:05:46 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1505. * interp.c (Max, Min): Comment out functions. Not yet used.
  1506. Wed Mar 18 12:38:12 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1507. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1508. Tue Mar 17 19:05:20 1998 Frank Ch. Eigler <fche@cygnus.com>
  1509. * Makefile.in (MIPS_EXTRA_LIBS, SIM_EXTRA_LIBS): Added
  1510. configurable settings for stand-alone simulator.
  1511. * configure.in: Added X11 search, just in case.
  1512. * configure: Regenerated.
  1513. Wed Mar 11 14:09:10 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1514. * interp.c (sim_write, sim_read, load_memory, store_memory):
  1515. Replace sim_core_*_map with read_map, write_map, exec_map resp.
  1516. Tue Mar 3 13:58:43 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1517. * sim-main.h (GETFCC): Return an unsigned value.
  1518. Tue Mar 3 13:21:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1519. * mips.igen (DIV): Fix check for -1 / MIN_INT.
  1520. (DADD): Result destination is RD not RT.
  1521. Fri Feb 27 13:49:49 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1522. * sim-main.h (HIACCESS, LOACCESS): Always define.
  1523. * mdmx.igen (Maxi, Mini): Rename Max, Min.
  1524. * interp.c (sim_info): Delete.
  1525. Fri Feb 27 18:41:01 1998 Doug Evans <devans@canuck.cygnus.com>
  1526. * interp.c (DECLARE_OPTION_HANDLER): Use it.
  1527. (mips_option_handler): New argument `cpu'.
  1528. (sim_open): Update call to sim_add_option_table.
  1529. Wed Feb 25 18:56:22 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1530. * mips.igen (CxC1): Add tracing.
  1531. Fri Feb 20 17:43:21 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1532. * sim-main.h (Max, Min): Declare.
  1533. * interp.c (Max, Min): New functions.
  1534. * mips.igen (BC1): Add tracing.
  1535. Thu Feb 19 14:50:00 1998 John Metzler <jmetzler@cygnus.com>
  1536. * interp.c Added memory map for stack in vr4100
  1537. Thu Feb 19 10:21:21 1998 Gavin Koch <gavin@cygnus.com>
  1538. * interp.c (load_memory): Add missing "break"'s.
  1539. Tue Feb 17 12:45:35 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1540. * interp.c (sim_store_register, sim_fetch_register): Pass in
  1541. length parameter. Return -1.
  1542. Tue Feb 10 11:57:40 1998 Ian Carmichael <iancarm@cygnus.com>
  1543. * interp.c: Added hardware init hook, fixed warnings.
  1544. Sat Feb 7 17:16:20 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1545. * Makefile.in (itable.h itable.c): Depend on SIM_@sim_gen@_ALL.
  1546. Tue Feb 3 11:36:02 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1547. * interp.c (ifetch16): New function.
  1548. * sim-main.h (IMEM32): Rename IMEM.
  1549. (IMEM16_IMMED): Define.
  1550. (IMEM16): Define.
  1551. (DELAY_SLOT): Update.
  1552. * m16run.c (sim_engine_run): New file.
  1553. * m16.igen: All instructions except LB.
  1554. (LB): Call do_load_byte.
  1555. * mips.igen (do_load_byte): New function.
  1556. (LB): Call do_load_byte.
  1557. * mips.igen: Move spec for insn bit size and high bit from here.
  1558. * Makefile.in (tmp-igen, tmp-m16): To here.
  1559. * m16.dc: New file, decode mips16 instructions.
  1560. * Makefile.in (SIM_NO_ALL): Define.
  1561. (tmp-m16): Generate both 16 bit and 32 bit simulator engines.
  1562. Tue Feb 3 11:28:00 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1563. * configure.in (mips_fpu_bitsize): For tx39, restrict floating
  1564. point unit to 32 bit registers.
  1565. * configure: Re-generate.
  1566. Sun Feb 1 15:47:14 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1567. * configure.in (sim_use_gen): Make IGEN the default simulator
  1568. generator for generic 32 and 64 bit mips targets.
  1569. * configure: Re-generate.
  1570. Sun Feb 1 16:52:37 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1571. * sim-main.h (SizeFGR): Determine from floating-point and not gpr
  1572. bitsize.
  1573. * interp.c (sim_fetch_register, sim_store_register): Read/write
  1574. FGR from correct location.
  1575. (sim_open): Set size of FGR's according to
  1576. WITH_TARGET_FLOATING_POINT_BITSIZE.
  1577. * sim-main.h (FGR): Store floating point registers in a separate
  1578. array.
  1579. Sun Feb 1 16:47:51 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1580. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1581. Tue Feb 3 00:10:50 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1582. * interp.c (ColdReset): Call PENDING_INVALIDATE.
  1583. * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Call PENDING_TICK.
  1584. * interp.c (pending_tick): New function. Deliver pending writes.
  1585. * sim-main.h (PENDING_FILL, PENDING_TICK, PENDING_SCHED,
  1586. PENDING_BIT, PENDING_INVALIDATE): Re-write pipeline code so that
  1587. it can handle mixed sized quantites and single bits.
  1588. Mon Feb 2 17:43:15 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1589. * interp.c (oengine.h): Do not include when building with IGEN.
  1590. (sim_open): Replace GPRLEN by WITH_TARGET_WORD_BITSIZE.
  1591. (sim_info): Ditto for PROCESSOR_64BIT.
  1592. (sim_monitor): Replace ut_reg with unsigned_word.
  1593. (*): Ditto for t_reg.
  1594. (LOADDRMASK): Define.
  1595. (sim_open): Remove defunct check that host FP is IEEE compliant,
  1596. using software to emulate floating point.
  1597. (value_fpr, ...): Always compile, was conditional on HASFPU.
  1598. Sun Feb 1 11:15:29 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1599. * sim-main.h (sim_state): Make the cpu array MAX_NR_PROCESSORS in
  1600. size.
  1601. * interp.c (SD, CPU): Define.
  1602. (mips_option_handler): Set flags in each CPU.
  1603. (interrupt_event): Assume CPU 0 is the one being iterrupted.
  1604. (sim_close): Do not clear STATE, deleted anyway.
  1605. (sim_write, sim_read): Assume CPU zero's vm should be used for
  1606. data transfers.
  1607. (sim_create_inferior): Set the PC for all processors.
  1608. (sim_monitor, store_word, load_word, mips16_entry): Add cpu
  1609. argument.
  1610. (mips16_entry): Pass correct nr of args to store_word, load_word.
  1611. (ColdReset): Cold reset all cpu's.
  1612. (signal_exception): Pass cpu to sim_monitor & mips16_entry.
  1613. (sim_monitor, load_memory, store_memory, signal_exception): Use
  1614. `CPU' instead of STATE_CPU.
  1615. * sim-main.h: Replace uses of STATE_CPU with CPU. Replace sd with
  1616. SD or CPU_.
  1617. * sim-main.h (signal_exception): Add sim_cpu arg.
  1618. (SignalException*): Pass both SD and CPU to signal_exception.
  1619. * interp.c (signal_exception): Update.
  1620. * sim-main.h (value_fpr, store_fpr, dotrace, ifetch32), interp.c:
  1621. Ditto
  1622. (sync_operation, prefetch, cache_op, store_memory, load_memory,
  1623. address_translation): Ditto
  1624. (decode_coproc, cop_lw, cop_ld, cop_sw, cop_sd): Ditto.
  1625. Sat Jan 31 18:15:41 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1626. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1627. Sat Jan 31 14:49:24 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1628. * interp.c (sim_engine_run): Add `nr_cpus' argument.
  1629. * mips.igen (model): Map processor names onto BFD name.
  1630. * sim-main.h (CPU_CIA): Delete.
  1631. (SET_CIA, GET_CIA): Define
  1632. Wed Jan 21 16:16:27 1998 Andrew Cagney <cagney@b1.cygnus.com>
  1633. * sim-main.h (GPR_SET): Define, used by igen when zeroing a
  1634. regiser.
  1635. * configure.in (default_endian): Configure a big-endian simulator
  1636. by default.
  1637. * configure: Re-generate.
  1638. Mon Jan 19 22:26:29 1998 Doug Evans <devans@seba>
  1639. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1640. Mon Jan 5 20:38:54 1998 Mark Alexander <marka@cygnus.com>
  1641. * interp.c (sim_monitor): Handle Densan monitor outbyte
  1642. and inbyte functions.
  1643. 1997-12-29 Felix Lee <flee@cygnus.com>
  1644. * interp.c (sim_engine_run): msvc cpp barfs on #if (a==b!=c).
  1645. Wed Dec 17 14:48:20 1997 Jeffrey A Law (law@cygnus.com)
  1646. * Makefile.in (tmp-igen): Arrange for $zero to always be
  1647. reset to zero after every instruction.
  1648. Mon Dec 15 23:17:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1649. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1650. * config.in: Ditto.
  1651. Wed Dec 10 17:10:45 1997 Jeffrey A Law (law@cygnus.com)
  1652. * mips.igen (MSUB): Fix to work like MADD.
  1653. * gencode.c (MSUB): Similarly.
  1654. Thu Dec 4 09:21:05 1997 Doug Evans <devans@canuck.cygnus.com>
  1655. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1656. Wed Nov 26 11:00:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1657. * mips.igen (LWC1): Correct assembler - lwc1 not swc1.
  1658. Sun Nov 23 01:45:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1659. * sim-main.h (sim-fpu.h): Include.
  1660. * interp.c (convert, SquareRoot, Recip, Divide, Multiply, Sub,
  1661. Add, Negate, AbsoluteValue, Equal, Less, Infinity, NaN): Rewrite
  1662. using host independant sim_fpu module.
  1663. Thu Nov 20 19:56:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1664. * interp.c (signal_exception): Report internal errors with SIGABRT
  1665. not SIGQUIT.
  1666. * sim-main.h (C0_CONFIG): New register.
  1667. (signal.h): No longer include.
  1668. * interp.c (decode_coproc): Allow access C0_CONFIG to register.
  1669. Tue Nov 18 15:33:48 1997 Doug Evans <devans@canuck.cygnus.com>
  1670. * Makefile.in (SIM_OBJS): Use $(SIM_NEW_COMMON_OBJS).
  1671. Fri Nov 14 11:56:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1672. * mips.igen: Tag vr5000 instructions.
  1673. (ANDI): Was missing mipsIV model, fix assembler syntax.
  1674. (do_c_cond_fmt): New function.
  1675. (C.cond.fmt): Handle mips I-III which do not support CC field
  1676. separatly.
  1677. (bc1): Handle mips IV which do not have a delaed FCC separatly.
  1678. (SDR): Mask paddr when BigEndianMem, not the converse as specified
  1679. in IV3.2 spec.
  1680. (DMULT, DMULTU): Force use of hosts 64bit multiplication. Handle
  1681. vr5000 which saves LO in a GPR separatly.
  1682. * configure.in (enable-sim-igen): For vr5000, select vr5000
  1683. specific instructions.
  1684. * configure: Re-generate.
  1685. Wed Nov 12 14:42:52 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1686. * Makefile.in (SIM_OBJS): Add sim-fpu module.
  1687. * interp.c (store_fpr), sim-main.h: Add separate fmt_uninterpreted_32 and
  1688. fmt_uninterpreted_64 bit cases to switch. Convert to
  1689. fmt_formatted,
  1690. * sim-main.h (ENGINE_ISSUE_PREFIX_HOOK): Define,
  1691. * mips.igen (SWR): Mask paddr when BigEndianMem, not the converse
  1692. as specified in IV3.2 spec.
  1693. (MTC1, DMTC1): Call StoreFPR to store the GPR in the FPR.
  1694. Tue Nov 11 12:38:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1695. * mips.igen: Delay slot branches add OFFSET to NIA not CIA.
  1696. (MFC0, MTC0, SWC1, LWC1, SDC1, LDC1): Implement.
  1697. (MTC1, MFC1, DMTC1, DMFC1, CFC1, CTC1): Implement separate non
  1698. PENDING_FILL versions of instructions. Simplify.
  1699. (X): New function.
  1700. (MULT, MULTU): Implement separate RD==0 and RD!=0 versions of
  1701. instructions.
  1702. (BEQZ, ..., SLT, SLTI, TLT, TLE, TLI, ...): Explicitly cast GPR to
  1703. a signed value.
  1704. (MTHI, MFHI): Disable code checking HI-LO.
  1705. * sim-main.h (dotrace,tracefh), interp.c: Make dotrace & tracefh
  1706. global.
  1707. (NULLIFY_NEXT_INSTRUCTION): Call dotrace.
  1708. Thu Nov 6 16:36:35 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1709. * gencode.c (build_mips16_operands): Replace IPC with cia.
  1710. * interp.c (sim_monitor, signal_exception, cache_op, store_fpr,
  1711. value_fpr, cop_ld, cop_lw, cop_sw, cop_sd, decode_coproc): Replace
  1712. IPC to `cia'.
  1713. (UndefinedResult): Replace function with macro/function
  1714. combination.
  1715. (sim_engine_run): Don't save PC in IPC.
  1716. * sim-main.h (IPC): Delete.
  1717. * interp.c (signal_exception, store_word, load_word,
  1718. address_translation, load_memory, store_memory, cache_op,
  1719. prefetch, sync_operation, ifetch, value_fpr, store_fpr, convert,
  1720. cop_lw, cop_ld, cop_sw, cop_sd, decode_coproc, sim_monitor): Add
  1721. current instruction address - cia - argument.
  1722. (sim_read, sim_write): Call address_translation directly.
  1723. (sim_engine_run): Rename variable vaddr to cia.
  1724. (signal_exception): Pass cia to sim_monitor
  1725. * sim-main.h (SignalException, LoadWord, StoreWord, CacheOp,
  1726. Prefetch, SyncOperation, ValueFPR, StoreFPR, Convert, COP_LW,
  1727. COP_LD, COP_SW, COP_SD, DecodeCoproc): Update.
  1728. * sim-main.h (SignalExceptionSimulatorFault): Delete definition.
  1729. * interp.c (sim_open): Replace SignalExceptionSimulatorFault with
  1730. SIM_ASSERT.
  1731. * interp.c (signal_exception): Pass restart address to
  1732. sim_engine_restart.
  1733. * Makefile.in (semantics.o, engine.o, support.o, itable.o,
  1734. idecode.o): Add dependency.
  1735. * sim-main.h (SIM_ENGINE_HALT_HOOK, SIM_ENGINE_RESUME_HOOK):
  1736. Delete definitions
  1737. (DELAY_SLOT): Update NIA not PC with branch address.
  1738. (NULLIFY_NEXT_INSTRUCTION): Set NIA to instruction after next.
  1739. * mips.igen: Use CIA not PC in branch calculations.
  1740. (illegal): Call SignalException.
  1741. (BEQ, ADDIU): Fix assembler.
  1742. Wed Nov 5 12:19:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1743. * m16.igen (JALX): Was missing.
  1744. * configure.in (enable-sim-igen): New configuration option.
  1745. * configure: Re-generate.
  1746. * sim-main.h (MAX_INSNS, INSN_NAME): Define.
  1747. * interp.c (load_memory, store_memory): Delete parameter RAW.
  1748. (sim_read, sim_write): Use sim_core_{read,write}_buffer directly
  1749. bypassing {load,store}_memory.
  1750. * sim-main.h (ByteSwapMem): Delete definition.
  1751. * Makefile.in (SIM_OBJS): Add sim-memopt module.
  1752. * interp.c (sim_do_command, sim_commands): Delete mips specific
  1753. commands. Handled by module sim-options.
  1754. * sim-main.h (SIM_HAVE_FLATMEM): Undefine, use sim-core.o module.
  1755. (WITH_MODULO_MEMORY): Define.
  1756. * interp.c (sim_info): Delete code printing memory size.
  1757. * interp.c (mips_size): Nee sim_size, delete function.
  1758. (power2): Delete.
  1759. (monitor, monitor_base, monitor_size): Delete global variables.
  1760. (sim_open, sim_close): Delete code creating monitor and other
  1761. memory regions. Use sim-memopts module, via sim_do_commandf, to
  1762. manage memory regions.
  1763. (load_memory, store_memory): Use sim-core for memory model.
  1764. * interp.c (address_translation): Delete all memory map code
  1765. except line forcing 32 bit addresses.
  1766. Wed Nov 5 11:21:11 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1767. * sim-main.h (WITH_TRACE): Delete definition. Enables common
  1768. trace options.
  1769. * interp.c (logfh, logfile): Delete globals.
  1770. (sim_open, sim_close): Delete code opening & closing log file.
  1771. (mips_option_handler): Delete -l and -n options.
  1772. (OPTION mips_options): Ditto.
  1773. * interp.c (OPTION mips_options): Rename option trace to dinero.
  1774. (mips_option_handler): Update.
  1775. Wed Nov 5 09:35:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1776. * interp.c (fetch_str): New function.
  1777. (sim_monitor): Rewrite using sim_read & sim_write.
  1778. (sim_open): Check magic number.
  1779. (sim_open): Write monitor vectors into memory using sim_write.
  1780. (MONITOR_BASE, MONITOR_SIZE, MEM_SIZE): Define.
  1781. (sim_read, sim_write): Simplify - transfer data one byte at a
  1782. time.
  1783. (load_memory, store_memory): Clarify meaning of parameter RAW.
  1784. * sim-main.h (isHOST): Defete definition.
  1785. (isTARGET): Mark as depreciated.
  1786. (address_translation): Delete parameter HOST.
  1787. * interp.c (address_translation): Delete parameter HOST.
  1788. Wed Oct 29 11:13:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1789. * mips.igen:
  1790. * Makefile.in (IGEN_INCLUDE): Files included by mips.igen.
  1791. (tmp-igen, tmp-m16): Depend on IGEN_INCLUDE.
  1792. Tue Oct 28 11:06:47 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1793. * mips.igen: Add model filter field to records.
  1794. Mon Oct 27 17:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1795. * Makefile.in (SIM_NO_CFLAGS): Define. Define WITH_IGEN=0.
  1796. interp.c (sim_engine_run): Do not compile function sim_engine_run
  1797. when WITH_IGEN == 1.
  1798. * configure.in (sim_igen_flags, sim_m16_flags): Set according to
  1799. target architecture.
  1800. Makefile.in (tmp-igen, tmp-m16): Drop -F and -M options to
  1801. igen. Replace with configuration variables sim_igen_flags /
  1802. sim_m16_flags.
  1803. * m16.igen: New file. Copy mips16 insns here.
  1804. * mips.igen: From here.
  1805. Mon Oct 27 13:53:59 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1806. * Makefile.in (SIM_NO_OBJ): Define, move SIM_M16_OBJ, SIM_IGEN_OBJ
  1807. to top.
  1808. (tmp-igen, tmp-m16): Pass -I srcdir to igen.
  1809. Sat Oct 25 16:51:40 1997 Gavin Koch <gavin@cygnus.com>
  1810. * gencode.c (build_instruction): Follow sim_write's lead in using
  1811. BigEndianMem instead of !ByteSwapMem.
  1812. Fri Oct 24 17:41:49 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1813. * configure.in (sim_gen): Dependent on target, select type of
  1814. generator. Always select old style generator.
  1815. configure: Re-generate.
  1816. Makefile.in (tmp-igen, tmp-m16, clean-m16, clean-igen): New
  1817. targets.
  1818. (SIM_M16_CFLAGS, SIM_M16_ALL, SIM_M16_OBJ, BUILT_SRC_FROM_M16,
  1819. SIM_IGEN_CFLAGS, SIM_IGEN_ALL, SIM_IGEN_OBJ, BUILT_SRC_FROM_IGEN,
  1820. IGEN_TRACE, IGEN_INSN, IGEN_DC): Define
  1821. (SIM_EXTRA_CFLAGS, SIM_EXTRA_ALL, SIM_OBJS): Add member
  1822. SIM_@sim_gen@_*, set by autoconf.
  1823. Wed Oct 22 12:52:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1824. * sim-main.h (NULLIFY_NEXT_INSTRUCTION, DELAY_SLOT): Define.
  1825. * interp.c (ColdReset): Remove #ifdef HASFPU, check
  1826. CURRENT_FLOATING_POINT instead.
  1827. * interp.c (ifetch32): New function. Fetch 32 bit instruction.
  1828. (address_translation): Raise exception InstructionFetch when
  1829. translation fails and isINSTRUCTION.
  1830. * interp.c (sim_open, sim_write, sim_monitor, store_word,
  1831. sim_engine_run): Change type of of vaddr and paddr to
  1832. address_word.
  1833. (address_translation, prefetch, load_memory, store_memory,
  1834. cache_op): Change type of vAddr and pAddr to address_word.
  1835. * gencode.c (build_instruction): Change type of vaddr and paddr to
  1836. address_word.
  1837. Mon Oct 20 15:29:04 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1838. * sim-main.h (ALU64_END, ALU32_END): Use ALU*_OVERFLOW_RESULT
  1839. macro to obtain result of ALU op.
  1840. Tue Oct 21 17:39:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1841. * interp.c (sim_info): Call profile_print.
  1842. Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1843. * Makefile.in (SIM_OBJS): Add sim-profile.o module.
  1844. * sim-main.h (WITH_PROFILE): Do not define, defined in
  1845. common/sim-config.h. Use sim-profile module.
  1846. (simPROFILE): Delete defintion.
  1847. * interp.c (PROFILE): Delete definition.
  1848. (mips_option_handler): Delete 'p', 'y' and 'x' profile options.
  1849. (sim_close): Delete code writing profile histogram.
  1850. (mips_set_profile, mips_set_profile_size, writeout16, writeout32):
  1851. Delete.
  1852. (sim_engine_run): Delete code profiling the PC.
  1853. Mon Oct 20 13:31:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1854. * sim-main.h (SIGNEXTEND): Force type of result to unsigned_word.
  1855. * interp.c (sim_monitor): Make register pointers of type
  1856. unsigned_word*.
  1857. * sim-main.h: Make registers of type unsigned_word not
  1858. signed_word.
  1859. Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1860. * interp.c (sync_operation): Rename from SyncOperation, make
  1861. global, add SD argument.
  1862. (prefetch): Rename from Prefetch, make global, add SD argument.
  1863. (decode_coproc): Make global.
  1864. * sim-main.h (SyncOperation, DecodeCoproc, Pefetch): Define.
  1865. * gencode.c (build_instruction): Generate DecodeCoproc not
  1866. decode_coproc calls.
  1867. * interp.c (SETFCC, GETFCC, PREVCOC1): Move to sim-main.h
  1868. (SizeFGR): Move to sim-main.h
  1869. (simHALTEX, simHALTIN, simTRACE, simPROFILE, simDELAYSLOT,
  1870. simSIGINT, simJALDELAYSLOT): Move to sim-main.h
  1871. (FP_FLAGS, FP_ENABLE, FP_CAUSE, IR, UF, OF, DZ, IO, UO): Move to
  1872. sim-main.h.
  1873. (FP_FS, FP_MASK_RM, FP_SH_RM, FP_RM_NEAREST, FP_RM_TOPINF,
  1874. FP_RM_TOMINF, GETRM): Move to sim-main.h.
  1875. (Uncached, CachedNoncoherent, CachedCoherent, Cached,
  1876. isINSTRUCTION, ..., AccessLength_BYTE, ...): Move to sim-main.h.
  1877. (UserMode, BigEndianMem, ByteSwapMem, ReverseEndian,
  1878. BigEndianCPU, status_KSU_mask, ...). Moved to sim-main.h
  1879. * sim-main.h (ALU32_END, ALU64_END): Define. When overflow raise
  1880. exception.
  1881. (sim-alu.h): Include.
  1882. (NULLIFY_NIA, NULL_CIA, CPU_CIA): Define.
  1883. (sim_cia): Typedef to instruction_address.
  1884. Thu Oct 16 10:31:41 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1885. * Makefile.in (interp.o): Rename generated file engine.c to
  1886. oengine.c.
  1887. * interp.c: Update.
  1888. Thu Oct 16 10:31:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1889. * gencode.c (build_instruction): Use FPR_STATE not fpr_state.
  1890. Thu Oct 16 10:31:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1891. * gencode.c (build_instruction): For "FPSQRT", output correct
  1892. number of arguments to Recip.
  1893. Tue Oct 14 17:38:18 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1894. * Makefile.in (interp.o): Depends on sim-main.h
  1895. * interp.c (mips16_entry, ColdReset,dotrace): Add SD argument. Use GPR not registers.
  1896. * sim-main.h (sim_cpu): Add registers, register_widths, fpr_state,
  1897. ipc, dspc, pending_*, hiaccess, loaccess, state, dsstate fields.
  1898. (REGISTERS, REGISTER_WIDTHS, FPR_STATE, IPC, DSPC, PENDING_*,
  1899. STATE, DSSTATE): Define
  1900. (GPR, FGRIDX, ..): Define.
  1901. * interp.c (registers, register_widths, fpr_state, ipc, dspc,
  1902. pending_*, hiaccess, loaccess, state, dsstate): Delete globals.
  1903. (GPR, FGRIDX, ...): Delete macros.
  1904. * interp.c: Update names to match defines from sim-main.h
  1905. Tue Oct 14 15:11:45 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1906. * interp.c (sim_monitor): Add SD argument.
  1907. (sim_warning): Delete. Replace calls with calls to
  1908. sim_io_eprintf.
  1909. (sim_error): Delete. Replace calls with sim_io_error.
  1910. (open_trace, writeout32, writeout16, getnum): Add SD argument.
  1911. (mips_set_profile): Rename from sim_set_profile. Add SD argument.
  1912. (mips_set_profile_size): Rename from sim_set_profile_size. Add SD
  1913. argument.
  1914. (mips_size): Rename from sim_size. Add SD argument.
  1915. * interp.c (simulator): Delete global variable.
  1916. (callback): Delete global variable.
  1917. (mips_option_handler, sim_open, sim_write, sim_read,
  1918. sim_store_register, sim_fetch_register, sim_info, sim_do_command,
  1919. sim_size,sim_monitor): Use sim_io_* not callback->*.
  1920. (sim_open): ZALLOC simulator struct.
  1921. (PROFILE): Do not define.
  1922. Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1923. * interp.c (sim_open), support.h: Replace CHECKSIM macro found in
  1924. support.h with corresponding code.
  1925. * sim-main.h (word64, uword64), support.h: Move definition to
  1926. sim-main.h.
  1927. (WORD64LO, WORD64HI, SET64LO, SET64HI, WORD64, UWORD64): Ditto.
  1928. * support.h: Delete
  1929. * Makefile.in: Update dependencies
  1930. * interp.c: Do not include.
  1931. Tue Oct 14 13:35:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1932. * interp.c (address_translation, load_memory, store_memory,
  1933. cache_op): Rename to from AddressTranslation et.al., make global,
  1934. add SD argument
  1935. * sim-main.h (AddressTranslation, LoadMemory, StoreMemory,
  1936. CacheOp): Define.
  1937. * interp.c (SignalException): Rename to signal_exception, make
  1938. global.
  1939. * interp.c (Interrupt, ...): Move definitions to sim-main.h.
  1940. * sim-main.h (SignalException, SignalExceptionInterrupt,
  1941. SignalExceptionInstructionFetch, SignalExceptionAddressStore,
  1942. SignalExceptionAddressLoad, SignalExceptionSimulatorFault,
  1943. SignalExceptionIntegerOverflow, SignalExceptionCoProcessorUnusable):
  1944. Define.
  1945. * interp.c, support.h: Use.
  1946. Tue Oct 14 13:19:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1947. * interp.c (ValueFPR, StoreFPR), sim-main.h: Make global, rename
  1948. to value_fpr / store_fpr. Add SD argument.
  1949. (NaN, Infinity, Less, Equal, AbsoluteValue, Negate, Add, Sub,
  1950. Multiply, Divide, Recip, SquareRoot, Convert): Make global.
  1951. * sim-main.h (ValueFPR, StoreFPR): Define.
  1952. Tue Oct 14 13:06:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1953. * interp.c (sim_engine_run): Check consistency between configure
  1954. WITH_TARGET_WORD_BITSIZE and WITH_FLOATING_POINT and gensim GPRLEN
  1955. and HASFPU.
  1956. * configure.in (mips_bitsize): Configure WITH_TARGET_WORD_BITSIZE.
  1957. (mips_fpu): Configure WITH_FLOATING_POINT.
  1958. (mips_endian): Configure WITH_TARGET_ENDIAN.
  1959. * configure: Update.
  1960. Fri Oct 3 09:28:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1961. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1962. Mon Sep 29 14:45:00 1997 Bob Manson <manson@charmed.cygnus.com>
  1963. * configure: Regenerated.
  1964. Fri Sep 26 12:48:18 1997 Mark Alexander <marka@cygnus.com>
  1965. * interp.c: Allow Debug, DEPC, and EPC registers to be examined in GDB.
  1966. Thu Sep 25 11:15:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1967. * gencode.c (print_igen_insn_models): Assume certain architectures
  1968. include all mips* instructions.
  1969. (print_igen_insn_format): Use data_size==-1 as marker for MIPS16
  1970. instruction.
  1971. * Makefile.in (tmp.igen): Add target. Generate igen input from
  1972. gencode file.
  1973. * gencode.c (FEATURE_IGEN): Define.
  1974. (main): Add --igen option. Generate output in igen format.
  1975. (process_instructions): Format output according to igen option.
  1976. (print_igen_insn_format): New function.
  1977. (print_igen_insn_models): New function.
  1978. (process_instructions): Only issue warnings and ignore
  1979. instructions when no FEATURE_IGEN.
  1980. Wed Sep 24 17:38:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1981. * interp.c (COP_SD, COP_LD): Add UNUSED to pacify GCC for some
  1982. MIPS targets.
  1983. Tue Sep 23 11:04:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1984. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1985. Tue Sep 23 10:19:51 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1986. * Makefile.in (SIM_ALIGNMENT, SIM_ENDIAN, SIM_HOSTENDIAN,
  1987. SIM_RESERVED_BITS): Delete, moved to common.
  1988. (SIM_EXTRA_CFLAGS): Update.
  1989. Mon Sep 22 11:46:20 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1990. * configure.in: Configure non-strict memory alignment.
  1991. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1992. Fri Sep 19 17:45:25 1997 Andrew Cagney <cagney@b1.cygnus.com>
  1993. * configure: Regenerated to track ../common/aclocal.m4 changes.
  1994. Sat Sep 20 14:07:28 1997 Gavin Koch <gavin@cygnus.com>
  1995. * gencode.c (SDBBP,DERET): Added (3900) insns.
  1996. (RFE): Turn on for 3900.
  1997. * interp.c (DebugBreakPoint,DEPC,Debug,Debug_*): Added.
  1998. (dsstate): Made global.
  1999. (SUBTARGET_R3900): Added.
  2000. (CANCELDELAYSLOT): New.
  2001. (SignalException): Ignore SystemCall rather than ignore and
  2002. terminate. Add DebugBreakPoint handling.
  2003. (decode_coproc): New insns RFE, DERET; and new registers Debug
  2004. and DEPC protected by SUBTARGET_R3900.
  2005. (sim_engine_run): Use CANCELDELAYSLOT rather than clearing
  2006. bits explicitly.
  2007. * Makefile.in,configure.in: Add mips subtarget option.
  2008. * configure: Update.
  2009. Fri Sep 19 09:33:27 1997 Gavin Koch <gavin@cygnus.com>
  2010. * gencode.c: Add r3900 (tx39).
  2011. Tue Sep 16 15:52:04 1997 Gavin Koch <gavin@cygnus.com>
  2012. * gencode.c (build_instruction): Don't need to subtract 4 for
  2013. JALR, just 2.
  2014. Tue Sep 16 11:32:28 1997 Gavin Koch <gavin@cygnus.com>
  2015. * interp.c: Correct some HASFPU problems.
  2016. Mon Sep 15 17:36:15 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2017. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2018. Fri Sep 12 12:01:39 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2019. * interp.c (mips_options): Fix samples option short form, should
  2020. be `x'.
  2021. Thu Sep 11 09:35:29 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2022. * interp.c (sim_info): Enable info code. Was just returning.
  2023. Tue Sep 9 17:30:57 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2024. * interp.c (decode_coproc): Clarify warning about unsuported MTC0,
  2025. MFC0.
  2026. Tue Sep 9 16:28:28 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2027. * gencode.c (build_instruction): Use SIGNED64 for 64 bit
  2028. constants.
  2029. (build_instruction): Ditto for LL.
  2030. Thu Sep 4 17:21:23 1997 Doug Evans <dje@seba>
  2031. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2032. Wed Aug 27 18:13:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2033. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2034. * config.in: Ditto.
  2035. Wed Aug 27 14:12:27 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2036. * interp.c (sim_open): Add call to sim_analyze_program, update
  2037. call to sim_config.
  2038. Tue Aug 26 10:40:07 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2039. * interp.c (sim_kill): Delete.
  2040. (sim_create_inferior): Add ABFD argument. Set PC from same.
  2041. (sim_load): Move code initializing trap handlers from here.
  2042. (sim_open): To here.
  2043. (sim_load): Delete, use sim-hload.c.
  2044. * Makefile.in (SIM_OBJS): Add sim-hload.o module.
  2045. Mon Aug 25 17:50:22 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2046. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2047. * config.in: Ditto.
  2048. Mon Aug 25 15:59:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2049. * interp.c (sim_open): Add ABFD argument.
  2050. (sim_load): Move call to sim_config from here.
  2051. (sim_open): To here. Check return status.
  2052. Fri Jul 25 15:00:45 1997 Gavin Koch <gavin@cygnus.com>
  2053. * gencode.c (build_instruction): Two arg MADD should
  2054. not assign result to $0.
  2055. Thu Jun 26 12:13:17 1997 Angela Marie Thomas (angela@cygnus.com)
  2056. * sim/mips/configure: Change default_sim_endian to 0 (bi-endian)
  2057. * sim/mips/configure.in: Regenerate.
  2058. Wed Jul 9 10:29:21 1997 Andrew Cagney <cagney@critters.cygnus.com>
  2059. * interp.c (SUB_REG_UW, SUB_REG_SW, SUB_REG_*): Use more explicit
  2060. signed8, unsigned8 et.al. types.
  2061. * interp.c (SUB_REG_FETCH): Handle both little and big endian
  2062. hosts when selecting subreg.
  2063. Wed Jul 2 11:54:10 1997 Jeffrey A Law (law@cygnus.com)
  2064. * interp.c (sim_engine_run): Reset the ZERO register to zero
  2065. regardless of FEATURE_WARN_ZERO.
  2066. * gencode.c (FEATURE_WARNINGS): Remove FEATURE_WARN_ZERO.
  2067. Wed Jun 4 10:43:14 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2068. * interp.c (decode_coproc): Implement MTC0 N, CAUSE.
  2069. (SignalException): For BreakPoints ignore any mode bits and just
  2070. save the PC.
  2071. (SignalException): Always set the CAUSE register.
  2072. Tue Jun 3 05:00:33 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2073. * interp.c (SignalException): Clear the simDELAYSLOT flag when an
  2074. exception has been taken.
  2075. * interp.c: Implement the ERET and mt/f sr instructions.
  2076. Sat May 31 00:44:16 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2077. * interp.c (SignalException): Don't bother restarting an
  2078. interrupt.
  2079. Fri May 30 23:41:48 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2080. * interp.c (SignalException): Really take an interrupt.
  2081. (interrupt_event): Only deliver interrupts when enabled.
  2082. Tue May 27 20:08:06 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2083. * interp.c (sim_info): Only print info when verbose.
  2084. (sim_info) Use sim_io_printf for output.
  2085. Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2086. * interp.c (CoProcPresent): Add UNUSED attribute - not used by all
  2087. mips architectures.
  2088. Tue May 27 14:22:23 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2089. * interp.c (sim_do_command): Check for common commands if a
  2090. simulator specific command fails.
  2091. Thu May 22 09:32:03 1997 Gavin Koch <gavin@cygnus.com>
  2092. * interp.c (sim_engine_run): ifdef out uses of simSTOP, simSTEP
  2093. and simBE when DEBUG is defined.
  2094. Wed May 21 09:08:10 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2095. * interp.c (interrupt_event): New function. Pass exception event
  2096. onto exception handler.
  2097. * configure.in: Check for stdlib.h.
  2098. * configure: Regenerate.
  2099. * gencode.c (build_instruction): Add UNUSED attribute to tempS
  2100. variable declaration.
  2101. (build_instruction): Initialize memval1.
  2102. (build_instruction): Add UNUSED attribute to byte, bigend,
  2103. reverse.
  2104. (build_operands): Ditto.
  2105. * interp.c: Fix GCC warnings.
  2106. (sim_get_quit_code): Delete.
  2107. * configure.in: Add INLINE, ENDIAN, HOSTENDIAN and WARNINGS.
  2108. * Makefile.in: Ditto.
  2109. * configure: Re-generate.
  2110. * Makefile.in (SIM_OBJS): Add sim-watch.o module.
  2111. Tue May 20 15:08:56 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2112. * interp.c (mips_option_handler): New function parse argumes using
  2113. sim-options.
  2114. (myname): Replace with STATE_MY_NAME.
  2115. (sim_open): Delete check for host endianness - performed by
  2116. sim_config.
  2117. (simHOSTBE, simBE): Delete, replaced by sim-endian flags.
  2118. (sim_open): Move much of the initialization from here.
  2119. (sim_load): To here. After the image has been loaded and
  2120. endianness set.
  2121. (sim_open): Move ColdReset from here.
  2122. (sim_create_inferior): To here.
  2123. (sim_open): Make FP check less dependant on host endianness.
  2124. * Makefile.in (SIM_RUN_OBJS): Set to nrun.o - use new version or
  2125. run.
  2126. * interp.c (sim_set_callbacks): Delete.
  2127. * interp.c (membank, membank_base, membank_size): Replace with
  2128. STATE_MEMORY, STATE_MEM_SIZE, STATE_MEM_BASE.
  2129. (sim_open): Remove call to callback->init. gdb/run do this.
  2130. * interp.c: Update
  2131. * sim-main.h (SIM_HAVE_FLATMEM): Define.
  2132. * interp.c (big_endian_p): Delete, replaced by
  2133. current_target_byte_order.
  2134. Tue May 20 13:55:00 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2135. * interp.c (host_read_long, host_read_word, host_swap_word,
  2136. host_swap_long): Delete. Using common sim-endian.
  2137. (sim_fetch_register, sim_store_register): Use H2T.
  2138. (pipeline_ticks): Delete. Handled by sim-events.
  2139. (sim_info): Update.
  2140. (sim_engine_run): Update.
  2141. Tue May 20 13:42:03 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2142. * interp.c (sim_stop_reason): Move code determining simEXCEPTION
  2143. reason from here.
  2144. (SignalException): To here. Signal using sim_engine_halt.
  2145. (sim_stop_reason): Delete, moved to common.
  2146. Tue May 20 10:19:48 1997 Andrew Cagney <cagney@b2.cygnus.com>
  2147. * interp.c (sim_open): Add callback argument.
  2148. (sim_set_callbacks): Delete SIM_DESC argument.
  2149. (sim_size): Ditto.
  2150. Mon May 19 18:20:38 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2151. * Makefile.in (SIM_OBJS): Add common modules.
  2152. * interp.c (sim_set_callbacks): Also set SD callback.
  2153. (set_endianness, xfer_*, swap_*): Delete.
  2154. (host_read_word, host_read_long, host_swap_word, host_swap_long):
  2155. Change to functions using sim-endian macros.
  2156. (control_c, sim_stop): Delete, use common version.
  2157. (simulate): Convert into.
  2158. (sim_engine_run): This function.
  2159. (sim_resume): Delete.
  2160. * interp.c (simulation): New variable - the simulator object.
  2161. (sim_kind): Delete global - merged into simulation.
  2162. (sim_load): Cleanup. Move PC assignment from here.
  2163. (sim_create_inferior): To here.
  2164. * sim-main.h: New file.
  2165. * interp.c (sim-main.h): Include.
  2166. Thu Apr 24 00:39:51 1997 Doug Evans <dje@canuck.cygnus.com>
  2167. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2168. Wed Apr 23 17:32:19 1997 Doug Evans <dje@canuck.cygnus.com>
  2169. * tconfig.in (SIM_HAVE_BIENDIAN): Define.
  2170. Mon Apr 21 17:16:13 1997 Gavin Koch <gavin@cygnus.com>
  2171. * gencode.c (build_instruction): DIV instructions: check
  2172. for division by zero and integer overflow before using
  2173. host's division operation.
  2174. Thu Apr 17 03:18:14 1997 Doug Evans <dje@canuck.cygnus.com>
  2175. * Makefile.in (SIM_OBJS): Add sim-load.o.
  2176. * interp.c: #include bfd.h.
  2177. (target_byte_order): Delete.
  2178. (sim_kind, myname, big_endian_p): New static locals.
  2179. (sim_open): Set sim_kind, myname. Move call to set_endianness to
  2180. after argument parsing. Recognize -E arg, set endianness accordingly.
  2181. (sim_load): Return SIM_RC. New arg abfd. Call sim_load_file to
  2182. load file into simulator. Set PC from bfd.
  2183. (sim_create_inferior): Return SIM_RC. Delete arg start_address.
  2184. (set_endianness): Use big_endian_p instead of target_byte_order.
  2185. Wed Apr 16 17:55:37 1997 Andrew Cagney <cagney@b1.cygnus.com>
  2186. * interp.c (sim_size): Delete prototype - conflicts with
  2187. definition in remote-sim.h. Correct definition.
  2188. Mon Apr 7 15:45:02 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
  2189. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2190. * config.in: Ditto.
  2191. Wed Apr 2 15:06:28 1997 Doug Evans <dje@canuck.cygnus.com>
  2192. * interp.c (sim_open): New arg `kind'.
  2193. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2194. Wed Apr 2 14:34:19 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
  2195. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2196. Tue Mar 25 11:38:22 1997 Doug Evans <dje@canuck.cygnus.com>
  2197. * interp.c (sim_open): Set optind to 0 before calling getopt.
  2198. Wed Mar 19 01:14:00 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
  2199. * configure: Regenerated to track ../common/aclocal.m4 changes.
  2200. Mon Mar 17 10:52:59 1997 Gavin Koch <gavin@cetus.cygnus.com>
  2201. * interp.c : Replace uses of pr_addr with pr_uword64
  2202. where the bit length is always 64 independent of SIM_ADDR.
  2203. (pr_uword64) : added.
  2204. Mon Mar 17 15:10:07 1997 Andrew Cagney <cagney@kremvax.cygnus.com>
  2205. * configure: Re-generate.
  2206. Fri Mar 14 10:34:11 1997 Michael Meissner <meissner@cygnus.com>
  2207. * configure: Regenerate to track ../common/aclocal.m4 changes.
  2208. Thu Mar 13 12:51:36 1997 Doug Evans <dje@canuck.cygnus.com>
  2209. * interp.c (sim_open): New SIM_DESC result. Argument is now
  2210. in argv form.
  2211. (other sim_*): New SIM_DESC argument.
  2212. Mon Feb 24 22:47:14 1997 Dawn Perchik <dawn@cygnus.com>
  2213. * interp.c: Fix printing of addresses for non-64-bit targets.
  2214. (pr_addr): Add function to print address based on size.
  2215. Wed Feb 19 14:42:09 1997 Mark Alexander <marka@cygnus.com>
  2216. * interp.c (simopen): Add support for LSI MiniRISC PMON vectors.
  2217. Thu Feb 13 14:08:30 1997 Ian Lance Taylor <ian@cygnus.com>
  2218. * gencode.c (build_mips16_operands): Correct computation of base
  2219. address for extended PC relative instruction.
  2220. Thu Feb 6 17:16:15 1997 Ian Lance Taylor <ian@cygnus.com>
  2221. * interp.c (mips16_entry): Add support for floating point cases.
  2222. (SignalException): Pass floating point cases to mips16_entry.
  2223. (ValueFPR): Don't restrict fmt_single and fmt_word to even
  2224. registers.
  2225. (StoreFPR): Likewise. Also, don't clobber fpr + 1 for fmt_single
  2226. or fmt_word.
  2227. (COP_LW): Pass fmt_word rather than fmt_uninterpreted to StoreFPR,
  2228. and then set the state to fmt_uninterpreted.
  2229. (COP_SW): Temporarily set the state to fmt_word while calling
  2230. ValueFPR.
  2231. Tue Feb 4 16:48:25 1997 Ian Lance Taylor <ian@cygnus.com>
  2232. * gencode.c (build_instruction): The high order may be set in the
  2233. comparison flags at any ISA level, not just ISA 4.
  2234. Tue Feb 4 13:33:30 1997 Doug Evans <dje@canuck.cygnus.com>
  2235. * Makefile.in (@COMMON_MAKEFILE_FRAG): Use
  2236. COMMON_{PRE,POST}_CONFIG_FRAG instead.
  2237. * configure.in: sinclude ../common/aclocal.m4.
  2238. * configure: Regenerated.
  2239. Fri Jan 31 11:11:45 1997 Ian Lance Taylor <ian@cygnus.com>
  2240. * configure: Rebuild after change to aclocal.m4.
  2241. Thu Jan 23 11:46:23 1997 Stu Grossman (grossman@critters.cygnus.com)
  2242. * configure configure.in Makefile.in: Update to new configure
  2243. scheme which is more compatible with WinGDB builds.
  2244. * configure.in: Improve comment on how to run autoconf.
  2245. * configure: Re-run autoconf to get new ../common/aclocal.m4.
  2246. * Makefile.in: Use autoconf substitution to install common
  2247. makefile fragment.
  2248. Wed Jan 8 12:39:03 1997 Jim Wilson <wilson@cygnus.com>
  2249. * gencode.c (build_instruction): Use BigEndianCPU instead of
  2250. ByteSwapMem.
  2251. Thu Jan 02 22:23:04 1997 Mark Alexander <marka@cygnus.com>
  2252. * interp.c (sim_monitor): Make output to stdout visible in
  2253. wingdb's I/O log window.
  2254. Tue Dec 31 07:04:00 1996 Mark Alexander <marka@cygnus.com>
  2255. * support.h: Undo previous change to SIGTRAP
  2256. and SIGQUIT values.
  2257. Mon Dec 30 17:36:06 1996 Ian Lance Taylor <ian@cygnus.com>
  2258. * interp.c (store_word, load_word): New static functions.
  2259. (mips16_entry): New static function.
  2260. (SignalException): Look for mips16 entry and exit instructions.
  2261. (simulate): Use the correct index when setting fpr_state after
  2262. doing a pending move.
  2263. Sun Dec 29 09:37:18 1996 Mark Alexander <marka@cygnus.com>
  2264. * interp.c: Fix byte-swapping code throughout to work on
  2265. both little- and big-endian hosts.
  2266. Sun Dec 29 09:18:32 1996 Mark Alexander <marka@cygnus.com>
  2267. * support.h: Make definitions of SIGTRAP and SIGQUIT consistent
  2268. with gdb/config/i386/xm-windows.h.
  2269. Fri Dec 27 22:48:51 1996 Mark Alexander <marka@cygnus.com>
  2270. * gencode.c (build_instruction): Work around MSVC++ code gen bug
  2271. that messes up arithmetic shifts.
  2272. Fri Dec 20 11:04:05 1996 Stu Grossman (grossman@critters.cygnus.com)
  2273. * support.h: Use _WIN32 instead of __WIN32__. Also add defs for
  2274. SIGTRAP and SIGQUIT for _WIN32.
  2275. Thu Dec 19 14:07:27 1996 Ian Lance Taylor <ian@cygnus.com>
  2276. * gencode.c (build_instruction) [MUL]: Cast operands to word64, to
  2277. force a 64 bit multiplication.
  2278. (build_instruction) [OR]: In mips16 mode, don't do anything if the
  2279. destination register is 0, since that is the default mips16 nop
  2280. instruction.
  2281. Mon Dec 16 14:59:38 1996 Ian Lance Taylor <ian@cygnus.com>
  2282. * gencode.c (MIPS16_DECODE): SWRASP is I8, not RI.
  2283. (build_endian_shift): Don't check proc64.
  2284. (build_instruction): Always set memval to uword64. Cast op2 to
  2285. uword64 when shifting it left in memory instructions. Always use
  2286. the same code for stores--don't special case proc64.
  2287. * gencode.c (build_mips16_operands): Fix base PC value for PC
  2288. relative operands.
  2289. (build_instruction): Call JALDELAYSLOT rather than DELAYSLOT for a
  2290. jal instruction.
  2291. * interp.c (simJALDELAYSLOT): Define.
  2292. (JALDELAYSLOT): Define.
  2293. (INDELAYSLOT, INJALDELAYSLOT): Define.
  2294. (simulate): Clear simJALDELAYSLOT when simDELAYSLOT is cleared.
  2295. Tue Dec 24 22:11:20 1996 Angela Marie Thomas (angela@cygnus.com)
  2296. * interp.c (sim_open): add flush_cache as a PMON routine
  2297. (sim_monitor): handle flush_cache by ignoring it
  2298. Wed Dec 11 13:53:51 1996 Jim Wilson <wilson@cygnus.com>
  2299. * gencode.c (build_instruction): Use !ByteSwapMem instead of
  2300. BigEndianMem.
  2301. * interp.c (CONFIG, config_EP_{mask,shift,D,DxxDxx, config_BE): Delete.
  2302. (BigEndianMem): Rename to ByteSwapMem and change sense.
  2303. (BigEndianCPU, sim_write, LoadMemory, StoreMemory): Change
  2304. BigEndianMem references to !ByteSwapMem.
  2305. (set_endianness): New function, with prototype.
  2306. (sim_open): Call set_endianness.
  2307. (sim_info): Use simBE instead of BigEndianMem.
  2308. (xfer_direct_word, xfer_direct_long, swap_direct_word,
  2309. swap_direct_long, xfer_big_word, xfer_big_long, xfer_little_word,
  2310. xfer_little_long, swap_word, swap_long): Delete unnecessary MSC_VER
  2311. ifdefs, keeping the prototype declaration.
  2312. (swap_word): Rewrite correctly.
  2313. (ColdReset): Delete references to CONFIG. Delete endianness related
  2314. code; moved to set_endianness.
  2315. Tue Dec 10 11:32:04 1996 Jim Wilson <wilson@cygnus.com>
  2316. * gencode.c (build_instruction, case JUMP): Truncate PC to 32 bits.
  2317. * interp.c (CHECKHILO): Define away.
  2318. (simSIGINT): New macro.
  2319. (membank_size): Increase from 1MB to 2MB.
  2320. (control_c): New function.
  2321. (sim_resume): Rename parameter signal to signal_number. Add local
  2322. variable prev. Call signal before and after simulate.
  2323. (sim_stop_reason): Add simSIGINT support.
  2324. (sim_warning, sim_error, dotrace, SignalException): Define as stdarg
  2325. functions always.
  2326. (sim_warning): Delete call to SignalException. Do call printf_filtered
  2327. if logfh is NULL.
  2328. (AddressTranslation): Add #ifdef DEBUG around debugging message and
  2329. a call to sim_warning.
  2330. Wed Nov 27 11:53:50 1996 Ian Lance Taylor <ian@cygnus.com>
  2331. * gencode.c (process_instructions): If ! proc64, skip DOUBLEWORD
  2332. 16 bit instructions.
  2333. Tue Nov 26 11:53:12 1996 Ian Lance Taylor <ian@cygnus.com>
  2334. Add support for mips16 (16 bit MIPS implementation):
  2335. * gencode.c (inst_type): Add mips16 instruction encoding types.
  2336. (GETDATASIZEINSN): Define.
  2337. (MIPS_DECODE): Add REG flag to dsllv, dsrav, and dsrlv. Add
  2338. jalx. Add LEFT flag to mfhi and mflo. Add RIGHT flag to mthi and
  2339. mtlo.
  2340. (MIPS16_DECODE): New table, for mips16 instructions.
  2341. (bitmap_val): New static function.
  2342. (struct mips16_op): Define.
  2343. (mips16_op_table): New table, for mips16 operands.
  2344. (build_mips16_operands): New static function.
  2345. (process_instructions): If PC is odd, decode a mips16
  2346. instruction. Break out instruction handling into new
  2347. build_instruction function.
  2348. (build_instruction): New static function, broken out of
  2349. process_instructions. Check modifiers rather than flags for SHIFT
  2350. bit count and m[ft]{hi,lo} direction.
  2351. (usage): Pass program name to fprintf.
  2352. (main): Remove unused variable this_option_optind. Change
  2353. ``*loptarg++'' to ``loptarg++''.
  2354. (my_strtoul): Parenthesize && within ||.
  2355. * interp.c (LoadMemory): Accept a halfword pAddr if vAddr is odd.
  2356. (simulate): If PC is odd, fetch a 16 bit instruction, and
  2357. increment PC by 2 rather than 4.
  2358. * configure.in: Add case for mips16*-*-*.
  2359. * configure: Rebuild.
  2360. Fri Nov 22 08:49:36 1996 Mark Alexander <marka@cygnus.com>
  2361. * interp.c: Allow -t to enable tracing in standalone simulator.
  2362. Fix garbage output in trace file and error messages.
  2363. Wed Nov 20 01:54:37 1996 Doug Evans <dje@canuck.cygnus.com>
  2364. * Makefile.in: Delete stuff moved to ../common/Make-common.in.
  2365. (SIM_{OBJS,EXTRA_CFLAGS,EXTRA_CLEAN}): Define.
  2366. * configure.in: Simplify using macros in ../common/aclocal.m4.
  2367. * configure: Regenerated.
  2368. * tconfig.in: New file.
  2369. Tue Nov 12 13:34:00 1996 Dawn Perchik <dawn@cygnus.com>
  2370. * interp.c: Fix bugs in 64-bit port.
  2371. Use ansi function declarations for msvc compiler.
  2372. Initialize and test file pointer in trace code.
  2373. Prevent duplicate definition of LAST_EMED_REGNUM.
  2374. Tue Oct 15 11:07:06 1996 Mark Alexander <marka@cygnus.com>
  2375. * interp.c (xfer_big_long): Prevent unwanted sign extension.
  2376. Thu Sep 26 17:35:00 1996 James G. Smith <jsmith@cygnus.co.uk>
  2377. * interp.c (SignalException): Check for explicit terminating
  2378. breakpoint value.
  2379. * gencode.c: Pass instruction value through SignalException()
  2380. calls for Trap, Breakpoint and Syscall.
  2381. Thu Sep 26 11:35:17 1996 James G. Smith <jsmith@cygnus.co.uk>
  2382. * interp.c (SquareRoot): Add HAVE_SQRT check to ensure sqrt() is
  2383. only used on those hosts that provide it.
  2384. * configure.in: Add sqrt() to list of functions to be checked for.
  2385. * config.in: Re-generated.
  2386. * configure: Re-generated.
  2387. Fri Sep 20 15:47:12 1996 Ian Lance Taylor <ian@cygnus.com>
  2388. * gencode.c (process_instructions): Call build_endian_shift when
  2389. expanding STORE RIGHT, to fix swr.
  2390. * support.h (SIGNEXTEND): If the sign bit is not set, explicitly
  2391. clear the high bits.
  2392. * interp.c (Convert): Fix fmt_single to fmt_long to not truncate.
  2393. Fix float to int conversions to produce signed values.
  2394. Thu Sep 19 15:34:17 1996 Ian Lance Taylor <ian@cygnus.com>
  2395. * gencode.c (MIPS_DECODE): Set UNSIGNED for multu instruction.
  2396. (process_instructions): Correct handling of nor instruction.
  2397. Correct shift count for 32 bit shift instructions. Correct sign
  2398. extension for arithmetic shifts to not shift the number of bits in
  2399. the type. Fix 64 bit multiply high word calculation. Fix 32 bit
  2400. unsigned multiply. Fix ldxc1 and friends to use coprocessor 1.
  2401. Fix madd.
  2402. * interp.c (CHECKHILO): Don't set HIACCESS, LOACCESS, or HLPC.
  2403. It's OK to have a mult follow a mult. What's not OK is to have a
  2404. mult follow an mfhi.
  2405. (Convert): Comment out incorrect rounding code.
  2406. Mon Sep 16 11:38:16 1996 James G. Smith <jsmith@cygnus.co.uk>
  2407. * interp.c (sim_monitor): Improved monitor printf
  2408. simulation. Tidied up simulator warnings, and added "--log" option
  2409. for directing warning message output.
  2410. * gencode.c: Use sim_warning() rather than WARNING macro.
  2411. Thu Aug 22 15:03:12 1996 Ian Lance Taylor <ian@cygnus.com>
  2412. * Makefile.in (gencode): Depend upon gencode.o, getopt.o, and
  2413. getopt1.o, rather than on gencode.c. Link objects together.
  2414. Don't link against -liberty.
  2415. (gencode.o, getopt.o, getopt1.o): New targets.
  2416. * gencode.c: Include <ctype.h> and "ansidecl.h".
  2417. (AND): Undefine after including "ansidecl.h".
  2418. (ULONG_MAX): Define if not defined.
  2419. (OP_*): Don't define macros; now defined in opcode/mips.h.
  2420. (main): Call my_strtoul rather than strtoul.
  2421. (my_strtoul): New static function.
  2422. Wed Jul 17 18:12:38 1996 Stu Grossman (grossman@critters.cygnus.com)
  2423. * gencode.c (process_instructions): Generate word64 and uword64
  2424. instead of `long long' and `unsigned long long' data types.
  2425. * interp.c: #include sysdep.h to get signals, and define default
  2426. for SIGBUS.
  2427. * (Convert): Work around for Visual-C++ compiler bug with type
  2428. conversion.
  2429. * support.h: Make things compile under Visual-C++ by using
  2430. __int64 instead of `long long'. Change many refs to long long
  2431. into word64/uword64 typedefs.
  2432. Wed Jun 26 12:24:55 1996 Jason Molenda (crash@godzilla.cygnus.co.jp)
  2433. * Makefile.in (bindir, libdir, datadir, mandir, infodir, includedir,
  2434. INSTALL_PROGRAM, INSTALL_DATA): Use autoconf-set values.
  2435. (docdir): Removed.
  2436. * configure.in (AC_PREREQ): autoconf 2.5 or higher.
  2437. (AC_PROG_INSTALL): Added.
  2438. (AC_PROG_CC): Moved to before configure.host call.
  2439. * configure: Rebuilt.
  2440. Wed Jun 5 08:28:13 1996 James G. Smith <jsmith@cygnus.co.uk>
  2441. * configure.in: Define @SIMCONF@ depending on mips target.
  2442. * configure: Rebuild.
  2443. * Makefile.in (run): Add @SIMCONF@ to control simulator
  2444. construction.
  2445. * gencode.c: Change LOADDRMASK to 64bit memory model only.
  2446. * interp.c: Remove some debugging, provide more detailed error
  2447. messages, update memory accesses to use LOADDRMASK.
  2448. Mon Jun 3 11:55:03 1996 Ian Lance Taylor <ian@cygnus.com>
  2449. * configure.in: Add calls to AC_CONFIG_HEADER, AC_CHECK_HEADERS,
  2450. AC_CHECK_LIB, and AC_CHECK_FUNCS. Change AC_OUTPUT to set
  2451. stamp-h.
  2452. * configure: Rebuild.
  2453. * config.in: New file, generated by autoheader.
  2454. * interp.c: Include "config.h". Include <stdlib.h>, <string.h>,
  2455. and <strings.h> if they exist. Replace #ifdef sun with #ifdef
  2456. HAVE_ANINT and HAVE_AINT, as appropriate.
  2457. * Makefile.in (run): Use @LIBS@ rather than -lm.
  2458. (interp.o): Depend upon config.h.
  2459. (Makefile): Just rebuild Makefile.
  2460. (clean): Remove stamp-h.
  2461. (mostlyclean): Make the same as clean, not as distclean.
  2462. (config.h, stamp-h): New targets.
  2463. Fri May 10 00:41:17 1996 James G. Smith <jsmith@cygnus.co.uk>
  2464. * interp.c (ColdReset): Fix boolean test. Make all simulator
  2465. globals static.
  2466. Wed May 8 15:12:58 1996 James G. Smith <jsmith@cygnus.co.uk>
  2467. * interp.c (xfer_direct_word, xfer_direct_long,
  2468. swap_direct_word, swap_direct_long, xfer_big_word,
  2469. xfer_big_long, xfer_little_word, xfer_little_long,
  2470. swap_word,swap_long): Added.
  2471. * interp.c (ColdReset): Provide function indirection to
  2472. host<->simulated_target transfer routines.
  2473. * interp.c (sim_store_register, sim_fetch_register): Updated to
  2474. make use of indirected transfer routines.
  2475. Fri Apr 19 15:48:24 1996 James G. Smith <jsmith@cygnus.co.uk>
  2476. * gencode.c (process_instructions): Ensure FP ABS instruction
  2477. recognised.
  2478. * interp.c (AbsoluteValue): Add routine. Also provide simple PMON
  2479. system call support.
  2480. Wed Apr 10 09:51:38 1996 James G. Smith <jsmith@cygnus.co.uk>
  2481. * interp.c (sim_do_command): Complain if callback structure not
  2482. initialised.
  2483. Thu Mar 28 13:50:51 1996 James G. Smith <jsmith@cygnus.co.uk>
  2484. * interp.c (Convert): Provide round-to-nearest and round-to-zero
  2485. support for Sun hosts.
  2486. * Makefile.in (gencode): Ensure the host compiler and libraries
  2487. used for cross-hosted build.
  2488. Wed Mar 27 14:42:12 1996 James G. Smith <jsmith@cygnus.co.uk>
  2489. * interp.c, gencode.c: Some more (TODO) tidying.
  2490. Thu Mar 7 11:19:33 1996 James G. Smith <jsmith@cygnus.co.uk>
  2491. * gencode.c, interp.c: Replaced explicit long long references with
  2492. WORD64HI, WORD64LO, SET64HI and SET64LO macro calls.
  2493. * support.h (SET64LO, SET64HI): Macros added.
  2494. Wed Feb 21 12:16:21 1996 Ian Lance Taylor <ian@cygnus.com>
  2495. * configure: Regenerate with autoconf 2.7.
  2496. Tue Jan 30 08:48:18 1996 Fred Fish <fnf@cygnus.com>
  2497. * interp.c (LoadMemory): Enclose text following #endif in /* */.
  2498. * support.h: Remove superfluous "1" from #if.
  2499. * support.h (CHECKSIM): Remove stray 'a' at end of line.
  2500. Mon Dec 4 11:44:40 1995 Jamie Smith <jsmith@cygnus.com>
  2501. * interp.c (StoreFPR): Control UndefinedResult() call on
  2502. WARN_RESULT manifest.
  2503. Fri Dec 1 16:37:19 1995 James G. Smith <jsmith@cygnus.co.uk>
  2504. * gencode.c: Tidied instruction decoding, and added FP instruction
  2505. support.
  2506. * interp.c: Added dineroIII, and BSD profiling support. Also
  2507. run-time FP handling.
  2508. Sun Oct 22 00:57:18 1995 James G. Smith <jsmith@pasanda.cygnus.co.uk>
  2509. * Changelog, Makefile.in, README.Cygnus, configure, configure.in,
  2510. gencode.c, interp.c, support.h: created.