dv-bfin_gpio2.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /* Blackfin General Purpose Ports (GPIO) model
  2. For "new style" GPIOs on BF54x parts.
  3. Copyright (C) 2010-2015 Free Software Foundation, Inc.
  4. Contributed by Analog Devices, Inc. and Mike Frysinger.
  5. This file is part of simulators.
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program. If not, see <http://www.gnu.org/licenses/>. */
  16. #include "config.h"
  17. #include "sim-main.h"
  18. #include "devices.h"
  19. #include "dv-bfin_gpio2.h"
  20. struct bfin_gpio
  21. {
  22. bu32 base;
  23. /* Only accessed indirectly via dir_{set,clear}. */
  24. bu16 dir;
  25. /* Make sure hardware MMRs are aligned. */
  26. bu16 _pad;
  27. /* Order after here is important -- matches hardware MMR layout. */
  28. bu16 BFIN_MMR_16(fer);
  29. bu16 BFIN_MMR_16(data);
  30. bu16 BFIN_MMR_16(set);
  31. bu16 BFIN_MMR_16(clear);
  32. bu16 BFIN_MMR_16(dir_set);
  33. bu16 BFIN_MMR_16(dir_clear);
  34. bu16 BFIN_MMR_16(inen);
  35. bu32 mux;
  36. };
  37. #define mmr_base() offsetof(struct bfin_gpio, fer)
  38. #define mmr_offset(mmr) (offsetof(struct bfin_gpio, mmr) - mmr_base())
  39. static const char * const mmr_names[] =
  40. {
  41. "PORTIO_FER", "PORTIO", "PORTIO_SET", "PORTIO_CLEAR", "PORTIO_DIR_SET",
  42. "PORTIO_DIR_CLEAR", "PORTIO_INEN", "PORTIO_MUX",
  43. };
  44. #define mmr_name(off) mmr_names[(off) / 4]
  45. static unsigned
  46. bfin_gpio_io_write_buffer (struct hw *me, const void *source, int space,
  47. address_word addr, unsigned nr_bytes)
  48. {
  49. struct bfin_gpio *port = hw_data (me);
  50. bu32 mmr_off;
  51. bu32 value;
  52. bu16 *value16p;
  53. bu32 *value32p;
  54. void *valuep;
  55. if (nr_bytes == 4)
  56. value = dv_load_4 (source);
  57. else
  58. value = dv_load_2 (source);
  59. mmr_off = addr - port->base;
  60. valuep = (void *)((unsigned long)port + mmr_base() + mmr_off);
  61. value16p = valuep;
  62. value32p = valuep;
  63. HW_TRACE_WRITE ();
  64. if (mmr_off == mmr_offset (mux))
  65. dv_bfin_mmr_require_32 (me, addr, nr_bytes, true);
  66. else
  67. dv_bfin_mmr_require_16 (me, addr, nr_bytes, true);
  68. switch (mmr_off)
  69. {
  70. case mmr_offset(fer):
  71. case mmr_offset(data):
  72. case mmr_offset(inen):
  73. *value16p = value;
  74. break;
  75. case mmr_offset(clear):
  76. /* We want to clear the related data MMR. */
  77. dv_w1c_2 (&port->data, value, -1);
  78. break;
  79. case mmr_offset(set):
  80. /* We want to set the related data MMR. */
  81. port->data |= value;
  82. break;
  83. case mmr_offset(dir_clear):
  84. dv_w1c_2 (&port->dir, value, -1);
  85. break;
  86. case mmr_offset(dir_set):
  87. port->dir |= value;
  88. break;
  89. case mmr_offset(mux):
  90. *value32p = value;
  91. break;
  92. default:
  93. dv_bfin_mmr_invalid (me, addr, nr_bytes, true);
  94. break;
  95. }
  96. /* If tweaking output pins, make sure we send updated port info. */
  97. switch (mmr_off)
  98. {
  99. case mmr_offset(data):
  100. case mmr_offset(set):
  101. case mmr_offset(clear):
  102. case mmr_offset(dir_set):
  103. {
  104. int i;
  105. bu32 bit;
  106. for (i = 0; i < 16; ++i)
  107. {
  108. bit = (1 << i);
  109. if (!(port->inen & bit))
  110. hw_port_event (me, i, !!(port->data & bit));
  111. }
  112. break;
  113. }
  114. }
  115. return nr_bytes;
  116. }
  117. static unsigned
  118. bfin_gpio_io_read_buffer (struct hw *me, void *dest, int space,
  119. address_word addr, unsigned nr_bytes)
  120. {
  121. struct bfin_gpio *port = hw_data (me);
  122. bu32 mmr_off;
  123. bu16 *value16p;
  124. bu32 *value32p;
  125. void *valuep;
  126. mmr_off = addr - port->base;
  127. valuep = (void *)((unsigned long)port + mmr_base() + mmr_off);
  128. value16p = valuep;
  129. value32p = valuep;
  130. HW_TRACE_READ ();
  131. if (mmr_off == mmr_offset (mux))
  132. dv_bfin_mmr_require_32 (me, addr, nr_bytes, false);
  133. else
  134. dv_bfin_mmr_require_16 (me, addr, nr_bytes, false);
  135. switch (mmr_off)
  136. {
  137. case mmr_offset(data):
  138. case mmr_offset(clear):
  139. case mmr_offset(set):
  140. dv_store_2 (dest, port->data);
  141. break;
  142. case mmr_offset(dir_clear):
  143. case mmr_offset(dir_set):
  144. dv_store_2 (dest, port->dir);
  145. break;
  146. case mmr_offset(fer):
  147. case mmr_offset(inen):
  148. dv_store_2 (dest, *value16p);
  149. break;
  150. case mmr_offset(mux):
  151. dv_store_4 (dest, *value32p);
  152. break;
  153. default:
  154. dv_bfin_mmr_invalid (me, addr, nr_bytes, false);
  155. break;
  156. }
  157. return nr_bytes;
  158. }
  159. static const struct hw_port_descriptor bfin_gpio_ports[] =
  160. {
  161. { "p0", 0, 0, bidirect_port, },
  162. { "p1", 1, 0, bidirect_port, },
  163. { "p2", 2, 0, bidirect_port, },
  164. { "p3", 3, 0, bidirect_port, },
  165. { "p4", 4, 0, bidirect_port, },
  166. { "p5", 5, 0, bidirect_port, },
  167. { "p6", 6, 0, bidirect_port, },
  168. { "p7", 7, 0, bidirect_port, },
  169. { "p8", 8, 0, bidirect_port, },
  170. { "p9", 9, 0, bidirect_port, },
  171. { "p10", 10, 0, bidirect_port, },
  172. { "p11", 11, 0, bidirect_port, },
  173. { "p12", 12, 0, bidirect_port, },
  174. { "p13", 13, 0, bidirect_port, },
  175. { "p14", 14, 0, bidirect_port, },
  176. { "p15", 15, 0, bidirect_port, },
  177. { NULL, 0, 0, 0, },
  178. };
  179. static void
  180. bfin_gpio_port_event (struct hw *me, int my_port, struct hw *source,
  181. int source_port, int level)
  182. {
  183. struct bfin_gpio *port = hw_data (me);
  184. bu32 bit = (1 << my_port);
  185. /* Normalize the level value. A simulated device can send any value
  186. it likes to us, but in reality we only care about 0 and 1. This
  187. lets us assume only those two values below. */
  188. level = !!level;
  189. HW_TRACE ((me, "pin %i set to %i", my_port, level));
  190. /* Only screw with state if this pin is set as an input, and the
  191. input is actually enabled, and it isn't in peripheral mode. */
  192. if ((port->dir & bit) || !(port->inen & bit) || !(port->fer & bit))
  193. {
  194. HW_TRACE ((me, "ignoring level due to DIR=%i INEN=%i FER=%i",
  195. !!(port->dir & bit), !!(port->inen & bit),
  196. !!(port->fer & bit)));
  197. return;
  198. }
  199. hw_port_event (me, my_port, level);
  200. }
  201. static void
  202. attach_bfin_gpio_regs (struct hw *me, struct bfin_gpio *port)
  203. {
  204. address_word attach_address;
  205. int attach_space;
  206. unsigned attach_size;
  207. reg_property_spec reg;
  208. if (hw_find_property (me, "reg") == NULL)
  209. hw_abort (me, "Missing \"reg\" property");
  210. if (!hw_find_reg_array_property (me, "reg", 0, &reg))
  211. hw_abort (me, "\"reg\" property must contain three addr/size entries");
  212. hw_unit_address_to_attach_address (hw_parent (me),
  213. &reg.address,
  214. &attach_space, &attach_address, me);
  215. hw_unit_size_to_attach_size (hw_parent (me), &reg.size, &attach_size, me);
  216. if (attach_size != BFIN_MMR_GPIO2_SIZE)
  217. hw_abort (me, "\"reg\" size must be %#x", BFIN_MMR_GPIO2_SIZE);
  218. hw_attach_address (hw_parent (me),
  219. 0, attach_space, attach_address, attach_size, me);
  220. port->base = attach_address;
  221. }
  222. static void
  223. bfin_gpio_finish (struct hw *me)
  224. {
  225. struct bfin_gpio *port;
  226. port = HW_ZALLOC (me, struct bfin_gpio);
  227. set_hw_data (me, port);
  228. set_hw_io_read_buffer (me, bfin_gpio_io_read_buffer);
  229. set_hw_io_write_buffer (me, bfin_gpio_io_write_buffer);
  230. set_hw_ports (me, bfin_gpio_ports);
  231. set_hw_port_event (me, bfin_gpio_port_event);
  232. attach_bfin_gpio_regs (me, port);
  233. }
  234. const struct hw_descriptor dv_bfin_gpio2_descriptor[] =
  235. {
  236. {"bfin_gpio2", bfin_gpio_finish,},
  237. {NULL, NULL},
  238. };