xtensa.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /* Xtensa ELF support for BFD.
  2. Copyright (C) 2003-2015 Free Software Foundation, Inc.
  3. Contributed by Bob Wilson (bwilson@tensilica.com) at Tensilica.
  4. This file is part of BFD, the Binary File Descriptor library.
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301,
  16. USA. */
  17. /* This file holds definitions specific to the Xtensa ELF ABI. */
  18. #ifndef _ELF_XTENSA_H
  19. #define _ELF_XTENSA_H
  20. #include "elf/reloc-macros.h"
  21. /* Relocations. */
  22. START_RELOC_NUMBERS (elf_xtensa_reloc_type)
  23. RELOC_NUMBER (R_XTENSA_NONE, 0)
  24. RELOC_NUMBER (R_XTENSA_32, 1)
  25. RELOC_NUMBER (R_XTENSA_RTLD, 2)
  26. RELOC_NUMBER (R_XTENSA_GLOB_DAT, 3)
  27. RELOC_NUMBER (R_XTENSA_JMP_SLOT, 4)
  28. RELOC_NUMBER (R_XTENSA_RELATIVE, 5)
  29. RELOC_NUMBER (R_XTENSA_PLT, 6)
  30. RELOC_NUMBER (R_XTENSA_OP0, 8)
  31. RELOC_NUMBER (R_XTENSA_OP1, 9)
  32. RELOC_NUMBER (R_XTENSA_OP2, 10)
  33. RELOC_NUMBER (R_XTENSA_ASM_EXPAND, 11)
  34. RELOC_NUMBER (R_XTENSA_ASM_SIMPLIFY, 12)
  35. RELOC_NUMBER (R_XTENSA_32_PCREL, 14)
  36. RELOC_NUMBER (R_XTENSA_GNU_VTINHERIT, 15)
  37. RELOC_NUMBER (R_XTENSA_GNU_VTENTRY, 16)
  38. RELOC_NUMBER (R_XTENSA_DIFF8, 17)
  39. RELOC_NUMBER (R_XTENSA_DIFF16, 18)
  40. RELOC_NUMBER (R_XTENSA_DIFF32, 19)
  41. RELOC_NUMBER (R_XTENSA_SLOT0_OP, 20)
  42. RELOC_NUMBER (R_XTENSA_SLOT1_OP, 21)
  43. RELOC_NUMBER (R_XTENSA_SLOT2_OP, 22)
  44. RELOC_NUMBER (R_XTENSA_SLOT3_OP, 23)
  45. RELOC_NUMBER (R_XTENSA_SLOT4_OP, 24)
  46. RELOC_NUMBER (R_XTENSA_SLOT5_OP, 25)
  47. RELOC_NUMBER (R_XTENSA_SLOT6_OP, 26)
  48. RELOC_NUMBER (R_XTENSA_SLOT7_OP, 27)
  49. RELOC_NUMBER (R_XTENSA_SLOT8_OP, 28)
  50. RELOC_NUMBER (R_XTENSA_SLOT9_OP, 29)
  51. RELOC_NUMBER (R_XTENSA_SLOT10_OP, 30)
  52. RELOC_NUMBER (R_XTENSA_SLOT11_OP, 31)
  53. RELOC_NUMBER (R_XTENSA_SLOT12_OP, 32)
  54. RELOC_NUMBER (R_XTENSA_SLOT13_OP, 33)
  55. RELOC_NUMBER (R_XTENSA_SLOT14_OP, 34)
  56. RELOC_NUMBER (R_XTENSA_SLOT0_ALT, 35)
  57. RELOC_NUMBER (R_XTENSA_SLOT1_ALT, 36)
  58. RELOC_NUMBER (R_XTENSA_SLOT2_ALT, 37)
  59. RELOC_NUMBER (R_XTENSA_SLOT3_ALT, 38)
  60. RELOC_NUMBER (R_XTENSA_SLOT4_ALT, 39)
  61. RELOC_NUMBER (R_XTENSA_SLOT5_ALT, 40)
  62. RELOC_NUMBER (R_XTENSA_SLOT6_ALT, 41)
  63. RELOC_NUMBER (R_XTENSA_SLOT7_ALT, 42)
  64. RELOC_NUMBER (R_XTENSA_SLOT8_ALT, 43)
  65. RELOC_NUMBER (R_XTENSA_SLOT9_ALT, 44)
  66. RELOC_NUMBER (R_XTENSA_SLOT10_ALT, 45)
  67. RELOC_NUMBER (R_XTENSA_SLOT11_ALT, 46)
  68. RELOC_NUMBER (R_XTENSA_SLOT12_ALT, 47)
  69. RELOC_NUMBER (R_XTENSA_SLOT13_ALT, 48)
  70. RELOC_NUMBER (R_XTENSA_SLOT14_ALT, 49)
  71. RELOC_NUMBER (R_XTENSA_TLSDESC_FN, 50)
  72. RELOC_NUMBER (R_XTENSA_TLSDESC_ARG, 51)
  73. RELOC_NUMBER (R_XTENSA_TLS_DTPOFF, 52)
  74. RELOC_NUMBER (R_XTENSA_TLS_TPOFF, 53)
  75. RELOC_NUMBER (R_XTENSA_TLS_FUNC, 54)
  76. RELOC_NUMBER (R_XTENSA_TLS_ARG, 55)
  77. RELOC_NUMBER (R_XTENSA_TLS_CALL, 56)
  78. END_RELOC_NUMBERS (R_XTENSA_max)
  79. /* Processor-specific flags for the ELF header e_flags field. */
  80. /* Four-bit Xtensa machine type field. */
  81. #define EF_XTENSA_MACH 0x0000000f
  82. /* Various CPU types. */
  83. #define E_XTENSA_MACH 0x00000000
  84. /* Leave bits 0xf0 alone in case we ever have more than 16 cpu types.
  85. Highly unlikely, but what the heck. */
  86. #define EF_XTENSA_XT_INSN 0x00000100
  87. #define EF_XTENSA_XT_LIT 0x00000200
  88. /* Processor-specific dynamic array tags. */
  89. /* Offset of the table that records the GOT location(s). */
  90. #define DT_XTENSA_GOT_LOC_OFF 0x70000000
  91. /* Number of entries in the GOT location table. */
  92. #define DT_XTENSA_GOT_LOC_SZ 0x70000001
  93. /* Definitions for instruction and literal property tables. The
  94. tables for ".gnu.linkonce.*" sections are placed in the following
  95. sections:
  96. instruction tables: .gnu.linkonce.x.*
  97. literal tables: .gnu.linkonce.p.*
  98. */
  99. #define XTENSA_INSN_SEC_NAME ".xt.insn"
  100. #define XTENSA_LIT_SEC_NAME ".xt.lit"
  101. #define XTENSA_PROP_SEC_NAME ".xt.prop"
  102. typedef struct property_table_entry_t
  103. {
  104. bfd_vma address;
  105. bfd_vma size;
  106. flagword flags;
  107. } property_table_entry;
  108. /* Flags in the property tables to specify whether blocks of memory are
  109. literals, instructions, data, or unreachable. For instructions,
  110. blocks that begin loop targets and branch targets are designated.
  111. Blocks that do not allow density instructions, instruction reordering
  112. or transformation are also specified. Finally, for branch targets,
  113. branch target alignment priority is included. Alignment of the next
  114. block is specified in the current block and the size of the current
  115. block does not include any fill required to align to the next
  116. block. */
  117. #define XTENSA_PROP_LITERAL 0x00000001
  118. #define XTENSA_PROP_INSN 0x00000002
  119. #define XTENSA_PROP_DATA 0x00000004
  120. #define XTENSA_PROP_UNREACHABLE 0x00000008
  121. /* Instruction-only properties at beginning of code. */
  122. #define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010
  123. #define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020
  124. /* Instruction-only properties about code. */
  125. #define XTENSA_PROP_INSN_NO_DENSITY 0x00000040
  126. #define XTENSA_PROP_INSN_NO_REORDER 0x00000080
  127. /* Historically, NO_TRANSFORM was a property of instructions,
  128. but it should apply to literals under certain circumstances. */
  129. #define XTENSA_PROP_NO_TRANSFORM 0x00000100
  130. /* Branch target alignment information. This transmits information
  131. to the linker optimization about the priority of aligning a
  132. particular block for branch target alignment: None, low priority,
  133. high priority, or required. These only need to be checked in
  134. instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET.
  135. Common usage is:
  136. switch (GET_XTENSA_PROP_BT_ALIGN(flags))
  137. case XTENSA_PROP_BT_ALIGN_NONE:
  138. case XTENSA_PROP_BT_ALIGN_LOW:
  139. case XTENSA_PROP_BT_ALIGN_HIGH:
  140. case XTENSA_PROP_BT_ALIGN_REQUIRE:
  141. */
  142. #define XTENSA_PROP_BT_ALIGN_MASK 0x00000600
  143. /* No branch target alignment. */
  144. #define XTENSA_PROP_BT_ALIGN_NONE 0x0
  145. /* Low priority branch target alignment. */
  146. #define XTENSA_PROP_BT_ALIGN_LOW 0x1
  147. /* High priority branch target alignment. */
  148. #define XTENSA_PROP_BT_ALIGN_HIGH 0x2
  149. /* Required branch target alignment. */
  150. #define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3
  151. #define GET_XTENSA_PROP_BT_ALIGN(flag) \
  152. (((unsigned)((flag) & (XTENSA_PROP_BT_ALIGN_MASK))) >> 9)
  153. #define SET_XTENSA_PROP_BT_ALIGN(flag, align) \
  154. (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \
  155. (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK))
  156. /* Alignment is specified in the block BEFORE the one that needs
  157. alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to
  158. get the required alignment specified as a power of 2. Use
  159. SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required
  160. alignment. Be careful of side effects since the SET will evaluate
  161. flags twice. Also, note that the SIZE of a block in the property
  162. table does not include the alignment size, so the alignment fill
  163. must be calculated to determine if two blocks are contiguous.
  164. TEXT_ALIGN is not currently implemented but is a placeholder for a
  165. possible future implementation. */
  166. #define XTENSA_PROP_ALIGN 0x00000800
  167. #define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000
  168. #define GET_XTENSA_PROP_ALIGNMENT(flag) \
  169. (((unsigned)((flag) & (XTENSA_PROP_ALIGNMENT_MASK))) >> 12)
  170. #define SET_XTENSA_PROP_ALIGNMENT(flag, align) \
  171. (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \
  172. (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK))
  173. #define XTENSA_PROP_INSN_ABSLIT 0x00020000
  174. #endif /* _ELF_XTENSA_H */