i2c.v 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * TOP2049 Open Source programming suite
  3. *
  4. * FPGA bottomhalf I2C bus implementation
  5. *
  6. * Copyright (c) 2011-2017 Michael Buesch <m@bues.ch>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  21. */
  22. module i2c_module(clock, nreset,
  23. scl_out, scl_out_en, scl_in,
  24. sda_out, sda_out_en, sda_in,
  25. write_byte, read_byte, read_mode,
  26. ack, drive_ack,
  27. do_start, do_stop,
  28. finished);
  29. input clock;
  30. input nreset;
  31. output scl_out;
  32. output scl_out_en;
  33. input scl_in;
  34. output sda_out;
  35. output sda_out_en;
  36. input sda_in;
  37. input [7:0] write_byte;
  38. output [7:0] read_byte;
  39. input read_mode;
  40. output ack;
  41. input drive_ack;
  42. input do_start;
  43. input do_stop;
  44. output finished;
  45. reg [1:0] start_state;
  46. reg [1:0] data_state;
  47. reg [0:0] ack_state;
  48. reg [0:0] stop_state;
  49. reg [3:0] bit_index;
  50. reg sda_out_reg;
  51. reg sda_out_en_reg;
  52. reg [1:0] scl_out_reg;
  53. reg scl_out_en_reg;
  54. reg scl_running;
  55. reg [7:0] read_byte_reg;
  56. reg ack_reg;
  57. reg finished_reg;
  58. wire [1:0] scl_pos;
  59. assign scl_pos = (scl_out_reg + 1) & 3;
  60. parameter SCL_HILO = 0;
  61. parameter SCL_LO = 1;
  62. parameter SCL_LOHI = 2;
  63. parameter SCL_HI = 3;
  64. wire [7:0] write_byte_wire;
  65. assign write_byte_wire[0] = write_byte[7];
  66. assign write_byte_wire[1] = write_byte[6];
  67. assign write_byte_wire[2] = write_byte[5];
  68. assign write_byte_wire[3] = write_byte[4];
  69. assign write_byte_wire[4] = write_byte[3];
  70. assign write_byte_wire[5] = write_byte[2];
  71. assign write_byte_wire[6] = write_byte[1];
  72. assign write_byte_wire[7] = write_byte[0];
  73. assign read_byte[0] = read_byte_reg[7];
  74. assign read_byte[1] = read_byte_reg[6];
  75. assign read_byte[2] = read_byte_reg[5];
  76. assign read_byte[3] = read_byte_reg[4];
  77. assign read_byte[4] = read_byte_reg[3];
  78. assign read_byte[5] = read_byte_reg[2];
  79. assign read_byte[6] = read_byte_reg[1];
  80. assign read_byte[7] = read_byte_reg[0];
  81. assign sda_out = sda_out_reg;
  82. assign sda_out_en = sda_out_en_reg;
  83. assign scl_out = scl_out_reg[1];
  84. assign scl_out_en = scl_out_en_reg;
  85. assign ack = ack_reg;
  86. assign finished = finished_reg;
  87. initial begin
  88. start_state <= 0;
  89. data_state <= 0;
  90. ack_state <= 0;
  91. stop_state <= 0;
  92. bit_index <= 0;
  93. sda_out_reg <= 1;
  94. sda_out_en_reg <= 0;
  95. scl_out_reg <= SCL_HI;
  96. scl_out_en_reg <= 1;
  97. scl_running <= 0;
  98. read_byte_reg <= 0;
  99. ack_reg <= 0;
  100. finished_reg <= 0;
  101. end
  102. //TODO clock stretching
  103. always @(posedge clock or negedge nreset) begin
  104. if (nreset == 0) begin
  105. /* Reset */
  106. start_state <= 0;
  107. data_state <= 0;
  108. ack_state <= 0;
  109. stop_state <= 0;
  110. bit_index <= 0;
  111. sda_out_reg <= 1;
  112. sda_out_en_reg <= 0;
  113. scl_out_reg <= SCL_HI;
  114. scl_out_en_reg <= 1;
  115. scl_running <= 0;
  116. read_byte_reg <= 0;
  117. ack_reg <= 0;
  118. finished_reg <= 0;
  119. end else begin
  120. // if (scl_running) begin
  121. scl_out_reg <= scl_out_reg + 1;
  122. // end else begin
  123. // scl_out_reg <= SCL_HI;
  124. // end
  125. if (do_start && start_state != 2) begin
  126. /* Send start condition */
  127. finished_reg <= 0;
  128. scl_running <= 1;
  129. sda_out_en_reg <= 1;
  130. case (start_state)
  131. 0: begin
  132. /* Begin with SDA=hi */
  133. sda_out_reg <= 1;
  134. if (scl_pos == SCL_LOHI) begin
  135. start_state <= 1;
  136. end
  137. end
  138. 1: begin
  139. /* Start condition latch */
  140. if (scl_pos == SCL_HI) begin
  141. sda_out_reg <= 0;
  142. start_state <= 2;
  143. end
  144. end
  145. endcase
  146. end else if (data_state != 2) begin
  147. /* Data transfer */
  148. finished_reg <= 0;
  149. scl_running <= 1;
  150. sda_out_en_reg <= !read_mode;
  151. case (data_state)
  152. 0: begin
  153. if (scl_pos == SCL_LO) begin
  154. if (read_mode) begin
  155. sda_out_reg <= 0;
  156. end else begin
  157. sda_out_reg <= write_byte_wire[bit_index & 7];
  158. end
  159. data_state <= 1;
  160. end
  161. end
  162. 1: begin
  163. if (scl_pos == SCL_HI) begin
  164. bit_index <= bit_index + 1;
  165. if (read_mode) begin
  166. read_byte_reg[bit_index & 7] <= sda_in;
  167. end
  168. if (bit_index >= 7) begin
  169. data_state <= 2;
  170. end else begin
  171. data_state <= 0;
  172. end
  173. end
  174. end
  175. endcase
  176. end else if (ack_state != 1) begin
  177. /* Read ACK bit */
  178. finished_reg <= 0;
  179. scl_running <= 1;
  180. case (ack_state)
  181. 0: begin
  182. if (scl_pos == SCL_LO) begin
  183. sda_out_en_reg <= drive_ack;
  184. sda_out_reg <= 0;
  185. end else if (scl_pos == SCL_HI) begin
  186. ack_reg <= sda_in;
  187. ack_state <= 1;
  188. end
  189. end
  190. endcase
  191. end else if (do_stop && stop_state != 1) begin
  192. /* Send stop condition */
  193. finished_reg <= 0;
  194. sda_out_en_reg <= 1;
  195. case (stop_state)
  196. 0: begin
  197. if (scl_pos == SCL_HI) begin
  198. sda_out_reg <= 1;
  199. stop_state <= 1;
  200. end
  201. end
  202. endcase
  203. end else begin
  204. if (scl_pos == SCL_HILO) begin
  205. start_state <= 0;
  206. data_state <= 0;
  207. ack_state <= 0;
  208. stop_state <= 0;
  209. bit_index <= 0;
  210. finished_reg <= 1;
  211. // scl_running <= 0;
  212. end else begin
  213. finished_reg <= 0;
  214. end
  215. end
  216. end
  217. end
  218. endmodule