123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583 |
- // Test SSI
- __STWRST
- L DW#16#8888F0F0
- SSI 3
- __ASSERT== __ACCU 1, DW#16#8888FE1E
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#8888F0F4
- SSI 3
- __ASSERT== __ACCU 1, DW#16#8888FE1E
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88888000
- SSI 16
- __ASSERT== __ACCU 1, DW#16#8888FFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88887FF0
- SSI 3
- __ASSERT== __ACCU 1, DW#16#88880FFE
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#91872334
- SSI 0
- __ASSERT== __ACCU 1, DW#16#91872334
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#88887FF0
- SSI
- __ASSERT== __ACCU 1, DW#16#88880FFE
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#91882334
- SSI
- __ASSERT== __ACCU 1, DW#16#91882334
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test SSD
- __STWRST
- L DW#16#8888F0F0
- SSD 3
- __ASSERT== __ACCU 1, DW#16#F1111E1E
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#8888F0F4
- SSD 3
- __ASSERT== __ACCU 1, DW#16#F1111E1E
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88888000
- SSD 32
- __ASSERT== __ACCU 1, DW#16#FFFFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88887FF0
- SSD 3
- __ASSERT== __ACCU 1, DW#16#F1110FFE
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#64387823
- SSD 0
- __ASSERT== __ACCU 1, DW#16#64387823
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#88887FF0
- SSD
- __ASSERT== __ACCU 1, DW#16#F1110FFE
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#23119993
- SSD
- __ASSERT== __ACCU 1, DW#16#23119993
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test SLW
- __STWRST
- L DW#16#888830F0
- SLW 3
- __ASSERT== __ACCU 1, DW#16#88888780
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#888810F0
- SLW 3
- __ASSERT== __ACCU 1, DW#16#88888780
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88880001
- SLW 16
- __ASSERT== __ACCU 1, DW#16#88880000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88887FF0
- SLW 3
- __ASSERT== __ACCU 1, DW#16#8888FF80
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#91883334
- SLW 0
- __ASSERT== __ACCU 1, DW#16#91883334
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#88887FF0
- SLW
- __ASSERT== __ACCU 1, DW#16#8888FF80
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#11128993
- SLW
- __ASSERT== __ACCU 1, DW#16#11128993
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test SRW
- __STWRST
- L DW#16#888830FC
- SRW 3
- __ASSERT== __ACCU 1, DW#16#8888061F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#888810F8
- SRW 3
- __ASSERT== __ACCU 1, DW#16#8888021F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88888000
- SRW 16
- __ASSERT== __ACCU 1, DW#16#88880000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#88880FFE
- SRW 3
- __ASSERT== __ACCU 1, DW#16#888801FF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#66549932
- SRW 0
- __ASSERT== __ACCU 1, DW#16#66549932
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#88880FFE
- SRW
- __ASSERT== __ACCU 1, DW#16#888801FF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#34389892
- SRW
- __ASSERT== __ACCU 1, DW#16#34389892
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test SLD
- __STWRST
- L DW#16#388830F0
- SLD 3
- __ASSERT== __ACCU 1, DW#16#C4418780
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F0
- SLD 3
- __ASSERT== __ACCU 1, DW#16#C4408780
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#00000001
- SLD 32
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#7FFFFFF0
- SLD 3
- __ASSERT== __ACCU 1, DW#16#FFFFFF80
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#99378442
- SLD 0
- __ASSERT== __ACCU 1, DW#16#99378442
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#7FFFFFF0
- SLD
- __ASSERT== __ACCU 1, DW#16#FFFFFF80
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#87921345
- SLD
- __ASSERT== __ACCU 1, DW#16#87921345
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test SRD
- __STWRST
- L DW#16#388830FC
- SRD 3
- __ASSERT== __ACCU 1, DW#16#0711061F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F8
- SRD 3
- __ASSERT== __ACCU 1, DW#16#0311021F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#80000000
- SRD 32
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#0FFFFFFE
- SRD 3
- __ASSERT== __ACCU 1, DW#16#01FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#83425353
- SRD 0
- __ASSERT== __ACCU 1, DW#16#83425353
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#0FFFFFFE
- SRD
- __ASSERT== __ACCU 1, DW#16#01FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#11234992
- SRD
- __ASSERT== __ACCU 1, DW#16#11234992
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test RLD
- __STWRST
- L DW#16#388830F0
- RLD 3
- __ASSERT== __ACCU 1, DW#16#C4418781
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F0
- RLD 3
- __ASSERT== __ACCU 1, DW#16#C4408780
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#00000001
- RLD 32
- __ASSERT== __ACCU 1, DW#16#00000001
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#7FFFFFF0
- RLD 3
- __ASSERT== __ACCU 1, DW#16#FFFFFF83
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#31244235
- RLD 0
- __ASSERT== __ACCU 1, DW#16#31244235
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#7FFFFFF0
- RLD
- __ASSERT== __ACCU 1, DW#16#FFFFFF83
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#82546623
- RLD
- __ASSERT== __ACCU 1, DW#16#82546623
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test RRD
- __STWRST
- L DW#16#388830FC
- RRD 3
- __ASSERT== __ACCU 1, DW#16#8711061F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F8
- RRD 3
- __ASSERT== __ACCU 1, DW#16#0311021F
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#80000000
- RRD 32
- __ASSERT== __ACCU 1, DW#16#80000000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#0FFFFFFE
- RRD 3
- __ASSERT== __ACCU 1, DW#16#C1FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#91233473
- RRD 0
- __ASSERT== __ACCU 1, DW#16#91233473
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L 3
- L DW#16#0FFFFFFE
- RRD
- __ASSERT== __ACCU 1, DW#16#C1FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L 0
- L DW#16#29984445
- RRD
- __ASSERT== __ACCU 1, DW#16#29984445
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test RLDA
- __STWRST
- L DW#16#388830F0
- RLDA
- __ASSERT== __ACCU 1, DW#16#711061E0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F0
- RLDA
- __ASSERT== __ACCU 1, DW#16#311021E0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#80000000
- RLDA
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#7FFFFFF0
- RLDA
- __ASSERT== __ACCU 1, DW#16#FFFFFFE0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L STW
- OW W#16#0080
- OW W#16#0040
- OW W#16#0020
- T STW
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- L DW#16#7FFFFFF0
- RLDA
- __ASSERT== __ACCU 1, DW#16#FFFFFFE1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- // Test RRDA
- __STWRST
- L DW#16#388830FC
- RRDA
- __ASSERT== __ACCU 1, DW#16#1C44187E
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#188810F8
- RRDA
- __ASSERT== __ACCU 1, DW#16#0C44087C
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#00000001
- RRDA
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW OV, 0
- __STWRST
- L DW#16#0FFFFFFE
- RRDA
- __ASSERT== __ACCU 1, DW#16#07FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- __STWRST
- L STW
- OW W#16#0080
- OW W#16#0040
- OW W#16#0020
- T STW
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- L DW#16#0FFFFFFE
- RRDA
- __ASSERT== __ACCU 1, DW#16#87FFFFFF
- __ASSERT== __STW A0, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW OV, 0
- CALL SFC 46 // STOP CPU
|