mcdi_pcol.h 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2009-2011 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #ifndef MCDI_PCOL_H
  10. #define MCDI_PCOL_H
  11. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  12. /* Power-on reset state */
  13. #define MC_FW_STATE_POR (1)
  14. /* If this is set in MC_RESET_STATE_REG then it should be
  15. * possible to jump into IMEM without loading code from flash. */
  16. #define MC_FW_WARM_BOOT_OK (2)
  17. /* The MC main image has started to boot. */
  18. #define MC_FW_STATE_BOOTING (4)
  19. /* The Scheduler has started. */
  20. #define MC_FW_STATE_SCHED (8)
  21. /* Siena MC shared memmory offsets */
  22. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  23. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  24. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  25. /* The rest of these are firmware-defined */
  26. #define MC_SMEM_P0_PDU_OFST 0x008
  27. #define MC_SMEM_P1_PDU_OFST 0x108
  28. #define MC_SMEM_PDU_LEN 0x100
  29. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  30. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  31. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  32. /* Values to be written to the per-port status dword in shared
  33. * memory on reboot and assert */
  34. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  35. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  36. /* The current version of the MCDI protocol.
  37. *
  38. * Note that the ROM burnt into the card only talks V0, so at the very
  39. * least every driver must support version 0 and MCDI_PCOL_VERSION
  40. */
  41. #define MCDI_PCOL_VERSION 1
  42. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  43. /**
  44. * MCDI version 1
  45. *
  46. * Each MCDI request starts with an MCDI_HEADER, which is a 32byte
  47. * structure, filled in by the client.
  48. *
  49. * 0 7 8 16 20 22 23 24 31
  50. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  51. * | | |
  52. * | | \--- Response
  53. * | \------- Error
  54. * \------------------------------ Resync (always set)
  55. *
  56. * The client writes it's request into MC shared memory, and rings the
  57. * doorbell. Each request is completed by either by the MC writting
  58. * back into shared memory, or by writting out an event.
  59. *
  60. * All MCDI commands support completion by shared memory response. Each
  61. * request may also contain additional data (accounted for by HEADER.LEN),
  62. * and some response's may also contain additional data (again, accounted
  63. * for by HEADER.LEN).
  64. *
  65. * Some MCDI commands support completion by event, in which any associated
  66. * response data is included in the event.
  67. *
  68. * The protocol requires one response to be delivered for every request, a
  69. * request should not be sent unless the response for the previous request
  70. * has been received (either by polling shared memory, or by receiving
  71. * an event).
  72. */
  73. /** Request/Response structure */
  74. #define MCDI_HEADER_OFST 0
  75. #define MCDI_HEADER_CODE_LBN 0
  76. #define MCDI_HEADER_CODE_WIDTH 7
  77. #define MCDI_HEADER_RESYNC_LBN 7
  78. #define MCDI_HEADER_RESYNC_WIDTH 1
  79. #define MCDI_HEADER_DATALEN_LBN 8
  80. #define MCDI_HEADER_DATALEN_WIDTH 8
  81. #define MCDI_HEADER_SEQ_LBN 16
  82. #define MCDI_HEADER_RSVD_LBN 20
  83. #define MCDI_HEADER_RSVD_WIDTH 2
  84. #define MCDI_HEADER_SEQ_WIDTH 4
  85. #define MCDI_HEADER_ERROR_LBN 22
  86. #define MCDI_HEADER_ERROR_WIDTH 1
  87. #define MCDI_HEADER_RESPONSE_LBN 23
  88. #define MCDI_HEADER_RESPONSE_WIDTH 1
  89. #define MCDI_HEADER_XFLAGS_LBN 24
  90. #define MCDI_HEADER_XFLAGS_WIDTH 8
  91. /* Request response using event */
  92. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  93. /* Maximum number of payload bytes */
  94. #define MCDI_CTL_SDU_LEN_MAX 0xfc
  95. /* The MC can generate events for two reasons:
  96. * - To complete a shared memory request if XFLAGS_EVREQ was set
  97. * - As a notification (link state, i2c event), controlled
  98. * via MC_CMD_LOG_CTRL
  99. *
  100. * Both events share a common structure:
  101. *
  102. * 0 32 33 36 44 52 60
  103. * | Data | Cont | Level | Src | Code | Rsvd |
  104. * |
  105. * \ There is another event pending in this notification
  106. *
  107. * If Code==CMDDONE, then the fields are further interpreted as:
  108. *
  109. * - LEVEL==INFO Command succeeded
  110. * - LEVEL==ERR Command failed
  111. *
  112. * 0 8 16 24 32
  113. * | Seq | Datalen | Errno | Rsvd |
  114. *
  115. * These fields are taken directly out of the standard MCDI header, i.e.,
  116. * LEVEL==ERR, Datalen == 0 => Reboot
  117. *
  118. * Events can be squirted out of the UART (using LOG_CTRL) without a
  119. * MCDI header. An event can be distinguished from a MCDI response by
  120. * examining the first byte which is 0xc0. This corresponds to the
  121. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  122. *
  123. * 0 7 8
  124. * | command | Resync | = 0xc0
  125. *
  126. * Since the event is written in big-endian byte order, this works
  127. * providing bits 56-63 of the event are 0xc0.
  128. *
  129. * 56 60 63
  130. * | Rsvd | Code | = 0xc0
  131. *
  132. * Which means for convenience the event code is 0xc for all MC
  133. * generated events.
  134. */
  135. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  136. /* Non-existent command target */
  137. #define MC_CMD_ERR_ENOENT 2
  138. /* assert() has killed the MC */
  139. #define MC_CMD_ERR_EINTR 4
  140. /* Caller does not hold required locks */
  141. #define MC_CMD_ERR_EACCES 13
  142. /* Resource is currently unavailable (e.g. lock contention) */
  143. #define MC_CMD_ERR_EBUSY 16
  144. /* Invalid argument to target */
  145. #define MC_CMD_ERR_EINVAL 22
  146. /* Non-recursive resource is already acquired */
  147. #define MC_CMD_ERR_EDEADLK 35
  148. /* Operation not implemented */
  149. #define MC_CMD_ERR_ENOSYS 38
  150. /* Operation timed out */
  151. #define MC_CMD_ERR_ETIME 62
  152. #define MC_CMD_ERR_CODE_OFST 0
  153. /* We define 8 "escape" commands to allow
  154. for command number space extension */
  155. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  156. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  157. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  158. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  159. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  160. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  161. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  162. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  163. /* Vectors in the boot ROM */
  164. /* Point to the copycode entry point. */
  165. #define MC_BOOTROM_COPYCODE_VEC (0x7f4)
  166. /* Points to the recovery mode entry point. */
  167. #define MC_BOOTROM_NOFLASH_VEC (0x7f8)
  168. /* The command set exported by the boot ROM (MCDI v0) */
  169. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  170. (1 << MC_CMD_READ32) | \
  171. (1 << MC_CMD_WRITE32) | \
  172. (1 << MC_CMD_COPYCODE) | \
  173. (1 << MC_CMD_GET_VERSION), \
  174. 0, 0, 0 }
  175. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  176. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  177. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  178. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  179. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  180. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  181. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  182. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  183. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  184. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  185. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  186. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  187. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  188. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  189. /* MCDI_EVENT structuredef */
  190. #define MCDI_EVENT_LEN 8
  191. #define MCDI_EVENT_CONT_LBN 32
  192. #define MCDI_EVENT_CONT_WIDTH 1
  193. #define MCDI_EVENT_LEVEL_LBN 33
  194. #define MCDI_EVENT_LEVEL_WIDTH 3
  195. #define MCDI_EVENT_LEVEL_INFO 0x0 /* enum */
  196. #define MCDI_EVENT_LEVEL_WARN 0x1 /* enum */
  197. #define MCDI_EVENT_LEVEL_ERR 0x2 /* enum */
  198. #define MCDI_EVENT_LEVEL_FATAL 0x3 /* enum */
  199. #define MCDI_EVENT_DATA_OFST 0
  200. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  201. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  202. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  203. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  204. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  205. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  206. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  207. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  208. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  209. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  210. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1 /* enum */
  211. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2 /* enum */
  212. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3 /* enum */
  213. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  214. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  215. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  216. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  217. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  218. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  219. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  220. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  221. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  222. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  223. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  224. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  225. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  226. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  227. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1 /* enum */
  228. #define MCDI_EVENT_FLR_VF_LBN 0
  229. #define MCDI_EVENT_FLR_VF_WIDTH 8
  230. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  231. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  232. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  233. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  234. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1 /* enum */
  235. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2 /* enum */
  236. #define MCDI_EVENT_TX_ERR_2BIG 0x3 /* enum */
  237. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  238. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  239. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  240. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  241. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  242. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  243. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1 /* enum */
  244. #define MCDI_EVENT_PTP_ERR_FILTER 0x2 /* enum */
  245. #define MCDI_EVENT_PTP_ERR_FIFO 0x3 /* enum */
  246. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4 /* enum */
  247. #define MCDI_EVENT_DATA_LBN 0
  248. #define MCDI_EVENT_DATA_WIDTH 32
  249. #define MCDI_EVENT_SRC_LBN 36
  250. #define MCDI_EVENT_SRC_WIDTH 8
  251. #define MCDI_EVENT_EV_CODE_LBN 60
  252. #define MCDI_EVENT_EV_CODE_WIDTH 4
  253. #define MCDI_EVENT_CODE_LBN 44
  254. #define MCDI_EVENT_CODE_WIDTH 8
  255. #define MCDI_EVENT_CODE_BADSSERT 0x1 /* enum */
  256. #define MCDI_EVENT_CODE_PMNOTICE 0x2 /* enum */
  257. #define MCDI_EVENT_CODE_CMDDONE 0x3 /* enum */
  258. #define MCDI_EVENT_CODE_LINKCHANGE 0x4 /* enum */
  259. #define MCDI_EVENT_CODE_SENSOREVT 0x5 /* enum */
  260. #define MCDI_EVENT_CODE_SCHEDERR 0x6 /* enum */
  261. #define MCDI_EVENT_CODE_REBOOT 0x7 /* enum */
  262. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8 /* enum */
  263. #define MCDI_EVENT_CODE_FWALERT 0x9 /* enum */
  264. #define MCDI_EVENT_CODE_FLR 0xa /* enum */
  265. #define MCDI_EVENT_CODE_TX_ERR 0xb /* enum */
  266. #define MCDI_EVENT_CODE_TX_FLUSH 0xc /* enum */
  267. #define MCDI_EVENT_CODE_PTP_RX 0xd /* enum */
  268. #define MCDI_EVENT_CODE_PTP_FAULT 0xe /* enum */
  269. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  270. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  271. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  272. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  273. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  274. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  275. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  276. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  277. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  278. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  279. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  280. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  281. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  282. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  283. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  284. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  285. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  286. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  287. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  288. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  289. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  290. #define MCDI_EVENT_PTP_UUID_OFST 0
  291. #define MCDI_EVENT_PTP_UUID_LBN 0
  292. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  293. /***********************************/
  294. /* MC_CMD_READ32
  295. * Read multiple 32byte words from MC memory.
  296. */
  297. #define MC_CMD_READ32 0x1
  298. /* MC_CMD_READ32_IN msgrequest */
  299. #define MC_CMD_READ32_IN_LEN 8
  300. #define MC_CMD_READ32_IN_ADDR_OFST 0
  301. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  302. /* MC_CMD_READ32_OUT msgresponse */
  303. #define MC_CMD_READ32_OUT_LENMIN 4
  304. #define MC_CMD_READ32_OUT_LENMAX 252
  305. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  306. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  307. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  308. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  309. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  310. /***********************************/
  311. /* MC_CMD_WRITE32
  312. * Write multiple 32byte words to MC memory.
  313. */
  314. #define MC_CMD_WRITE32 0x2
  315. /* MC_CMD_WRITE32_IN msgrequest */
  316. #define MC_CMD_WRITE32_IN_LENMIN 8
  317. #define MC_CMD_WRITE32_IN_LENMAX 252
  318. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  319. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  320. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  321. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  322. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  323. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  324. /* MC_CMD_WRITE32_OUT msgresponse */
  325. #define MC_CMD_WRITE32_OUT_LEN 0
  326. /***********************************/
  327. /* MC_CMD_COPYCODE
  328. * Copy MC code between two locations and jump.
  329. */
  330. #define MC_CMD_COPYCODE 0x3
  331. /* MC_CMD_COPYCODE_IN msgrequest */
  332. #define MC_CMD_COPYCODE_IN_LEN 16
  333. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  334. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  335. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  336. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  337. #define MC_CMD_COPYCODE_JUMP_NONE 0x1 /* enum */
  338. /* MC_CMD_COPYCODE_OUT msgresponse */
  339. #define MC_CMD_COPYCODE_OUT_LEN 0
  340. /***********************************/
  341. /* MC_CMD_SET_FUNC
  342. */
  343. #define MC_CMD_SET_FUNC 0x4
  344. /* MC_CMD_SET_FUNC_IN msgrequest */
  345. #define MC_CMD_SET_FUNC_IN_LEN 4
  346. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  347. /* MC_CMD_SET_FUNC_OUT msgresponse */
  348. #define MC_CMD_SET_FUNC_OUT_LEN 0
  349. /***********************************/
  350. /* MC_CMD_GET_BOOT_STATUS
  351. */
  352. #define MC_CMD_GET_BOOT_STATUS 0x5
  353. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  354. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  355. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  356. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  357. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  358. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  359. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  360. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  361. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  362. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  363. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  364. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  365. /***********************************/
  366. /* MC_CMD_GET_ASSERTS
  367. * Get and clear any assertion status.
  368. */
  369. #define MC_CMD_GET_ASSERTS 0x6
  370. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  371. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  372. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  373. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  374. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  375. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  376. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 /* enum */
  377. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 /* enum */
  378. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 /* enum */
  379. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 /* enum */
  380. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  381. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  382. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  383. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  384. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  385. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  386. /***********************************/
  387. /* MC_CMD_LOG_CTRL
  388. * Configure the output stream for various events and messages.
  389. */
  390. #define MC_CMD_LOG_CTRL 0x7
  391. /* MC_CMD_LOG_CTRL_IN msgrequest */
  392. #define MC_CMD_LOG_CTRL_IN_LEN 8
  393. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  394. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1 /* enum */
  395. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2 /* enum */
  396. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  397. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  398. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  399. /***********************************/
  400. /* MC_CMD_GET_VERSION
  401. * Get version information about the MC firmware.
  402. */
  403. #define MC_CMD_GET_VERSION 0x8
  404. /* MC_CMD_GET_VERSION_IN msgrequest */
  405. #define MC_CMD_GET_VERSION_IN_LEN 0
  406. /* MC_CMD_GET_VERSION_V0_OUT msgresponse */
  407. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  408. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  409. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff /* enum */
  410. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_BOOTROM 0xb0070000 /* enum */
  411. /* MC_CMD_GET_VERSION_OUT msgresponse */
  412. #define MC_CMD_GET_VERSION_OUT_LEN 32
  413. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  414. /* Enum values, see field(s): */
  415. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  416. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  417. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  418. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  419. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  420. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  421. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  422. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  423. /***********************************/
  424. /* MC_CMD_GET_FPGAREG
  425. * Read multiple bytes from PTP FPGA.
  426. */
  427. #define MC_CMD_GET_FPGAREG 0x9
  428. /* MC_CMD_GET_FPGAREG_IN msgrequest */
  429. #define MC_CMD_GET_FPGAREG_IN_LEN 8
  430. #define MC_CMD_GET_FPGAREG_IN_ADDR_OFST 0
  431. #define MC_CMD_GET_FPGAREG_IN_NUMBYTES_OFST 4
  432. /* MC_CMD_GET_FPGAREG_OUT msgresponse */
  433. #define MC_CMD_GET_FPGAREG_OUT_LENMIN 1
  434. #define MC_CMD_GET_FPGAREG_OUT_LENMAX 255
  435. #define MC_CMD_GET_FPGAREG_OUT_LEN(num) (0+1*(num))
  436. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_OFST 0
  437. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_LEN 1
  438. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_MINNUM 1
  439. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_MAXNUM 255
  440. /***********************************/
  441. /* MC_CMD_PUT_FPGAREG
  442. * Write multiple bytes to PTP FPGA.
  443. */
  444. #define MC_CMD_PUT_FPGAREG 0xa
  445. /* MC_CMD_PUT_FPGAREG_IN msgrequest */
  446. #define MC_CMD_PUT_FPGAREG_IN_LENMIN 5
  447. #define MC_CMD_PUT_FPGAREG_IN_LENMAX 255
  448. #define MC_CMD_PUT_FPGAREG_IN_LEN(num) (4+1*(num))
  449. #define MC_CMD_PUT_FPGAREG_IN_ADDR_OFST 0
  450. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_OFST 4
  451. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_LEN 1
  452. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_MINNUM 1
  453. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_MAXNUM 251
  454. /* MC_CMD_PUT_FPGAREG_OUT msgresponse */
  455. #define MC_CMD_PUT_FPGAREG_OUT_LEN 0
  456. /***********************************/
  457. /* MC_CMD_PTP
  458. * Perform PTP operation
  459. */
  460. #define MC_CMD_PTP 0xb
  461. /* MC_CMD_PTP_IN msgrequest */
  462. #define MC_CMD_PTP_IN_LEN 1
  463. #define MC_CMD_PTP_IN_OP_OFST 0
  464. #define MC_CMD_PTP_IN_OP_LEN 1
  465. #define MC_CMD_PTP_OP_ENABLE 0x1 /* enum */
  466. #define MC_CMD_PTP_OP_DISABLE 0x2 /* enum */
  467. #define MC_CMD_PTP_OP_TRANSMIT 0x3 /* enum */
  468. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4 /* enum */
  469. #define MC_CMD_PTP_OP_STATUS 0x5 /* enum */
  470. #define MC_CMD_PTP_OP_ADJUST 0x6 /* enum */
  471. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7 /* enum */
  472. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8 /* enum */
  473. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9 /* enum */
  474. #define MC_CMD_PTP_OP_RESET_STATS 0xa /* enum */
  475. #define MC_CMD_PTP_OP_DEBUG 0xb /* enum */
  476. #define MC_CMD_PTP_OP_MAX 0xc /* enum */
  477. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  478. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  479. #define MC_CMD_PTP_IN_CMD_OFST 0
  480. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  481. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  482. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  483. #define MC_CMD_PTP_MODE_V1 0x0 /* enum */
  484. #define MC_CMD_PTP_MODE_V1_VLAN 0x1 /* enum */
  485. #define MC_CMD_PTP_MODE_V2 0x2 /* enum */
  486. #define MC_CMD_PTP_MODE_V2_VLAN 0x3 /* enum */
  487. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  488. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  489. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  490. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  491. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  492. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  493. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 255
  494. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  495. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  496. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  497. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  498. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  499. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  500. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  501. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 243
  502. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  503. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  504. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  505. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  506. /* MC_CMD_PTP_IN_STATUS msgrequest */
  507. #define MC_CMD_PTP_IN_STATUS_LEN 8
  508. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  509. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  510. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  511. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  512. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  513. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  514. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  515. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  516. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  517. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  518. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28 /* enum */
  519. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  520. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  521. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  522. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  523. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  524. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  525. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  526. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  527. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  528. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  529. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  530. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  531. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  532. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  533. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  534. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  535. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  536. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  537. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  538. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  539. /* MC_CMD_PTP_IN_RESET_STATS msgrequest */
  540. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  541. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  542. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  543. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  544. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  545. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  546. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  547. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  548. /* MC_CMD_PTP_OUT msgresponse */
  549. #define MC_CMD_PTP_OUT_LEN 0
  550. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  551. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  552. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  553. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  554. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  555. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  556. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  557. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  558. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  559. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  560. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  561. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  562. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  563. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  564. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  565. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  566. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  567. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  568. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  569. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  570. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  571. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  572. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  573. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  574. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  575. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  576. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  577. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  578. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  579. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  580. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  581. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  582. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  583. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  584. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  585. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  586. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  587. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  588. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  589. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  590. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  591. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  592. #define MC_CMD_PTP_MANF_SUCCESS 0x0 /* enum */
  593. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1 /* enum */
  594. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2 /* enum */
  595. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3 /* enum */
  596. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4 /* enum */
  597. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5 /* enum */
  598. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6 /* enum */
  599. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7 /* enum */
  600. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8 /* enum */
  601. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9 /* enum */
  602. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  603. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  604. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  605. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  606. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  607. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  608. /***********************************/
  609. /* MC_CMD_CSR_READ32
  610. * Read 32bit words from the indirect memory map.
  611. */
  612. #define MC_CMD_CSR_READ32 0xc
  613. /* MC_CMD_CSR_READ32_IN msgrequest */
  614. #define MC_CMD_CSR_READ32_IN_LEN 12
  615. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  616. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  617. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  618. /* MC_CMD_CSR_READ32_OUT msgresponse */
  619. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  620. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  621. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  622. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  623. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  624. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  625. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  626. /***********************************/
  627. /* MC_CMD_CSR_WRITE32
  628. * Write 32bit dwords to the indirect memory map.
  629. */
  630. #define MC_CMD_CSR_WRITE32 0xd
  631. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  632. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  633. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  634. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  635. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  636. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  637. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  638. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  639. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  640. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  641. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  642. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  643. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  644. /***********************************/
  645. /* MC_CMD_STACKINFO
  646. * Get stack information.
  647. */
  648. #define MC_CMD_STACKINFO 0xf
  649. /* MC_CMD_STACKINFO_IN msgrequest */
  650. #define MC_CMD_STACKINFO_IN_LEN 0
  651. /* MC_CMD_STACKINFO_OUT msgresponse */
  652. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  653. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  654. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  655. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  656. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  657. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  658. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  659. /***********************************/
  660. /* MC_CMD_MDIO_READ
  661. * MDIO register read.
  662. */
  663. #define MC_CMD_MDIO_READ 0x10
  664. /* MC_CMD_MDIO_READ_IN msgrequest */
  665. #define MC_CMD_MDIO_READ_IN_LEN 16
  666. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  667. #define MC_CMD_MDIO_BUS_INTERNAL 0x0 /* enum */
  668. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1 /* enum */
  669. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  670. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  671. #define MC_CMD_MDIO_CLAUSE22 0x20 /* enum */
  672. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  673. /* MC_CMD_MDIO_READ_OUT msgresponse */
  674. #define MC_CMD_MDIO_READ_OUT_LEN 8
  675. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  676. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  677. #define MC_CMD_MDIO_STATUS_GOOD 0x8 /* enum */
  678. /***********************************/
  679. /* MC_CMD_MDIO_WRITE
  680. * MDIO register write.
  681. */
  682. #define MC_CMD_MDIO_WRITE 0x11
  683. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  684. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  685. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  686. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  687. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  688. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  689. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  690. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  691. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  692. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  693. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  694. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  695. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  696. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  697. /***********************************/
  698. /* MC_CMD_DBI_WRITE
  699. * Write DBI register(s).
  700. */
  701. #define MC_CMD_DBI_WRITE 0x12
  702. /* MC_CMD_DBI_WRITE_IN msgrequest */
  703. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  704. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  705. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  706. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  707. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  708. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  709. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  710. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  711. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  712. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  713. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  714. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  715. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  716. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  717. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST 4
  718. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_LBN 32
  719. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_WIDTH 32
  720. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  721. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  722. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  723. /***********************************/
  724. /* MC_CMD_PORT_READ32
  725. * Read a 32-bit register from the indirect port register map.
  726. */
  727. #define MC_CMD_PORT_READ32 0x14
  728. /* MC_CMD_PORT_READ32_IN msgrequest */
  729. #define MC_CMD_PORT_READ32_IN_LEN 4
  730. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  731. /* MC_CMD_PORT_READ32_OUT msgresponse */
  732. #define MC_CMD_PORT_READ32_OUT_LEN 8
  733. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  734. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  735. /***********************************/
  736. /* MC_CMD_PORT_WRITE32
  737. * Write a 32-bit register to the indirect port register map.
  738. */
  739. #define MC_CMD_PORT_WRITE32 0x15
  740. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  741. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  742. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  743. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  744. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  745. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  746. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  747. /***********************************/
  748. /* MC_CMD_PORT_READ128
  749. * Read a 128-bit register from the indirect port register map.
  750. */
  751. #define MC_CMD_PORT_READ128 0x16
  752. /* MC_CMD_PORT_READ128_IN msgrequest */
  753. #define MC_CMD_PORT_READ128_IN_LEN 4
  754. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  755. /* MC_CMD_PORT_READ128_OUT msgresponse */
  756. #define MC_CMD_PORT_READ128_OUT_LEN 20
  757. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  758. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  759. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  760. /***********************************/
  761. /* MC_CMD_PORT_WRITE128
  762. * Write a 128-bit register to the indirect port register map.
  763. */
  764. #define MC_CMD_PORT_WRITE128 0x17
  765. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  766. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  767. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  768. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  769. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  770. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  771. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  772. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  773. /***********************************/
  774. /* MC_CMD_GET_BOARD_CFG
  775. * Returns the MC firmware configuration structure.
  776. */
  777. #define MC_CMD_GET_BOARD_CFG 0x18
  778. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  779. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  780. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  781. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  782. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  783. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  784. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  785. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  786. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  787. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  788. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0x0 /* enum */
  789. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 0x1 /* enum */
  790. #define MC_CMD_CAPABILITIES_TURBO_LBN 0x1 /* enum */
  791. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 0x1 /* enum */
  792. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 0x2 /* enum */
  793. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 0x1 /* enum */
  794. #define MC_CMD_CAPABILITIES_PTP_LBN 0x3 /* enum */
  795. #define MC_CMD_CAPABILITIES_PTP_WIDTH 0x1 /* enum */
  796. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  797. /* Enum values, see field(s): */
  798. /* CAPABILITIES_PORT0 */
  799. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  800. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  801. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  802. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  803. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  804. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  805. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  806. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  807. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  808. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  809. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  810. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  811. /***********************************/
  812. /* MC_CMD_DBI_READX
  813. * Read DBI register(s).
  814. */
  815. #define MC_CMD_DBI_READX 0x19
  816. /* MC_CMD_DBI_READX_IN msgrequest */
  817. #define MC_CMD_DBI_READX_IN_LENMIN 8
  818. #define MC_CMD_DBI_READX_IN_LENMAX 248
  819. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  820. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  821. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  822. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  823. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  824. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  825. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  826. /* MC_CMD_DBI_READX_OUT msgresponse */
  827. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  828. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  829. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  830. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  831. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  832. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  833. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  834. /***********************************/
  835. /* MC_CMD_SET_RAND_SEED
  836. * Set the 16byte seed for the MC pseudo-random generator.
  837. */
  838. #define MC_CMD_SET_RAND_SEED 0x1a
  839. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  840. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  841. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  842. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  843. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  844. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  845. /***********************************/
  846. /* MC_CMD_LTSSM_HIST
  847. * Retrieve the history of the PCIE LTSSM.
  848. */
  849. #define MC_CMD_LTSSM_HIST 0x1b
  850. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  851. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  852. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  853. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  854. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  855. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  856. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  857. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  858. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  859. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  860. /***********************************/
  861. /* MC_CMD_DRV_ATTACH
  862. * Inform MCPU that this port is managed on the host.
  863. */
  864. #define MC_CMD_DRV_ATTACH 0x1c
  865. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  866. #define MC_CMD_DRV_ATTACH_IN_LEN 8
  867. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  868. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  869. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  870. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  871. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  872. /***********************************/
  873. /* MC_CMD_NCSI_PROD
  874. * Trigger an NC-SI event.
  875. */
  876. #define MC_CMD_NCSI_PROD 0x1d
  877. /* MC_CMD_NCSI_PROD_IN msgrequest */
  878. #define MC_CMD_NCSI_PROD_IN_LEN 4
  879. #define MC_CMD_NCSI_PROD_IN_EVENTS_OFST 0
  880. #define MC_CMD_NCSI_PROD_LINKCHANGE 0x0 /* enum */
  881. #define MC_CMD_NCSI_PROD_RESET 0x1 /* enum */
  882. #define MC_CMD_NCSI_PROD_DRVATTACH 0x2 /* enum */
  883. #define MC_CMD_NCSI_PROD_IN_LINKCHANGE_LBN 0
  884. #define MC_CMD_NCSI_PROD_IN_LINKCHANGE_WIDTH 1
  885. #define MC_CMD_NCSI_PROD_IN_RESET_LBN 1
  886. #define MC_CMD_NCSI_PROD_IN_RESET_WIDTH 1
  887. #define MC_CMD_NCSI_PROD_IN_DRVATTACH_LBN 2
  888. #define MC_CMD_NCSI_PROD_IN_DRVATTACH_WIDTH 1
  889. /* MC_CMD_NCSI_PROD_OUT msgresponse */
  890. #define MC_CMD_NCSI_PROD_OUT_LEN 0
  891. /***********************************/
  892. /* MC_CMD_SHMUART
  893. * Route UART output to circular buffer in shared memory instead.
  894. */
  895. #define MC_CMD_SHMUART 0x1f
  896. /* MC_CMD_SHMUART_IN msgrequest */
  897. #define MC_CMD_SHMUART_IN_LEN 4
  898. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  899. /* MC_CMD_SHMUART_OUT msgresponse */
  900. #define MC_CMD_SHMUART_OUT_LEN 0
  901. /***********************************/
  902. /* MC_CMD_ENTITY_RESET
  903. * Generic per-port reset.
  904. */
  905. #define MC_CMD_ENTITY_RESET 0x20
  906. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  907. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  908. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  909. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  910. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  911. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  912. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  913. /***********************************/
  914. /* MC_CMD_PCIE_CREDITS
  915. * Read instantaneous and minimum flow control thresholds.
  916. */
  917. #define MC_CMD_PCIE_CREDITS 0x21
  918. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  919. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  920. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  921. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  922. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  923. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  924. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  925. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  926. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  927. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  928. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  929. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  930. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  931. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  932. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  933. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  934. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  935. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  936. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  937. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  938. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  939. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  940. /***********************************/
  941. /* MC_CMD_RXD_MONITOR
  942. * Get histogram of RX queue fill level.
  943. */
  944. #define MC_CMD_RXD_MONITOR 0x22
  945. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  946. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  947. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  948. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  949. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  950. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  951. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  952. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  953. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  954. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  955. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  956. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  957. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  958. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  959. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  960. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  961. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  962. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  963. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  964. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  965. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  966. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  967. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  968. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  969. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  970. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  971. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  972. /***********************************/
  973. /* MC_CMD_PUTS
  974. * puts(3) implementation over MCDI
  975. */
  976. #define MC_CMD_PUTS 0x23
  977. /* MC_CMD_PUTS_IN msgrequest */
  978. #define MC_CMD_PUTS_IN_LENMIN 13
  979. #define MC_CMD_PUTS_IN_LENMAX 255
  980. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  981. #define MC_CMD_PUTS_IN_DEST_OFST 0
  982. #define MC_CMD_PUTS_IN_UART_LBN 0
  983. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  984. #define MC_CMD_PUTS_IN_PORT_LBN 1
  985. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  986. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  987. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  988. #define MC_CMD_PUTS_IN_STRING_OFST 12
  989. #define MC_CMD_PUTS_IN_STRING_LEN 1
  990. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  991. #define MC_CMD_PUTS_IN_STRING_MAXNUM 243
  992. /* MC_CMD_PUTS_OUT msgresponse */
  993. #define MC_CMD_PUTS_OUT_LEN 0
  994. /***********************************/
  995. /* MC_CMD_GET_PHY_CFG
  996. * Report PHY configuration.
  997. */
  998. #define MC_CMD_GET_PHY_CFG 0x24
  999. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  1000. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  1001. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  1002. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  1003. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  1004. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  1005. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  1006. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  1007. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  1008. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  1009. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  1010. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  1011. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  1012. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  1013. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  1014. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  1015. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  1016. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  1017. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  1018. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  1019. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  1020. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  1021. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  1022. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  1023. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  1024. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  1025. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  1026. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  1027. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  1028. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  1029. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  1030. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  1031. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  1032. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  1033. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  1034. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  1035. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  1036. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  1037. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  1038. #define MC_CMD_PHY_CAP_AN_LBN 10
  1039. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  1040. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  1041. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  1042. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  1043. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  1044. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  1045. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  1046. #define MC_CMD_MEDIA_XAUI 0x1 /* enum */
  1047. #define MC_CMD_MEDIA_CX4 0x2 /* enum */
  1048. #define MC_CMD_MEDIA_KX4 0x3 /* enum */
  1049. #define MC_CMD_MEDIA_XFP 0x4 /* enum */
  1050. #define MC_CMD_MEDIA_SFP_PLUS 0x5 /* enum */
  1051. #define MC_CMD_MEDIA_BASE_T 0x6 /* enum */
  1052. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  1053. #define MC_CMD_MMD_CLAUSE22 0x0 /* enum */
  1054. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  1055. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  1056. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  1057. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  1058. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  1059. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  1060. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  1061. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d /* enum */
  1062. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  1063. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  1064. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  1065. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  1066. /***********************************/
  1067. /* MC_CMD_START_BIST
  1068. * Start a BIST test on the PHY.
  1069. */
  1070. #define MC_CMD_START_BIST 0x25
  1071. /* MC_CMD_START_BIST_IN msgrequest */
  1072. #define MC_CMD_START_BIST_IN_LEN 4
  1073. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  1074. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1 /* enum */
  1075. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2 /* enum */
  1076. #define MC_CMD_BPX_SERDES_BIST 0x3 /* enum */
  1077. #define MC_CMD_MC_LOOPBACK_BIST 0x4 /* enum */
  1078. #define MC_CMD_PHY_BIST 0x5 /* enum */
  1079. /* MC_CMD_START_BIST_OUT msgresponse */
  1080. #define MC_CMD_START_BIST_OUT_LEN 0
  1081. /***********************************/
  1082. /* MC_CMD_POLL_BIST
  1083. * Poll for BIST completion.
  1084. */
  1085. #define MC_CMD_POLL_BIST 0x26
  1086. /* MC_CMD_POLL_BIST_IN msgrequest */
  1087. #define MC_CMD_POLL_BIST_IN_LEN 0
  1088. /* MC_CMD_POLL_BIST_OUT msgresponse */
  1089. #define MC_CMD_POLL_BIST_OUT_LEN 8
  1090. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  1091. #define MC_CMD_POLL_BIST_RUNNING 0x1 /* enum */
  1092. #define MC_CMD_POLL_BIST_PASSED 0x2 /* enum */
  1093. #define MC_CMD_POLL_BIST_FAILED 0x3 /* enum */
  1094. #define MC_CMD_POLL_BIST_TIMEOUT 0x4 /* enum */
  1095. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  1096. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  1097. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  1098. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1099. /* Enum values, see field(s): */
  1100. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1101. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  1102. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  1103. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  1104. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  1105. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  1106. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1 /* enum */
  1107. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2 /* enum */
  1108. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3 /* enum */
  1109. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4 /* enum */
  1110. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9 /* enum */
  1111. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  1112. /* Enum values, see field(s): */
  1113. /* CABLE_STATUS_A */
  1114. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  1115. /* Enum values, see field(s): */
  1116. /* CABLE_STATUS_A */
  1117. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  1118. /* Enum values, see field(s): */
  1119. /* CABLE_STATUS_A */
  1120. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  1121. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  1122. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1123. /* Enum values, see field(s): */
  1124. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1125. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  1126. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0 /* enum */
  1127. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1 /* enum */
  1128. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2 /* enum */
  1129. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3 /* enum */
  1130. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4 /* enum */
  1131. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5 /* enum */
  1132. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6 /* enum */
  1133. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7 /* enum */
  1134. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8 /* enum */
  1135. /***********************************/
  1136. /* MC_CMD_FLUSH_RX_QUEUES
  1137. * Flush receive queue(s).
  1138. */
  1139. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  1140. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  1141. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  1142. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  1143. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  1144. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  1145. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  1146. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  1147. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  1148. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  1149. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  1150. /***********************************/
  1151. /* MC_CMD_GET_LOOPBACK_MODES
  1152. * Get port's loopback modes.
  1153. */
  1154. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  1155. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  1156. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  1157. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  1158. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 32
  1159. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  1160. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  1161. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  1162. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  1163. #define MC_CMD_LOOPBACK_NONE 0x0 /* enum */
  1164. #define MC_CMD_LOOPBACK_DATA 0x1 /* enum */
  1165. #define MC_CMD_LOOPBACK_GMAC 0x2 /* enum */
  1166. #define MC_CMD_LOOPBACK_XGMII 0x3 /* enum */
  1167. #define MC_CMD_LOOPBACK_XGXS 0x4 /* enum */
  1168. #define MC_CMD_LOOPBACK_XAUI 0x5 /* enum */
  1169. #define MC_CMD_LOOPBACK_GMII 0x6 /* enum */
  1170. #define MC_CMD_LOOPBACK_SGMII 0x7 /* enum */
  1171. #define MC_CMD_LOOPBACK_XGBR 0x8 /* enum */
  1172. #define MC_CMD_LOOPBACK_XFI 0x9 /* enum */
  1173. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa /* enum */
  1174. #define MC_CMD_LOOPBACK_GMII_FAR 0xb /* enum */
  1175. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc /* enum */
  1176. #define MC_CMD_LOOPBACK_XFI_FAR 0xd /* enum */
  1177. #define MC_CMD_LOOPBACK_GPHY 0xe /* enum */
  1178. #define MC_CMD_LOOPBACK_PHYXS 0xf /* enum */
  1179. #define MC_CMD_LOOPBACK_PCS 0x10 /* enum */
  1180. #define MC_CMD_LOOPBACK_PMAPMD 0x11 /* enum */
  1181. #define MC_CMD_LOOPBACK_XPORT 0x12 /* enum */
  1182. #define MC_CMD_LOOPBACK_XGMII_WS 0x13 /* enum */
  1183. #define MC_CMD_LOOPBACK_XAUI_WS 0x14 /* enum */
  1184. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 /* enum */
  1185. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 /* enum */
  1186. #define MC_CMD_LOOPBACK_GMII_WS 0x17 /* enum */
  1187. #define MC_CMD_LOOPBACK_XFI_WS 0x18 /* enum */
  1188. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 /* enum */
  1189. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a /* enum */
  1190. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  1191. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  1192. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  1193. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  1194. /* Enum values, see field(s): */
  1195. /* 100M */
  1196. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  1197. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  1198. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  1199. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  1200. /* Enum values, see field(s): */
  1201. /* 100M */
  1202. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  1203. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  1204. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  1205. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  1206. /* Enum values, see field(s): */
  1207. /* 100M */
  1208. /***********************************/
  1209. /* MC_CMD_GET_LINK
  1210. * Read the unified MAC/PHY link state.
  1211. */
  1212. #define MC_CMD_GET_LINK 0x29
  1213. /* MC_CMD_GET_LINK_IN msgrequest */
  1214. #define MC_CMD_GET_LINK_IN_LEN 0
  1215. /* MC_CMD_GET_LINK_OUT msgresponse */
  1216. #define MC_CMD_GET_LINK_OUT_LEN 28
  1217. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  1218. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  1219. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  1220. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  1221. /* Enum values, see field(s): */
  1222. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  1223. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  1224. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  1225. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  1226. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  1227. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  1228. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  1229. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  1230. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  1231. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  1232. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  1233. #define MC_CMD_FCNTL_OFF 0x0 /* enum */
  1234. #define MC_CMD_FCNTL_RESPOND 0x1 /* enum */
  1235. #define MC_CMD_FCNTL_BIDIR 0x2 /* enum */
  1236. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  1237. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  1238. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  1239. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  1240. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  1241. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  1242. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  1243. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  1244. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  1245. /***********************************/
  1246. /* MC_CMD_SET_LINK
  1247. * Write the unified MAC/PHY link configuration.
  1248. */
  1249. #define MC_CMD_SET_LINK 0x2a
  1250. /* MC_CMD_SET_LINK_IN msgrequest */
  1251. #define MC_CMD_SET_LINK_IN_LEN 16
  1252. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  1253. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  1254. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  1255. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  1256. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  1257. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  1258. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  1259. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  1260. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  1261. /* Enum values, see field(s): */
  1262. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  1263. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  1264. /* MC_CMD_SET_LINK_OUT msgresponse */
  1265. #define MC_CMD_SET_LINK_OUT_LEN 0
  1266. /***********************************/
  1267. /* MC_CMD_SET_ID_LED
  1268. * Set indentification LED state.
  1269. */
  1270. #define MC_CMD_SET_ID_LED 0x2b
  1271. /* MC_CMD_SET_ID_LED_IN msgrequest */
  1272. #define MC_CMD_SET_ID_LED_IN_LEN 4
  1273. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  1274. #define MC_CMD_LED_OFF 0x0 /* enum */
  1275. #define MC_CMD_LED_ON 0x1 /* enum */
  1276. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  1277. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  1278. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  1279. /***********************************/
  1280. /* MC_CMD_SET_MAC
  1281. * Set MAC configuration.
  1282. */
  1283. #define MC_CMD_SET_MAC 0x2c
  1284. /* MC_CMD_SET_MAC_IN msgrequest */
  1285. #define MC_CMD_SET_MAC_IN_LEN 24
  1286. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  1287. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  1288. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  1289. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  1290. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  1291. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  1292. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  1293. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  1294. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  1295. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  1296. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  1297. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  1298. /* MC_CMD_FCNTL_OFF 0x0 */
  1299. /* MC_CMD_FCNTL_RESPOND 0x1 */
  1300. /* MC_CMD_FCNTL_BIDIR 0x2 */
  1301. #define MC_CMD_FCNTL_AUTO 0x3 /* enum */
  1302. /* MC_CMD_SET_MAC_OUT msgresponse */
  1303. #define MC_CMD_SET_MAC_OUT_LEN 0
  1304. /***********************************/
  1305. /* MC_CMD_PHY_STATS
  1306. * Get generic PHY statistics.
  1307. */
  1308. #define MC_CMD_PHY_STATS 0x2d
  1309. /* MC_CMD_PHY_STATS_IN msgrequest */
  1310. #define MC_CMD_PHY_STATS_IN_LEN 8
  1311. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  1312. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  1313. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  1314. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  1315. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  1316. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  1317. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  1318. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  1319. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  1320. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  1321. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  1322. #define MC_CMD_OUI 0x0 /* enum */
  1323. #define MC_CMD_PMA_PMD_LINK_UP 0x1 /* enum */
  1324. #define MC_CMD_PMA_PMD_RX_FAULT 0x2 /* enum */
  1325. #define MC_CMD_PMA_PMD_TX_FAULT 0x3 /* enum */
  1326. #define MC_CMD_PMA_PMD_SIGNAL 0x4 /* enum */
  1327. #define MC_CMD_PMA_PMD_SNR_A 0x5 /* enum */
  1328. #define MC_CMD_PMA_PMD_SNR_B 0x6 /* enum */
  1329. #define MC_CMD_PMA_PMD_SNR_C 0x7 /* enum */
  1330. #define MC_CMD_PMA_PMD_SNR_D 0x8 /* enum */
  1331. #define MC_CMD_PCS_LINK_UP 0x9 /* enum */
  1332. #define MC_CMD_PCS_RX_FAULT 0xa /* enum */
  1333. #define MC_CMD_PCS_TX_FAULT 0xb /* enum */
  1334. #define MC_CMD_PCS_BER 0xc /* enum */
  1335. #define MC_CMD_PCS_BLOCK_ERRORS 0xd /* enum */
  1336. #define MC_CMD_PHYXS_LINK_UP 0xe /* enum */
  1337. #define MC_CMD_PHYXS_RX_FAULT 0xf /* enum */
  1338. #define MC_CMD_PHYXS_TX_FAULT 0x10 /* enum */
  1339. #define MC_CMD_PHYXS_ALIGN 0x11 /* enum */
  1340. #define MC_CMD_PHYXS_SYNC 0x12 /* enum */
  1341. #define MC_CMD_AN_LINK_UP 0x13 /* enum */
  1342. #define MC_CMD_AN_COMPLETE 0x14 /* enum */
  1343. #define MC_CMD_AN_10GBT_STATUS 0x15 /* enum */
  1344. #define MC_CMD_CL22_LINK_UP 0x16 /* enum */
  1345. #define MC_CMD_PHY_NSTATS 0x17 /* enum */
  1346. /***********************************/
  1347. /* MC_CMD_MAC_STATS
  1348. * Get generic MAC statistics.
  1349. */
  1350. #define MC_CMD_MAC_STATS 0x2e
  1351. /* MC_CMD_MAC_STATS_IN msgrequest */
  1352. #define MC_CMD_MAC_STATS_IN_LEN 16
  1353. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  1354. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  1355. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  1356. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  1357. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  1358. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  1359. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  1360. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  1361. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  1362. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  1363. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  1364. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  1365. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  1366. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  1367. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  1368. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  1369. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  1370. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  1371. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  1372. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  1373. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  1374. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  1375. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  1376. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  1377. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  1378. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  1379. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  1380. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  1381. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  1382. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  1383. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  1384. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  1385. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  1386. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  1387. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  1388. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  1389. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  1390. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  1391. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  1392. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  1393. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  1394. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  1395. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  1396. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  1397. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  1398. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  1399. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  1400. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  1401. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  1402. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  1403. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  1404. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  1405. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  1406. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  1407. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  1408. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  1409. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  1410. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  1411. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  1412. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  1413. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  1414. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  1415. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  1416. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  1417. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  1418. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  1419. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  1420. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  1421. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  1422. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  1423. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  1424. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  1425. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  1426. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  1427. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  1428. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  1429. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  1430. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  1431. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  1432. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  1433. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  1434. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  1435. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  1436. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  1437. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  1438. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  1439. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  1440. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  1441. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  1442. #define MC_CMD_GMAC_DMABUF_START 0x40 /* enum */
  1443. #define MC_CMD_GMAC_DMABUF_END 0x5f /* enum */
  1444. #define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
  1445. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  1446. /***********************************/
  1447. /* MC_CMD_SRIOV
  1448. * to be documented
  1449. */
  1450. #define MC_CMD_SRIOV 0x30
  1451. /* MC_CMD_SRIOV_IN msgrequest */
  1452. #define MC_CMD_SRIOV_IN_LEN 12
  1453. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  1454. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  1455. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  1456. /* MC_CMD_SRIOV_OUT msgresponse */
  1457. #define MC_CMD_SRIOV_OUT_LEN 8
  1458. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  1459. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  1460. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  1461. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  1462. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  1463. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  1464. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  1465. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  1466. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  1467. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  1468. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  1469. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  1470. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  1471. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  1472. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  1473. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  1474. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  1475. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  1476. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  1477. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  1478. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  1479. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  1480. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  1481. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  1482. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  1483. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  1484. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  1485. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  1486. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  1487. /***********************************/
  1488. /* MC_CMD_MEMCPY
  1489. * Perform memory copy operation.
  1490. */
  1491. #define MC_CMD_MEMCPY 0x31
  1492. /* MC_CMD_MEMCPY_IN msgrequest */
  1493. #define MC_CMD_MEMCPY_IN_LENMIN 32
  1494. #define MC_CMD_MEMCPY_IN_LENMAX 224
  1495. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  1496. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  1497. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  1498. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  1499. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  1500. /* MC_CMD_MEMCPY_OUT msgresponse */
  1501. #define MC_CMD_MEMCPY_OUT_LEN 0
  1502. /***********************************/
  1503. /* MC_CMD_WOL_FILTER_SET
  1504. * Set a WoL filter.
  1505. */
  1506. #define MC_CMD_WOL_FILTER_SET 0x32
  1507. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  1508. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  1509. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  1510. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  1511. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  1512. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  1513. #define MC_CMD_WOL_TYPE_MAGIC 0x0 /* enum */
  1514. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2 /* enum */
  1515. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3 /* enum */
  1516. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4 /* enum */
  1517. #define MC_CMD_WOL_TYPE_BITMAP 0x5 /* enum */
  1518. #define MC_CMD_WOL_TYPE_LINK 0x6 /* enum */
  1519. #define MC_CMD_WOL_TYPE_MAX 0x7 /* enum */
  1520. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  1521. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  1522. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  1523. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  1524. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  1525. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1526. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1527. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  1528. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  1529. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  1530. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  1531. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  1532. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  1533. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1534. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1535. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  1536. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  1537. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  1538. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  1539. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  1540. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  1541. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  1542. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  1543. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1544. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1545. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  1546. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  1547. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  1548. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  1549. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  1550. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  1551. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  1552. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  1553. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  1554. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  1555. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1556. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1557. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  1558. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  1559. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  1560. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  1561. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  1562. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  1563. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  1564. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  1565. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  1566. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  1567. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  1568. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  1569. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1570. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1571. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  1572. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  1573. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  1574. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  1575. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  1576. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  1577. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  1578. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  1579. /***********************************/
  1580. /* MC_CMD_WOL_FILTER_REMOVE
  1581. * Remove a WoL filter.
  1582. */
  1583. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  1584. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  1585. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  1586. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  1587. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  1588. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  1589. /***********************************/
  1590. /* MC_CMD_WOL_FILTER_RESET
  1591. * Reset (i.e. remove all) WoL filters.
  1592. */
  1593. #define MC_CMD_WOL_FILTER_RESET 0x34
  1594. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  1595. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  1596. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  1597. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  1598. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  1599. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  1600. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  1601. /***********************************/
  1602. /* MC_CMD_SET_MCAST_HASH
  1603. * Set the MCASH hash value.
  1604. */
  1605. #define MC_CMD_SET_MCAST_HASH 0x35
  1606. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  1607. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  1608. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  1609. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  1610. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  1611. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  1612. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  1613. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  1614. /***********************************/
  1615. /* MC_CMD_NVRAM_TYPES
  1616. * Get virtual NVRAM partitions information.
  1617. */
  1618. #define MC_CMD_NVRAM_TYPES 0x36
  1619. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  1620. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  1621. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  1622. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  1623. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  1624. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0 /* enum */
  1625. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1 /* enum */
  1626. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2 /* enum */
  1627. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3 /* enum */
  1628. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4 /* enum */
  1629. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5 /* enum */
  1630. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6 /* enum */
  1631. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7 /* enum */
  1632. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8 /* enum */
  1633. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9 /* enum */
  1634. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa /* enum */
  1635. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb /* enum */
  1636. #define MC_CMD_NVRAM_TYPE_LOG 0xc /* enum */
  1637. #define MC_CMD_NVRAM_TYPE_FPGA 0xd /* enum */
  1638. /***********************************/
  1639. /* MC_CMD_NVRAM_INFO
  1640. * Read info about a virtual NVRAM partition.
  1641. */
  1642. #define MC_CMD_NVRAM_INFO 0x37
  1643. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  1644. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  1645. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  1646. /* Enum values, see field(s): */
  1647. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1648. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  1649. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  1650. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  1651. /* Enum values, see field(s): */
  1652. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1653. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  1654. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  1655. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  1656. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  1657. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  1658. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  1659. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  1660. /***********************************/
  1661. /* MC_CMD_NVRAM_UPDATE_START
  1662. * Start a group of update operations on a virtual NVRAM partition.
  1663. */
  1664. #define MC_CMD_NVRAM_UPDATE_START 0x38
  1665. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
  1666. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  1667. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  1668. /* Enum values, see field(s): */
  1669. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1670. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  1671. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  1672. /***********************************/
  1673. /* MC_CMD_NVRAM_READ
  1674. * Read data from a virtual NVRAM partition.
  1675. */
  1676. #define MC_CMD_NVRAM_READ 0x39
  1677. /* MC_CMD_NVRAM_READ_IN msgrequest */
  1678. #define MC_CMD_NVRAM_READ_IN_LEN 12
  1679. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  1680. /* Enum values, see field(s): */
  1681. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1682. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  1683. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  1684. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  1685. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  1686. #define MC_CMD_NVRAM_READ_OUT_LENMAX 255
  1687. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  1688. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  1689. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  1690. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  1691. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 255
  1692. /***********************************/
  1693. /* MC_CMD_NVRAM_WRITE
  1694. * Write data to a virtual NVRAM partition.
  1695. */
  1696. #define MC_CMD_NVRAM_WRITE 0x3a
  1697. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  1698. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  1699. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 255
  1700. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  1701. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  1702. /* Enum values, see field(s): */
  1703. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1704. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  1705. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  1706. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  1707. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  1708. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  1709. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 243
  1710. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  1711. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  1712. /***********************************/
  1713. /* MC_CMD_NVRAM_ERASE
  1714. * Erase sector(s) from a virtual NVRAM partition.
  1715. */
  1716. #define MC_CMD_NVRAM_ERASE 0x3b
  1717. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  1718. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  1719. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  1720. /* Enum values, see field(s): */
  1721. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1722. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  1723. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  1724. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  1725. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  1726. /***********************************/
  1727. /* MC_CMD_NVRAM_UPDATE_FINISH
  1728. * Finish a group of update operations on a virtual NVRAM partition.
  1729. */
  1730. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  1731. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
  1732. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  1733. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  1734. /* Enum values, see field(s): */
  1735. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1736. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  1737. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
  1738. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  1739. /***********************************/
  1740. /* MC_CMD_REBOOT
  1741. * Reboot the MC.
  1742. */
  1743. #define MC_CMD_REBOOT 0x3d
  1744. /* MC_CMD_REBOOT_IN msgrequest */
  1745. #define MC_CMD_REBOOT_IN_LEN 4
  1746. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  1747. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  1748. /* MC_CMD_REBOOT_OUT msgresponse */
  1749. #define MC_CMD_REBOOT_OUT_LEN 0
  1750. /***********************************/
  1751. /* MC_CMD_SCHEDINFO
  1752. * Request scheduler info.
  1753. */
  1754. #define MC_CMD_SCHEDINFO 0x3e
  1755. /* MC_CMD_SCHEDINFO_IN msgrequest */
  1756. #define MC_CMD_SCHEDINFO_IN_LEN 0
  1757. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  1758. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  1759. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  1760. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  1761. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  1762. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  1763. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  1764. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  1765. /***********************************/
  1766. /* MC_CMD_REBOOT_MODE
  1767. */
  1768. #define MC_CMD_REBOOT_MODE 0x3f
  1769. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  1770. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  1771. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  1772. #define MC_CMD_REBOOT_MODE_NORMAL 0x0 /* enum */
  1773. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3 /* enum */
  1774. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  1775. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  1776. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  1777. /***********************************/
  1778. /* MC_CMD_SENSOR_INFO
  1779. * Returns information about every available sensor.
  1780. */
  1781. #define MC_CMD_SENSOR_INFO 0x41
  1782. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  1783. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  1784. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  1785. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 12
  1786. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  1787. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  1788. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  1789. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0 /* enum */
  1790. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1 /* enum */
  1791. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2 /* enum */
  1792. #define MC_CMD_SENSOR_PHY0_TEMP 0x3 /* enum */
  1793. #define MC_CMD_SENSOR_PHY0_COOLING 0x4 /* enum */
  1794. #define MC_CMD_SENSOR_PHY1_TEMP 0x5 /* enum */
  1795. #define MC_CMD_SENSOR_PHY1_COOLING 0x6 /* enum */
  1796. #define MC_CMD_SENSOR_IN_1V0 0x7 /* enum */
  1797. #define MC_CMD_SENSOR_IN_1V2 0x8 /* enum */
  1798. #define MC_CMD_SENSOR_IN_1V8 0x9 /* enum */
  1799. #define MC_CMD_SENSOR_IN_2V5 0xa /* enum */
  1800. #define MC_CMD_SENSOR_IN_3V3 0xb /* enum */
  1801. #define MC_CMD_SENSOR_IN_12V0 0xc /* enum */
  1802. #define MC_CMD_SENSOR_IN_1V2A 0xd /* enum */
  1803. #define MC_CMD_SENSOR_IN_VREF 0xe /* enum */
  1804. #define MC_CMD_SENSOR_ENTRY_OFST 4
  1805. #define MC_CMD_SENSOR_ENTRY_LEN 8
  1806. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  1807. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  1808. #define MC_CMD_SENSOR_ENTRY_MINNUM 1
  1809. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  1810. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  1811. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  1812. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  1813. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  1814. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  1815. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  1816. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  1817. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  1818. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  1819. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  1820. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  1821. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  1822. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  1823. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  1824. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  1825. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  1826. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  1827. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  1828. /***********************************/
  1829. /* MC_CMD_READ_SENSORS
  1830. * Returns the current reading from each sensor.
  1831. */
  1832. #define MC_CMD_READ_SENSORS 0x42
  1833. /* MC_CMD_READ_SENSORS_IN msgrequest */
  1834. #define MC_CMD_READ_SENSORS_IN_LEN 8
  1835. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  1836. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  1837. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  1838. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  1839. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  1840. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  1841. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  1842. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 3
  1843. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  1844. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  1845. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  1846. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  1847. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  1848. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  1849. #define MC_CMD_SENSOR_STATE_OK 0x0 /* enum */
  1850. #define MC_CMD_SENSOR_STATE_WARNING 0x1 /* enum */
  1851. #define MC_CMD_SENSOR_STATE_FATAL 0x2 /* enum */
  1852. #define MC_CMD_SENSOR_STATE_BROKEN 0x3 /* enum */
  1853. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  1854. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  1855. /***********************************/
  1856. /* MC_CMD_GET_PHY_STATE
  1857. * Report current state of PHY.
  1858. */
  1859. #define MC_CMD_GET_PHY_STATE 0x43
  1860. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  1861. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  1862. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  1863. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  1864. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  1865. #define MC_CMD_PHY_STATE_OK 0x1 /* enum */
  1866. #define MC_CMD_PHY_STATE_ZOMBIE 0x2 /* enum */
  1867. /***********************************/
  1868. /* MC_CMD_SETUP_8021QBB
  1869. * 802.1Qbb control.
  1870. */
  1871. #define MC_CMD_SETUP_8021QBB 0x44
  1872. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  1873. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  1874. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  1875. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  1876. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  1877. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  1878. /***********************************/
  1879. /* MC_CMD_WOL_FILTER_GET
  1880. * Retrieve ID of any WoL filters.
  1881. */
  1882. #define MC_CMD_WOL_FILTER_GET 0x45
  1883. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  1884. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  1885. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  1886. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  1887. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  1888. /***********************************/
  1889. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  1890. * Add a protocol offload to NIC for lights-out state.
  1891. */
  1892. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  1893. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  1894. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  1895. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  1896. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  1897. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  1898. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  1899. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  1900. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  1901. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  1902. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  1903. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  1904. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  1905. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  1906. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  1907. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  1908. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  1909. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  1910. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  1911. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  1912. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  1913. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  1914. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  1915. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  1916. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  1917. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  1918. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  1919. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  1920. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  1921. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  1922. /***********************************/
  1923. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  1924. * Remove a protocol offload from NIC for lights-out state.
  1925. */
  1926. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  1927. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  1928. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  1929. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  1930. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  1931. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  1932. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  1933. /***********************************/
  1934. /* MC_CMD_MAC_RESET_RESTORE
  1935. * Restore MAC after block reset.
  1936. */
  1937. #define MC_CMD_MAC_RESET_RESTORE 0x48
  1938. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  1939. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  1940. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  1941. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  1942. /***********************************/
  1943. /* MC_CMD_TESTASSERT
  1944. */
  1945. #define MC_CMD_TESTASSERT 0x49
  1946. /* MC_CMD_TESTASSERT_IN msgrequest */
  1947. #define MC_CMD_TESTASSERT_IN_LEN 0
  1948. /* MC_CMD_TESTASSERT_OUT msgresponse */
  1949. #define MC_CMD_TESTASSERT_OUT_LEN 0
  1950. /***********************************/
  1951. /* MC_CMD_WORKAROUND
  1952. * Enable/Disable a given workaround.
  1953. */
  1954. #define MC_CMD_WORKAROUND 0x4a
  1955. /* MC_CMD_WORKAROUND_IN msgrequest */
  1956. #define MC_CMD_WORKAROUND_IN_LEN 8
  1957. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  1958. #define MC_CMD_WORKAROUND_BUG17230 0x1 /* enum */
  1959. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  1960. /* MC_CMD_WORKAROUND_OUT msgresponse */
  1961. #define MC_CMD_WORKAROUND_OUT_LEN 0
  1962. /***********************************/
  1963. /* MC_CMD_GET_PHY_MEDIA_INFO
  1964. * Read media-specific data from PHY.
  1965. */
  1966. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  1967. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  1968. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  1969. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  1970. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  1971. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  1972. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 255
  1973. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  1974. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  1975. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  1976. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  1977. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  1978. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 251
  1979. /***********************************/
  1980. /* MC_CMD_NVRAM_TEST
  1981. * Test a particular NVRAM partition.
  1982. */
  1983. #define MC_CMD_NVRAM_TEST 0x4c
  1984. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  1985. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  1986. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  1987. /* Enum values, see field(s): */
  1988. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1989. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  1990. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  1991. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  1992. #define MC_CMD_NVRAM_TEST_PASS 0x0 /* enum */
  1993. #define MC_CMD_NVRAM_TEST_FAIL 0x1 /* enum */
  1994. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2 /* enum */
  1995. /***********************************/
  1996. /* MC_CMD_MRSFP_TWEAK
  1997. * Read status and/or set parameters for the 'mrsfp' driver.
  1998. */
  1999. #define MC_CMD_MRSFP_TWEAK 0x4d
  2000. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  2001. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  2002. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  2003. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  2004. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  2005. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  2006. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  2007. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  2008. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  2009. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  2010. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  2011. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  2012. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  2013. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0 /* enum */
  2014. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1 /* enum */
  2015. /***********************************/
  2016. /* MC_CMD_SENSOR_SET_LIMS
  2017. * Adjusts the sensor limits.
  2018. */
  2019. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  2020. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  2021. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  2022. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  2023. /* Enum values, see field(s): */
  2024. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  2025. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  2026. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  2027. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  2028. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  2029. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  2030. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  2031. /***********************************/
  2032. /* MC_CMD_GET_RESOURCE_LIMITS
  2033. */
  2034. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  2035. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  2036. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  2037. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  2038. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  2039. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  2040. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  2041. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  2042. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  2043. /* MC_CMD_RESOURCE_SPECIFIER enum */
  2044. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff /* enum */
  2045. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe /* enum */
  2046. #endif /* MCDI_PCOL_H */