board-magicpanelr2.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * linux/arch/sh/boards/magicpanel/setup.c
  3. *
  4. * Copyright (C) 2007 Markus Brunner, Mark Jonas
  5. *
  6. * Magic Panel Release 2 board setup
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <linux/smsc911x.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/physmap.h>
  21. #include <linux/mtd/map.h>
  22. #include <mach/magicpanelr2.h>
  23. #include <asm/heartbeat.h>
  24. #include <cpu/sh7720.h>
  25. #define LAN9115_READY (__raw_readl(0xA8000084UL) & 0x00000001UL)
  26. /* Wait until reset finished. Timeout is 100ms. */
  27. static int __init ethernet_reset_finished(void)
  28. {
  29. int i;
  30. if (LAN9115_READY)
  31. return 1;
  32. for (i = 0; i < 10; ++i) {
  33. mdelay(10);
  34. if (LAN9115_READY)
  35. return 1;
  36. }
  37. return 0;
  38. }
  39. static void __init reset_ethernet(void)
  40. {
  41. /* PMDR: LAN_RESET=on */
  42. CLRBITS_OUTB(0x10, PORT_PMDR);
  43. udelay(200);
  44. /* PMDR: LAN_RESET=off */
  45. SETBITS_OUTB(0x10, PORT_PMDR);
  46. }
  47. static void __init setup_chip_select(void)
  48. {
  49. /* CS2: LAN (0x08000000 - 0x0bffffff) */
  50. /* no idle cycles, normal space, 8 bit data bus */
  51. __raw_writel(0x36db0400, CS2BCR);
  52. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  53. __raw_writel(0x000003c0, CS2WCR);
  54. /* CS4: CAN1 (0xb0000000 - 0xb3ffffff) */
  55. /* no idle cycles, normal space, 8 bit data bus */
  56. __raw_writel(0x00000200, CS4BCR);
  57. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  58. __raw_writel(0x00100981, CS4WCR);
  59. /* CS5a: CAN2 (0xb4000000 - 0xb5ffffff) */
  60. /* no idle cycles, normal space, 8 bit data bus */
  61. __raw_writel(0x00000200, CS5ABCR);
  62. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  63. __raw_writel(0x00100981, CS5AWCR);
  64. /* CS5b: CAN3 (0xb6000000 - 0xb7ffffff) */
  65. /* no idle cycles, normal space, 8 bit data bus */
  66. __raw_writel(0x00000200, CS5BBCR);
  67. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  68. __raw_writel(0x00100981, CS5BWCR);
  69. /* CS6a: Rotary (0xb8000000 - 0xb9ffffff) */
  70. /* no idle cycles, normal space, 8 bit data bus */
  71. __raw_writel(0x00000200, CS6ABCR);
  72. /* (SW:1.5 WR:3 HW:1.5), no ext. wait */
  73. __raw_writel(0x001009C1, CS6AWCR);
  74. }
  75. static void __init setup_port_multiplexing(void)
  76. {
  77. /* A7 GPO(LED8); A6 GPO(LED7); A5 GPO(LED6); A4 GPO(LED5);
  78. * A3 GPO(LED4); A2 GPO(LED3); A1 GPO(LED2); A0 GPO(LED1);
  79. */
  80. __raw_writew(0x5555, PORT_PACR); /* 01 01 01 01 01 01 01 01 */
  81. /* B7 GPO(RST4); B6 GPO(RST3); B5 GPO(RST2); B4 GPO(RST1);
  82. * B3 GPO(PB3); B2 GPO(PB2); B1 GPO(PB1); B0 GPO(PB0);
  83. */
  84. __raw_writew(0x5555, PORT_PBCR); /* 01 01 01 01 01 01 01 01 */
  85. /* C7 GPO(PC7); C6 GPO(PC6); C5 GPO(PC5); C4 GPO(PC4);
  86. * C3 LCD_DATA3; C2 LCD_DATA2; C1 LCD_DATA1; C0 LCD_DATA0;
  87. */
  88. __raw_writew(0x5500, PORT_PCCR); /* 01 01 01 01 00 00 00 00 */
  89. /* D7 GPO(PD7); D6 GPO(PD6); D5 GPO(PD5); D4 GPO(PD4);
  90. * D3 GPO(PD3); D2 GPO(PD2); D1 GPO(PD1); D0 GPO(PD0);
  91. */
  92. __raw_writew(0x5555, PORT_PDCR); /* 01 01 01 01 01 01 01 01 */
  93. /* E7 (x); E6 GPI(nu); E5 GPI(nu); E4 LCD_M_DISP;
  94. * E3 LCD_CL1; E2 LCD_CL2; E1 LCD_DON; E0 LCD_FLM;
  95. */
  96. __raw_writew(0x3C00, PORT_PECR); /* 00 11 11 00 00 00 00 00 */
  97. /* F7 (x); F6 DA1(VLCD); F5 DA0(nc); F4 AN3;
  98. * F3 AN2(MID_AD); F2 AN1(EARTH_AD); F1 AN0(TEMP); F0 GPI+(nc);
  99. */
  100. __raw_writew(0x0002, PORT_PFCR); /* 00 00 00 00 00 00 00 10 */
  101. /* G7 (x); G6 IRQ5(TOUCH_BUSY); G5 IRQ4(TOUCH_IRQ); G4 GPI(KEY2);
  102. * G3 GPI(KEY1); G2 GPO(LED11); G1 GPO(LED10); G0 GPO(LED9);
  103. */
  104. __raw_writew(0x03D5, PORT_PGCR); /* 00 00 00 11 11 01 01 01 */
  105. /* H7 (x); H6 /RAS(BRAS); H5 /CAS(BCAS); H4 CKE(BCKE);
  106. * H3 GPO(EARTH_OFF); H2 GPO(EARTH_TEST); H1 USB2_PWR; H0 USB1_PWR;
  107. */
  108. __raw_writew(0x0050, PORT_PHCR); /* 00 00 00 00 01 01 00 00 */
  109. /* J7 (x); J6 AUDCK; J5 ASEBRKAK; J4 AUDATA3;
  110. * J3 AUDATA2; J2 AUDATA1; J1 AUDATA0; J0 AUDSYNC;
  111. */
  112. __raw_writew(0x0000, PORT_PJCR); /* 00 00 00 00 00 00 00 00 */
  113. /* K7 (x); K6 (x); K5 (x); K4 (x);
  114. * K3 PINT7(/PWR2); K2 PINT6(/PWR1); K1 PINT5(nu); K0 PINT4(FLASH_READY)
  115. */
  116. __raw_writew(0x00FF, PORT_PKCR); /* 00 00 00 00 11 11 11 11 */
  117. /* L7 TRST; L6 TMS; L5 TDO; L4 TDI;
  118. * L3 TCK; L2 (x); L1 (x); L0 (x);
  119. */
  120. __raw_writew(0x0000, PORT_PLCR); /* 00 00 00 00 00 00 00 00 */
  121. /* M7 GPO(CURRENT_SINK); M6 GPO(PWR_SWITCH); M5 GPO(LAN_SPEED);
  122. * M4 GPO(LAN_RESET); M3 GPO(BUZZER); M2 GPO(LCD_BL);
  123. * M1 CS5B(CAN3_CS); M0 GPI+(nc);
  124. */
  125. __raw_writew(0x5552, PORT_PMCR); /* 01 01 01 01 01 01 00 10 */
  126. /* CURRENT_SINK=off, PWR_SWITCH=off, LAN_SPEED=100MBit,
  127. * LAN_RESET=off, BUZZER=off, LCD_BL=off
  128. */
  129. #if CONFIG_SH_MAGIC_PANEL_R2_VERSION == 2
  130. __raw_writeb(0x30, PORT_PMDR);
  131. #elif CONFIG_SH_MAGIC_PANEL_R2_VERSION == 3
  132. __raw_writeb(0xF0, PORT_PMDR);
  133. #else
  134. #error Unknown revision of PLATFORM_MP_R2
  135. #endif
  136. /* P7 (x); P6 (x); P5 (x);
  137. * P4 GPO(nu); P3 IRQ3(LAN_IRQ); P2 IRQ2(CAN3_IRQ);
  138. * P1 IRQ1(CAN2_IRQ); P0 IRQ0(CAN1_IRQ)
  139. */
  140. __raw_writew(0x0100, PORT_PPCR); /* 00 00 00 01 00 00 00 00 */
  141. __raw_writeb(0x10, PORT_PPDR);
  142. /* R7 A25; R6 A24; R5 A23; R4 A22;
  143. * R3 A21; R2 A20; R1 A19; R0 A0;
  144. */
  145. gpio_request(GPIO_FN_A25, NULL);
  146. gpio_request(GPIO_FN_A24, NULL);
  147. gpio_request(GPIO_FN_A23, NULL);
  148. gpio_request(GPIO_FN_A22, NULL);
  149. gpio_request(GPIO_FN_A21, NULL);
  150. gpio_request(GPIO_FN_A20, NULL);
  151. gpio_request(GPIO_FN_A19, NULL);
  152. gpio_request(GPIO_FN_A0, NULL);
  153. /* S7 (x); S6 (x); S5 (x); S4 GPO(EEPROM_CS2);
  154. * S3 GPO(EEPROM_CS1); S2 SIOF0_TXD; S1 SIOF0_RXD; S0 SIOF0_SCK;
  155. */
  156. __raw_writew(0x0140, PORT_PSCR); /* 00 00 00 01 01 00 00 00 */
  157. /* T7 (x); T6 (x); T5 (x); T4 COM1_CTS;
  158. * T3 COM1_RTS; T2 COM1_TXD; T1 COM1_RXD; T0 GPO(WDOG)
  159. */
  160. __raw_writew(0x0001, PORT_PTCR); /* 00 00 00 00 00 00 00 01 */
  161. /* U7 (x); U6 (x); U5 (x); U4 GPI+(/AC_FAULT);
  162. * U3 GPO(TOUCH_CS); U2 TOUCH_TXD; U1 TOUCH_RXD; U0 TOUCH_SCK;
  163. */
  164. __raw_writew(0x0240, PORT_PUCR); /* 00 00 00 10 01 00 00 00 */
  165. /* V7 (x); V6 (x); V5 (x); V4 GPO(MID2);
  166. * V3 GPO(MID1); V2 CARD_TxD; V1 CARD_RxD; V0 GPI+(/BAT_FAULT);
  167. */
  168. __raw_writew(0x0142, PORT_PVCR); /* 00 00 00 01 01 00 00 10 */
  169. }
  170. static void __init mpr2_setup(char **cmdline_p)
  171. {
  172. /* set Pin Select Register A:
  173. * /PCC_CD1, /PCC_CD2, PCC_BVD1, PCC_BVD2,
  174. * /IOIS16, IRQ4, IRQ5, USB1d_SUSPEND
  175. */
  176. __raw_writew(0xAABC, PORT_PSELA);
  177. /* set Pin Select Register B:
  178. * /SCIF0_RTS, /SCIF0_CTS, LCD_VCPWC,
  179. * LCD_VEPWC, IIC_SDA, IIC_SCL, Reserved
  180. */
  181. __raw_writew(0x3C00, PORT_PSELB);
  182. /* set Pin Select Register C:
  183. * SIOF1_SCK, SIOF1_RxD, SCIF1_RxD, SCIF1_TxD, Reserved
  184. */
  185. __raw_writew(0x0000, PORT_PSELC);
  186. /* set Pin Select Register D: Reserved, SIOF1_TxD, Reserved, SIOF1_MCLK,
  187. * Reserved, SIOF1_SYNC, Reserved, SCIF1_SCK, Reserved
  188. */
  189. __raw_writew(0x0000, PORT_PSELD);
  190. /* set USB TxRx Control: Reserved, DRV, Reserved, USB_TRANS, USB_SEL */
  191. __raw_writew(0x0101, PORT_UTRCTL);
  192. /* set USB Clock Control: USSCS, USSTB, Reserved (HighByte always A5) */
  193. __raw_writew(0xA5C0, PORT_UCLKCR_W);
  194. setup_chip_select();
  195. setup_port_multiplexing();
  196. reset_ethernet();
  197. printk(KERN_INFO "Magic Panel Release 2 A.%i\n",
  198. CONFIG_SH_MAGIC_PANEL_R2_VERSION);
  199. if (ethernet_reset_finished() == 0)
  200. printk(KERN_WARNING "Ethernet not ready\n");
  201. }
  202. static struct resource smsc911x_resources[] = {
  203. [0] = {
  204. .start = 0xa8000000,
  205. .end = 0xabffffff,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. [1] = {
  209. .start = 35,
  210. .end = 35,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. };
  214. static struct smsc911x_platform_config smsc911x_config = {
  215. .phy_interface = PHY_INTERFACE_MODE_MII,
  216. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  217. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  218. .flags = SMSC911X_USE_32BIT,
  219. };
  220. static struct platform_device smsc911x_device = {
  221. .name = "smsc911x",
  222. .id = -1,
  223. .num_resources = ARRAY_SIZE(smsc911x_resources),
  224. .resource = smsc911x_resources,
  225. .dev = {
  226. .platform_data = &smsc911x_config,
  227. },
  228. };
  229. static struct resource heartbeat_resources[] = {
  230. [0] = {
  231. .start = PA_LED,
  232. .end = PA_LED,
  233. .flags = IORESOURCE_MEM,
  234. },
  235. };
  236. static struct heartbeat_data heartbeat_data = {
  237. .flags = HEARTBEAT_INVERTED,
  238. };
  239. static struct platform_device heartbeat_device = {
  240. .name = "heartbeat",
  241. .id = -1,
  242. .dev = {
  243. .platform_data = &heartbeat_data,
  244. },
  245. .num_resources = ARRAY_SIZE(heartbeat_resources),
  246. .resource = heartbeat_resources,
  247. };
  248. static struct mtd_partition mpr2_partitions[] = {
  249. /* Reserved for bootloader, read-only */
  250. {
  251. .name = "Bootloader",
  252. .offset = 0x00000000UL,
  253. .size = MPR2_MTD_BOOTLOADER_SIZE,
  254. .mask_flags = MTD_WRITEABLE,
  255. },
  256. /* Reserved for kernel image */
  257. {
  258. .name = "Kernel",
  259. .offset = MTDPART_OFS_NXTBLK,
  260. .size = MPR2_MTD_KERNEL_SIZE,
  261. },
  262. /* Rest is used for Flash FS */
  263. {
  264. .name = "Flash_FS",
  265. .offset = MTDPART_OFS_NXTBLK,
  266. .size = MTDPART_SIZ_FULL,
  267. }
  268. };
  269. static struct physmap_flash_data flash_data = {
  270. .parts = mpr2_partitions,
  271. .nr_parts = ARRAY_SIZE(mpr2_partitions),
  272. .width = 2,
  273. };
  274. static struct resource flash_resource = {
  275. .start = 0x00000000,
  276. .end = 0x2000000UL,
  277. .flags = IORESOURCE_MEM,
  278. };
  279. static struct platform_device flash_device = {
  280. .name = "physmap-flash",
  281. .id = -1,
  282. .resource = &flash_resource,
  283. .num_resources = 1,
  284. .dev = {
  285. .platform_data = &flash_data,
  286. },
  287. };
  288. /*
  289. * Add all resources to the platform_device
  290. */
  291. static struct platform_device *mpr2_devices[] __initdata = {
  292. &heartbeat_device,
  293. &smsc911x_device,
  294. &flash_device,
  295. };
  296. static int __init mpr2_devices_setup(void)
  297. {
  298. return platform_add_devices(mpr2_devices, ARRAY_SIZE(mpr2_devices));
  299. }
  300. device_initcall(mpr2_devices_setup);
  301. /*
  302. * Initialize IRQ setting
  303. */
  304. static void __init init_mpr2_IRQ(void)
  305. {
  306. plat_irq_setup_pins(IRQ_MODE_IRQ); /* install handlers for IRQ0-5 */
  307. irq_set_irq_type(32, IRQ_TYPE_LEVEL_LOW); /* IRQ0 CAN1 */
  308. irq_set_irq_type(33, IRQ_TYPE_LEVEL_LOW); /* IRQ1 CAN2 */
  309. irq_set_irq_type(34, IRQ_TYPE_LEVEL_LOW); /* IRQ2 CAN3 */
  310. irq_set_irq_type(35, IRQ_TYPE_LEVEL_LOW); /* IRQ3 SMSC9115 */
  311. irq_set_irq_type(36, IRQ_TYPE_EDGE_RISING); /* IRQ4 touchscreen */
  312. irq_set_irq_type(37, IRQ_TYPE_EDGE_FALLING); /* IRQ5 touchscreen */
  313. intc_set_priority(32, 13); /* IRQ0 CAN1 */
  314. intc_set_priority(33, 13); /* IRQ0 CAN2 */
  315. intc_set_priority(34, 13); /* IRQ0 CAN3 */
  316. intc_set_priority(35, 6); /* IRQ3 SMSC9115 */
  317. }
  318. /*
  319. * The Machine Vector
  320. */
  321. static struct sh_machine_vector mv_mpr2 __initmv = {
  322. .mv_name = "mpr2",
  323. .mv_setup = mpr2_setup,
  324. .mv_init_irq = init_mpr2_IRQ,
  325. };