mmu-book3e.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. #ifndef _ASM_POWERPC_MMU_BOOK3E_H_
  2. #define _ASM_POWERPC_MMU_BOOK3E_H_
  3. /*
  4. * Freescale Book-E/Book-3e (ISA 2.06+) MMU support
  5. */
  6. /* Book-3e defined page sizes */
  7. #define BOOK3E_PAGESZ_1K 0
  8. #define BOOK3E_PAGESZ_2K 1
  9. #define BOOK3E_PAGESZ_4K 2
  10. #define BOOK3E_PAGESZ_8K 3
  11. #define BOOK3E_PAGESZ_16K 4
  12. #define BOOK3E_PAGESZ_32K 5
  13. #define BOOK3E_PAGESZ_64K 6
  14. #define BOOK3E_PAGESZ_128K 7
  15. #define BOOK3E_PAGESZ_256K 8
  16. #define BOOK3E_PAGESZ_512K 9
  17. #define BOOK3E_PAGESZ_1M 10
  18. #define BOOK3E_PAGESZ_2M 11
  19. #define BOOK3E_PAGESZ_4M 12
  20. #define BOOK3E_PAGESZ_8M 13
  21. #define BOOK3E_PAGESZ_16M 14
  22. #define BOOK3E_PAGESZ_32M 15
  23. #define BOOK3E_PAGESZ_64M 16
  24. #define BOOK3E_PAGESZ_128M 17
  25. #define BOOK3E_PAGESZ_256M 18
  26. #define BOOK3E_PAGESZ_512M 19
  27. #define BOOK3E_PAGESZ_1GB 20
  28. #define BOOK3E_PAGESZ_2GB 21
  29. #define BOOK3E_PAGESZ_4GB 22
  30. #define BOOK3E_PAGESZ_8GB 23
  31. #define BOOK3E_PAGESZ_16GB 24
  32. #define BOOK3E_PAGESZ_32GB 25
  33. #define BOOK3E_PAGESZ_64GB 26
  34. #define BOOK3E_PAGESZ_128GB 27
  35. #define BOOK3E_PAGESZ_256GB 28
  36. #define BOOK3E_PAGESZ_512GB 29
  37. #define BOOK3E_PAGESZ_1TB 30
  38. #define BOOK3E_PAGESZ_2TB 31
  39. /* MAS registers bit definitions */
  40. #define MAS0_TLBSEL(x) (((x) << 28) & 0x30000000)
  41. #define MAS0_ESEL_MASK 0x0FFF0000
  42. #define MAS0_ESEL_SHIFT 16
  43. #define MAS0_ESEL(x) (((x) << MAS0_ESEL_SHIFT) & MAS0_ESEL_MASK)
  44. #define MAS0_NV(x) ((x) & 0x00000FFF)
  45. #define MAS0_HES 0x00004000
  46. #define MAS0_WQ_ALLWAYS 0x00000000
  47. #define MAS0_WQ_COND 0x00001000
  48. #define MAS0_WQ_CLR_RSRV 0x00002000
  49. #define MAS1_VALID 0x80000000
  50. #define MAS1_IPROT 0x40000000
  51. #define MAS1_TID(x) (((x) << 16) & 0x3FFF0000)
  52. #define MAS1_IND 0x00002000
  53. #define MAS1_TS 0x00001000
  54. #define MAS1_TSIZE_MASK 0x00000f80
  55. #define MAS1_TSIZE_SHIFT 7
  56. #define MAS1_TSIZE(x) (((x) << MAS1_TSIZE_SHIFT) & MAS1_TSIZE_MASK)
  57. #define MAS2_EPN 0xFFFFF000
  58. #define MAS2_X0 0x00000040
  59. #define MAS2_X1 0x00000020
  60. #define MAS2_W 0x00000010
  61. #define MAS2_I 0x00000008
  62. #define MAS2_M 0x00000004
  63. #define MAS2_G 0x00000002
  64. #define MAS2_E 0x00000001
  65. #define MAS2_WIMGE_MASK 0x0000001f
  66. #define MAS2_EPN_MASK(size) (~0 << (size + 10))
  67. #define MAS2_VAL(addr, size, flags) ((addr) & MAS2_EPN_MASK(size) | (flags))
  68. #define MAS3_RPN 0xFFFFF000
  69. #define MAS3_U0 0x00000200
  70. #define MAS3_U1 0x00000100
  71. #define MAS3_U2 0x00000080
  72. #define MAS3_U3 0x00000040
  73. #define MAS3_UX 0x00000020
  74. #define MAS3_SX 0x00000010
  75. #define MAS3_UW 0x00000008
  76. #define MAS3_SW 0x00000004
  77. #define MAS3_UR 0x00000002
  78. #define MAS3_SR 0x00000001
  79. #define MAS3_BAP_MASK 0x0000003f
  80. #define MAS3_SPSIZE 0x0000003e
  81. #define MAS3_SPSIZE_SHIFT 1
  82. #define MAS4_TLBSELD(x) MAS0_TLBSEL(x)
  83. #define MAS4_INDD 0x00008000 /* Default IND */
  84. #define MAS4_TSIZED(x) MAS1_TSIZE(x)
  85. #define MAS4_X0D 0x00000040
  86. #define MAS4_X1D 0x00000020
  87. #define MAS4_WD 0x00000010
  88. #define MAS4_ID 0x00000008
  89. #define MAS4_MD 0x00000004
  90. #define MAS4_GD 0x00000002
  91. #define MAS4_ED 0x00000001
  92. #define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
  93. #define MAS4_WIMGED_SHIFT 0
  94. #define MAS4_VLED MAS4_X1D /* Default VLE */
  95. #define MAS4_ACMD 0x000000c0 /* Default ACM */
  96. #define MAS4_ACMD_SHIFT 6
  97. #define MAS4_TSIZED_MASK 0x00000f80 /* Default TSIZE */
  98. #define MAS4_TSIZED_SHIFT 7
  99. #define MAS6_SPID0 0x3FFF0000
  100. #define MAS6_SPID1 0x00007FFE
  101. #define MAS6_ISIZE(x) MAS1_TSIZE(x)
  102. #define MAS6_SAS 0x00000001
  103. #define MAS6_SPID MAS6_SPID0
  104. #define MAS6_SIND 0x00000002 /* Indirect page */
  105. #define MAS6_SIND_SHIFT 1
  106. #define MAS6_SPID_MASK 0x3fff0000
  107. #define MAS6_SPID_SHIFT 16
  108. #define MAS6_ISIZE_MASK 0x00000f80
  109. #define MAS6_ISIZE_SHIFT 7
  110. #define MAS7_RPN 0xFFFFFFFF
  111. /* Bit definitions for MMUCFG */
  112. #define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
  113. #define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
  114. #define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
  115. #define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */
  116. #define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */
  117. #define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */
  118. #define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */
  119. #define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */
  120. #define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */
  121. /* Bit definitions for MMUCSR0 */
  122. #define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
  123. #define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
  124. #define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
  125. #define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
  126. #define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
  127. MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
  128. #define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
  129. #define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
  130. #define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
  131. #define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
  132. /* MMUCFG bits */
  133. #define MMUCFG_MAVN_NASK 0x00000003
  134. #define MMUCFG_MAVN_V1_0 0x00000000
  135. #define MMUCFG_MAVN_V2_0 0x00000001
  136. #define MMUCFG_NTLB_MASK 0x0000000c
  137. #define MMUCFG_NTLB_SHIFT 2
  138. #define MMUCFG_PIDSIZE_MASK 0x000007c0
  139. #define MMUCFG_PIDSIZE_SHIFT 6
  140. #define MMUCFG_TWC 0x00008000
  141. #define MMUCFG_LRAT 0x00010000
  142. #define MMUCFG_RASIZE_MASK 0x00fe0000
  143. #define MMUCFG_RASIZE_SHIFT 17
  144. #define MMUCFG_LPIDSIZE_MASK 0x0f000000
  145. #define MMUCFG_LPIDSIZE_SHIFT 24
  146. /* TLBnCFG encoding */
  147. #define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
  148. #define TLBnCFG_HES 0x00002000 /* HW select supported */
  149. #define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
  150. #define TLBnCFG_GTWE 0x00010000 /* Guest can write */
  151. #define TLBnCFG_IND 0x00020000 /* IND entries supported */
  152. #define TLBnCFG_PT 0x00040000 /* Can load from page table */
  153. #define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */
  154. #define TLBnCFG_MINSIZE_SHIFT 20
  155. #define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */
  156. #define TLBnCFG_MAXSIZE_SHIFT 16
  157. #define TLBnCFG_ASSOC 0xff000000 /* Associativity */
  158. #define TLBnCFG_ASSOC_SHIFT 24
  159. /* TLBnPS encoding */
  160. #define TLBnPS_4K 0x00000004
  161. #define TLBnPS_8K 0x00000008
  162. #define TLBnPS_16K 0x00000010
  163. #define TLBnPS_32K 0x00000020
  164. #define TLBnPS_64K 0x00000040
  165. #define TLBnPS_128K 0x00000080
  166. #define TLBnPS_256K 0x00000100
  167. #define TLBnPS_512K 0x00000200
  168. #define TLBnPS_1M 0x00000400
  169. #define TLBnPS_2M 0x00000800
  170. #define TLBnPS_4M 0x00001000
  171. #define TLBnPS_8M 0x00002000
  172. #define TLBnPS_16M 0x00004000
  173. #define TLBnPS_32M 0x00008000
  174. #define TLBnPS_64M 0x00010000
  175. #define TLBnPS_128M 0x00020000
  176. #define TLBnPS_256M 0x00040000
  177. #define TLBnPS_512M 0x00080000
  178. #define TLBnPS_1G 0x00100000
  179. #define TLBnPS_2G 0x00200000
  180. #define TLBnPS_4G 0x00400000
  181. #define TLBnPS_8G 0x00800000
  182. #define TLBnPS_16G 0x01000000
  183. #define TLBnPS_32G 0x02000000
  184. #define TLBnPS_64G 0x04000000
  185. #define TLBnPS_128G 0x08000000
  186. #define TLBnPS_256G 0x10000000
  187. /* tlbilx action encoding */
  188. #define TLBILX_T_ALL 0
  189. #define TLBILX_T_TID 1
  190. #define TLBILX_T_FULLMATCH 3
  191. #define TLBILX_T_CLASS0 4
  192. #define TLBILX_T_CLASS1 5
  193. #define TLBILX_T_CLASS2 6
  194. #define TLBILX_T_CLASS3 7
  195. #ifndef __ASSEMBLY__
  196. extern unsigned int tlbcam_index;
  197. typedef struct {
  198. unsigned int id;
  199. unsigned int active;
  200. unsigned long vdso_base;
  201. #ifdef CONFIG_PPC_ICSWX
  202. struct spinlock *cop_lockp; /* guard cop related stuff */
  203. unsigned long acop; /* mask of enabled coprocessor types */
  204. #endif /* CONFIG_PPC_ICSWX */
  205. #ifdef CONFIG_PPC_MM_SLICES
  206. u64 low_slices_psize; /* SLB page size encodings */
  207. u64 high_slices_psize; /* 4 bits per slice for now */
  208. u16 user_psize; /* page size index */
  209. #endif
  210. } mm_context_t;
  211. /* Page size definitions, common between 32 and 64-bit
  212. *
  213. * shift : is the "PAGE_SHIFT" value for that page size
  214. * penc : is the pte encoding mask
  215. *
  216. */
  217. struct mmu_psize_def
  218. {
  219. unsigned int shift; /* number of bits */
  220. unsigned int enc; /* PTE encoding */
  221. unsigned int ind; /* Corresponding indirect page size shift */
  222. unsigned int flags;
  223. #define MMU_PAGE_SIZE_DIRECT 0x1 /* Supported as a direct size */
  224. #define MMU_PAGE_SIZE_INDIRECT 0x2 /* Supported as an indirect size */
  225. };
  226. extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
  227. /* The page sizes use the same names as 64-bit hash but are
  228. * constants
  229. */
  230. #if defined(CONFIG_PPC_4K_PAGES)
  231. #define mmu_virtual_psize MMU_PAGE_4K
  232. #elif defined(CONFIG_PPC_64K_PAGES)
  233. #define mmu_virtual_psize MMU_PAGE_64K
  234. #else
  235. #error Unsupported page size
  236. #endif
  237. extern int mmu_linear_psize;
  238. extern int mmu_vmemmap_psize;
  239. #ifdef CONFIG_PPC64
  240. extern unsigned long linear_map_top;
  241. /*
  242. * 64-bit booke platforms don't load the tlb in the tlb miss handler code.
  243. * HUGETLB_NEED_PRELOAD handles this - it causes huge_ptep_set_access_flags to
  244. * return 1, indicating that the tlb requires preloading.
  245. */
  246. #define HUGETLB_NEED_PRELOAD
  247. #endif
  248. #endif /* !__ASSEMBLY__ */
  249. #endif /* _ASM_POWERPC_MMU_BOOK3E_H_ */