dc21285-timer.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * linux/arch/arm/mach-footbridge/dc21285-timer.c
  3. *
  4. * Copyright (C) 1998 Russell King.
  5. * Copyright (C) 1998 Phil Blundell
  6. */
  7. #include <linux/clockchips.h>
  8. #include <linux/clocksource.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/irq.h>
  12. #include <asm/irq.h>
  13. #include <asm/hardware/dec21285.h>
  14. #include <asm/mach/time.h>
  15. #include <asm/system_info.h>
  16. #include "common.h"
  17. static cycle_t cksrc_dc21285_read(struct clocksource *cs)
  18. {
  19. return cs->mask - *CSR_TIMER2_VALUE;
  20. }
  21. static int cksrc_dc21285_enable(struct clocksource *cs)
  22. {
  23. *CSR_TIMER2_LOAD = cs->mask;
  24. *CSR_TIMER2_CLR = 0;
  25. *CSR_TIMER2_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;
  26. return 0;
  27. }
  28. static void cksrc_dc21285_disable(struct clocksource *cs)
  29. {
  30. *CSR_TIMER2_CNTL = 0;
  31. }
  32. static struct clocksource cksrc_dc21285 = {
  33. .name = "dc21285_timer2",
  34. .rating = 200,
  35. .read = cksrc_dc21285_read,
  36. .enable = cksrc_dc21285_enable,
  37. .disable = cksrc_dc21285_disable,
  38. .mask = CLOCKSOURCE_MASK(24),
  39. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  40. };
  41. static void ckevt_dc21285_set_mode(enum clock_event_mode mode,
  42. struct clock_event_device *c)
  43. {
  44. switch (mode) {
  45. case CLOCK_EVT_MODE_RESUME:
  46. case CLOCK_EVT_MODE_PERIODIC:
  47. *CSR_TIMER1_CLR = 0;
  48. *CSR_TIMER1_LOAD = (mem_fclk_21285 + 8 * HZ) / (16 * HZ);
  49. *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_AUTORELOAD |
  50. TIMER_CNTL_DIV16;
  51. break;
  52. default:
  53. *CSR_TIMER1_CNTL = 0;
  54. break;
  55. }
  56. }
  57. static struct clock_event_device ckevt_dc21285 = {
  58. .name = "dc21285_timer1",
  59. .features = CLOCK_EVT_FEAT_PERIODIC,
  60. .rating = 200,
  61. .irq = IRQ_TIMER1,
  62. .set_mode = ckevt_dc21285_set_mode,
  63. };
  64. static irqreturn_t timer1_interrupt(int irq, void *dev_id)
  65. {
  66. struct clock_event_device *ce = dev_id;
  67. *CSR_TIMER1_CLR = 0;
  68. ce->event_handler(ce);
  69. return IRQ_HANDLED;
  70. }
  71. static struct irqaction footbridge_timer_irq = {
  72. .name = "dc21285_timer1",
  73. .handler = timer1_interrupt,
  74. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  75. .dev_id = &ckevt_dc21285,
  76. };
  77. /*
  78. * Set up timer interrupt.
  79. */
  80. static void __init footbridge_timer_init(void)
  81. {
  82. struct clock_event_device *ce = &ckevt_dc21285;
  83. clocksource_register_hz(&cksrc_dc21285, (mem_fclk_21285 + 8) / 16);
  84. setup_irq(ce->irq, &footbridge_timer_irq);
  85. clockevents_calc_mult_shift(ce, mem_fclk_21285, 5);
  86. ce->max_delta_ns = clockevent_delta2ns(0xffffff, ce);
  87. ce->min_delta_ns = clockevent_delta2ns(0x000004, ce);
  88. ce->cpumask = cpumask_of(smp_processor_id());
  89. clockevents_register_device(ce);
  90. }
  91. struct sys_timer footbridge_timer = {
  92. .init = footbridge_timer_init,
  93. };