MacroAssemblerMIPS.h 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771
  1. /*
  2. * Copyright (C) 2008 Apple Inc. All rights reserved.
  3. * Copyright (C) 2010 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * 2. Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. *
  14. * THIS SOFTWARE IS PROVIDED BY MIPS TECHNOLOGIES, INC. ``AS IS'' AND ANY
  15. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  16. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  17. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL MIPS TECHNOLOGIES, INC. OR
  18. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  19. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  20. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  21. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
  22. * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  23. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  24. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. */
  26. #ifndef MacroAssemblerMIPS_h
  27. #define MacroAssemblerMIPS_h
  28. #if ENABLE(ASSEMBLER) && CPU(MIPS)
  29. #include "AbstractMacroAssembler.h"
  30. #include "MIPSAssembler.h"
  31. namespace JSC {
  32. class MacroAssemblerMIPS : public AbstractMacroAssembler<MIPSAssembler> {
  33. public:
  34. typedef MIPSRegisters::FPRegisterID FPRegisterID;
  35. MacroAssemblerMIPS()
  36. : m_fixedWidth(false)
  37. {
  38. }
  39. static bool isCompactPtrAlignedAddressOffset(ptrdiff_t value)
  40. {
  41. return value >= -2147483647 - 1 && value <= 2147483647;
  42. }
  43. static const Scale ScalePtr = TimesFour;
  44. // For storing immediate number
  45. static const RegisterID immTempRegister = MIPSRegisters::t0;
  46. // For storing data loaded from the memory
  47. static const RegisterID dataTempRegister = MIPSRegisters::t1;
  48. // For storing address base
  49. static const RegisterID addrTempRegister = MIPSRegisters::t2;
  50. // For storing compare result
  51. static const RegisterID cmpTempRegister = MIPSRegisters::t3;
  52. // FP temp register
  53. static const FPRegisterID fpTempRegister = MIPSRegisters::f16;
  54. static const int MaximumCompactPtrAlignedAddressOffset = 0x7FFFFFFF;
  55. enum RelationalCondition {
  56. Equal,
  57. NotEqual,
  58. Above,
  59. AboveOrEqual,
  60. Below,
  61. BelowOrEqual,
  62. GreaterThan,
  63. GreaterThanOrEqual,
  64. LessThan,
  65. LessThanOrEqual
  66. };
  67. enum ResultCondition {
  68. Overflow,
  69. Signed,
  70. PositiveOrZero,
  71. Zero,
  72. NonZero
  73. };
  74. enum DoubleCondition {
  75. DoubleEqual,
  76. DoubleNotEqual,
  77. DoubleGreaterThan,
  78. DoubleGreaterThanOrEqual,
  79. DoubleLessThan,
  80. DoubleLessThanOrEqual,
  81. DoubleEqualOrUnordered,
  82. DoubleNotEqualOrUnordered,
  83. DoubleGreaterThanOrUnordered,
  84. DoubleGreaterThanOrEqualOrUnordered,
  85. DoubleLessThanOrUnordered,
  86. DoubleLessThanOrEqualOrUnordered
  87. };
  88. static const RegisterID stackPointerRegister = MIPSRegisters::sp;
  89. static const RegisterID returnAddressRegister = MIPSRegisters::ra;
  90. // Integer arithmetic operations:
  91. //
  92. // Operations are typically two operand - operation(source, srcDst)
  93. // For many operations the source may be an TrustedImm32, the srcDst operand
  94. // may often be a memory location (explictly described using an Address
  95. // object).
  96. void add32(RegisterID src, RegisterID dest)
  97. {
  98. m_assembler.addu(dest, dest, src);
  99. }
  100. void add32(RegisterID op1, RegisterID op2, RegisterID dest)
  101. {
  102. m_assembler.addu(dest, op1, op2);
  103. }
  104. void add32(TrustedImm32 imm, RegisterID dest)
  105. {
  106. add32(imm, dest, dest);
  107. }
  108. void add32(TrustedImm32 imm, RegisterID src, RegisterID dest)
  109. {
  110. if (imm.m_value >= -32768 && imm.m_value <= 32767
  111. && !m_fixedWidth) {
  112. /*
  113. addiu dest, src, imm
  114. */
  115. m_assembler.addiu(dest, src, imm.m_value);
  116. } else {
  117. /*
  118. li immTemp, imm
  119. addu dest, src, immTemp
  120. */
  121. move(imm, immTempRegister);
  122. m_assembler.addu(dest, src, immTempRegister);
  123. }
  124. }
  125. void add32(RegisterID src, TrustedImm32 imm, RegisterID dest)
  126. {
  127. add32(imm, src, dest);
  128. }
  129. void add32(TrustedImm32 imm, Address address)
  130. {
  131. if (address.offset >= -32768 && address.offset <= 32767
  132. && !m_fixedWidth) {
  133. /*
  134. lw dataTemp, offset(base)
  135. li immTemp, imm
  136. addu dataTemp, dataTemp, immTemp
  137. sw dataTemp, offset(base)
  138. */
  139. m_assembler.lw(dataTempRegister, address.base, address.offset);
  140. if (imm.m_value >= -32768 && imm.m_value <= 32767
  141. && !m_fixedWidth)
  142. m_assembler.addiu(dataTempRegister, dataTempRegister, imm.m_value);
  143. else {
  144. move(imm, immTempRegister);
  145. m_assembler.addu(dataTempRegister, dataTempRegister, immTempRegister);
  146. }
  147. m_assembler.sw(dataTempRegister, address.base, address.offset);
  148. } else {
  149. /*
  150. lui addrTemp, (offset + 0x8000) >> 16
  151. addu addrTemp, addrTemp, base
  152. lw dataTemp, (offset & 0xffff)(addrTemp)
  153. li immtemp, imm
  154. addu dataTemp, dataTemp, immTemp
  155. sw dataTemp, (offset & 0xffff)(addrTemp)
  156. */
  157. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  158. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  159. m_assembler.lw(dataTempRegister, addrTempRegister, address.offset);
  160. if (imm.m_value >= -32768 && imm.m_value <= 32767 && !m_fixedWidth)
  161. m_assembler.addiu(dataTempRegister, dataTempRegister, imm.m_value);
  162. else {
  163. move(imm, immTempRegister);
  164. m_assembler.addu(dataTempRegister, dataTempRegister, immTempRegister);
  165. }
  166. m_assembler.sw(dataTempRegister, addrTempRegister, address.offset);
  167. }
  168. }
  169. void add32(Address src, RegisterID dest)
  170. {
  171. load32(src, dataTempRegister);
  172. add32(dataTempRegister, dest);
  173. }
  174. void add32(AbsoluteAddress src, RegisterID dest)
  175. {
  176. load32(src.m_ptr, dataTempRegister);
  177. add32(dataTempRegister, dest);
  178. }
  179. void add32(RegisterID src, Address dest)
  180. {
  181. if (dest.offset >= -32768 && dest.offset <= 32767 && !m_fixedWidth) {
  182. /*
  183. lw dataTemp, offset(base)
  184. addu dataTemp, dataTemp, src
  185. sw dataTemp, offset(base)
  186. */
  187. m_assembler.lw(dataTempRegister, dest.base, dest.offset);
  188. m_assembler.addu(dataTempRegister, dataTempRegister, src);
  189. m_assembler.sw(dataTempRegister, dest.base, dest.offset);
  190. } else {
  191. /*
  192. lui addrTemp, (offset + 0x8000) >> 16
  193. addu addrTemp, addrTemp, base
  194. lw dataTemp, (offset & 0xffff)(addrTemp)
  195. addu dataTemp, dataTemp, src
  196. sw dataTemp, (offset & 0xffff)(addrTemp)
  197. */
  198. m_assembler.lui(addrTempRegister, (dest.offset + 0x8000) >> 16);
  199. m_assembler.addu(addrTempRegister, addrTempRegister, dest.base);
  200. m_assembler.lw(dataTempRegister, addrTempRegister, dest.offset);
  201. m_assembler.addu(dataTempRegister, dataTempRegister, src);
  202. m_assembler.sw(dataTempRegister, addrTempRegister, dest.offset);
  203. }
  204. }
  205. void add32(TrustedImm32 imm, AbsoluteAddress address)
  206. {
  207. /*
  208. li addrTemp, address
  209. li immTemp, imm
  210. lw cmpTemp, 0(addrTemp)
  211. addu dataTemp, cmpTemp, immTemp
  212. sw dataTemp, 0(addrTemp)
  213. */
  214. move(TrustedImmPtr(address.m_ptr), addrTempRegister);
  215. m_assembler.lw(cmpTempRegister, addrTempRegister, 0);
  216. if (imm.m_value >= -32768 && imm.m_value <= 32767 && !m_fixedWidth)
  217. m_assembler.addiu(dataTempRegister, cmpTempRegister, imm.m_value);
  218. else {
  219. move(imm, immTempRegister);
  220. m_assembler.addu(dataTempRegister, cmpTempRegister, immTempRegister);
  221. }
  222. m_assembler.sw(dataTempRegister, addrTempRegister, 0);
  223. }
  224. void add64(TrustedImm32 imm, AbsoluteAddress address)
  225. {
  226. /*
  227. add32(imm, address)
  228. sltu immTemp, dataTemp, cmpTemp # set carry-in bit
  229. lw dataTemp, 4(addrTemp)
  230. addiu dataTemp, imm.m_value >> 31 ? -1 : 0
  231. addu dataTemp, dataTemp, immTemp
  232. sw dataTemp, 4(addrTemp)
  233. */
  234. add32(imm, address);
  235. m_assembler.sltu(immTempRegister, dataTempRegister, cmpTempRegister);
  236. m_assembler.lw(dataTempRegister, addrTempRegister, 4);
  237. if (imm.m_value >> 31)
  238. m_assembler.addiu(dataTempRegister, dataTempRegister, -1);
  239. m_assembler.addu(dataTempRegister, dataTempRegister, immTempRegister);
  240. m_assembler.sw(dataTempRegister, addrTempRegister, 4);
  241. }
  242. void and32(Address src, RegisterID dest)
  243. {
  244. load32(src, dataTempRegister);
  245. and32(dataTempRegister, dest);
  246. }
  247. void and32(RegisterID src, RegisterID dest)
  248. {
  249. m_assembler.andInsn(dest, dest, src);
  250. }
  251. void and32(RegisterID op1, RegisterID op2, RegisterID dest)
  252. {
  253. m_assembler.andInsn(dest, op1, op2);
  254. }
  255. void and32(TrustedImm32 imm, RegisterID dest)
  256. {
  257. if (!imm.m_value && !m_fixedWidth)
  258. move(MIPSRegisters::zero, dest);
  259. else if (imm.m_value > 0 && imm.m_value < 65535 && !m_fixedWidth)
  260. m_assembler.andi(dest, dest, imm.m_value);
  261. else {
  262. /*
  263. li immTemp, imm
  264. and dest, dest, immTemp
  265. */
  266. move(imm, immTempRegister);
  267. m_assembler.andInsn(dest, dest, immTempRegister);
  268. }
  269. }
  270. void and32(TrustedImm32 imm, RegisterID src, RegisterID dest)
  271. {
  272. if (!imm.m_value && !m_fixedWidth)
  273. move(MIPSRegisters::zero, dest);
  274. else if (imm.m_value > 0 && imm.m_value < 65535 && !m_fixedWidth)
  275. m_assembler.andi(dest, src, imm.m_value);
  276. else {
  277. move(imm, immTempRegister);
  278. m_assembler.andInsn(dest, src, immTempRegister);
  279. }
  280. }
  281. void lshift32(RegisterID shiftAmount, RegisterID dest)
  282. {
  283. m_assembler.sllv(dest, dest, shiftAmount);
  284. }
  285. void lshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
  286. {
  287. m_assembler.sllv(dest, src, shiftAmount);
  288. }
  289. void lshift32(TrustedImm32 imm, RegisterID dest)
  290. {
  291. move(imm, immTempRegister);
  292. m_assembler.sllv(dest, dest, immTempRegister);
  293. }
  294. void lshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
  295. {
  296. move(imm, immTempRegister);
  297. m_assembler.sllv(dest, src, immTempRegister);
  298. }
  299. void mul32(RegisterID src, RegisterID dest)
  300. {
  301. m_assembler.mul(dest, dest, src);
  302. }
  303. void mul32(RegisterID op1, RegisterID op2, RegisterID dest)
  304. {
  305. m_assembler.mul(dest, op1, op2);
  306. }
  307. void mul32(TrustedImm32 imm, RegisterID src, RegisterID dest)
  308. {
  309. if (!imm.m_value && !m_fixedWidth)
  310. move(MIPSRegisters::zero, dest);
  311. else if (imm.m_value == 1 && !m_fixedWidth)
  312. move(src, dest);
  313. else {
  314. /*
  315. li dataTemp, imm
  316. mul dest, src, dataTemp
  317. */
  318. move(imm, dataTempRegister);
  319. m_assembler.mul(dest, src, dataTempRegister);
  320. }
  321. }
  322. void neg32(RegisterID srcDest)
  323. {
  324. m_assembler.subu(srcDest, MIPSRegisters::zero, srcDest);
  325. }
  326. void or32(RegisterID src, RegisterID dest)
  327. {
  328. m_assembler.orInsn(dest, dest, src);
  329. }
  330. void or32(RegisterID op1, RegisterID op2, RegisterID dest)
  331. {
  332. m_assembler.orInsn(dest, op1, op2);
  333. }
  334. void or32(TrustedImm32 imm, RegisterID dest)
  335. {
  336. if (!imm.m_value && !m_fixedWidth)
  337. return;
  338. if (imm.m_value > 0 && imm.m_value < 65535
  339. && !m_fixedWidth) {
  340. m_assembler.ori(dest, dest, imm.m_value);
  341. return;
  342. }
  343. /*
  344. li dataTemp, imm
  345. or dest, dest, dataTemp
  346. */
  347. move(imm, dataTempRegister);
  348. m_assembler.orInsn(dest, dest, dataTempRegister);
  349. }
  350. void or32(TrustedImm32 imm, RegisterID src, RegisterID dest)
  351. {
  352. if (!imm.m_value && !m_fixedWidth)
  353. return;
  354. if (imm.m_value > 0 && imm.m_value < 65535 && !m_fixedWidth) {
  355. m_assembler.ori(dest, src, imm.m_value);
  356. return;
  357. }
  358. /*
  359. li dataTemp, imm
  360. or dest, src, dataTemp
  361. */
  362. move(imm, dataTempRegister);
  363. m_assembler.orInsn(dest, src, dataTempRegister);
  364. }
  365. void or32(RegisterID src, AbsoluteAddress dest)
  366. {
  367. load32(dest.m_ptr, dataTempRegister);
  368. m_assembler.orInsn(dataTempRegister, dataTempRegister, src);
  369. store32(dataTempRegister, dest.m_ptr);
  370. }
  371. void rshift32(RegisterID shiftAmount, RegisterID dest)
  372. {
  373. m_assembler.srav(dest, dest, shiftAmount);
  374. }
  375. void rshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
  376. {
  377. m_assembler.srav(dest, src, shiftAmount);
  378. }
  379. void rshift32(TrustedImm32 imm, RegisterID dest)
  380. {
  381. m_assembler.sra(dest, dest, imm.m_value);
  382. }
  383. void rshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
  384. {
  385. m_assembler.sra(dest, src, imm.m_value);
  386. }
  387. void urshift32(RegisterID shiftAmount, RegisterID dest)
  388. {
  389. m_assembler.srlv(dest, dest, shiftAmount);
  390. }
  391. void urshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
  392. {
  393. m_assembler.srlv(dest, src, shiftAmount);
  394. }
  395. void urshift32(TrustedImm32 imm, RegisterID dest)
  396. {
  397. m_assembler.srl(dest, dest, imm.m_value);
  398. }
  399. void urshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
  400. {
  401. m_assembler.srl(dest, src, imm.m_value);
  402. }
  403. void sub32(RegisterID src, RegisterID dest)
  404. {
  405. m_assembler.subu(dest, dest, src);
  406. }
  407. void sub32(RegisterID op1, RegisterID op2, RegisterID dest)
  408. {
  409. m_assembler.subu(dest, op1, op2);
  410. }
  411. void sub32(TrustedImm32 imm, RegisterID dest)
  412. {
  413. if (imm.m_value >= -32767 && imm.m_value <= 32768
  414. && !m_fixedWidth) {
  415. /*
  416. addiu dest, src, imm
  417. */
  418. m_assembler.addiu(dest, dest, -imm.m_value);
  419. } else {
  420. /*
  421. li immTemp, imm
  422. subu dest, src, immTemp
  423. */
  424. move(imm, immTempRegister);
  425. m_assembler.subu(dest, dest, immTempRegister);
  426. }
  427. }
  428. void sub32(RegisterID src, TrustedImm32 imm, RegisterID dest)
  429. {
  430. if (imm.m_value >= -32767 && imm.m_value <= 32768
  431. && !m_fixedWidth) {
  432. /*
  433. addiu dest, src, imm
  434. */
  435. m_assembler.addiu(dest, src, -imm.m_value);
  436. } else {
  437. /*
  438. li immTemp, imm
  439. subu dest, src, immTemp
  440. */
  441. move(imm, immTempRegister);
  442. m_assembler.subu(dest, src, immTempRegister);
  443. }
  444. }
  445. void sub32(TrustedImm32 imm, Address address)
  446. {
  447. if (address.offset >= -32768 && address.offset <= 32767
  448. && !m_fixedWidth) {
  449. /*
  450. lw dataTemp, offset(base)
  451. li immTemp, imm
  452. subu dataTemp, dataTemp, immTemp
  453. sw dataTemp, offset(base)
  454. */
  455. m_assembler.lw(dataTempRegister, address.base, address.offset);
  456. if (imm.m_value >= -32767 && imm.m_value <= 32768 && !m_fixedWidth)
  457. m_assembler.addiu(dataTempRegister, dataTempRegister, -imm.m_value);
  458. else {
  459. move(imm, immTempRegister);
  460. m_assembler.subu(dataTempRegister, dataTempRegister, immTempRegister);
  461. }
  462. m_assembler.sw(dataTempRegister, address.base, address.offset);
  463. } else {
  464. /*
  465. lui addrTemp, (offset + 0x8000) >> 16
  466. addu addrTemp, addrTemp, base
  467. lw dataTemp, (offset & 0xffff)(addrTemp)
  468. li immtemp, imm
  469. subu dataTemp, dataTemp, immTemp
  470. sw dataTemp, (offset & 0xffff)(addrTemp)
  471. */
  472. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  473. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  474. m_assembler.lw(dataTempRegister, addrTempRegister, address.offset);
  475. if (imm.m_value >= -32767 && imm.m_value <= 32768
  476. && !m_fixedWidth)
  477. m_assembler.addiu(dataTempRegister, dataTempRegister, -imm.m_value);
  478. else {
  479. move(imm, immTempRegister);
  480. m_assembler.subu(dataTempRegister, dataTempRegister, immTempRegister);
  481. }
  482. m_assembler.sw(dataTempRegister, addrTempRegister, address.offset);
  483. }
  484. }
  485. void sub32(Address src, RegisterID dest)
  486. {
  487. load32(src, dataTempRegister);
  488. sub32(dataTempRegister, dest);
  489. }
  490. void sub32(TrustedImm32 imm, AbsoluteAddress address)
  491. {
  492. /*
  493. li addrTemp, address
  494. li immTemp, imm
  495. lw dataTemp, 0(addrTemp)
  496. subu dataTemp, dataTemp, immTemp
  497. sw dataTemp, 0(addrTemp)
  498. */
  499. move(TrustedImmPtr(address.m_ptr), addrTempRegister);
  500. m_assembler.lw(dataTempRegister, addrTempRegister, 0);
  501. if (imm.m_value >= -32767 && imm.m_value <= 32768 && !m_fixedWidth)
  502. m_assembler.addiu(dataTempRegister, dataTempRegister, -imm.m_value);
  503. else {
  504. move(imm, immTempRegister);
  505. m_assembler.subu(dataTempRegister, dataTempRegister, immTempRegister);
  506. }
  507. m_assembler.sw(dataTempRegister, addrTempRegister, 0);
  508. }
  509. void xor32(RegisterID src, RegisterID dest)
  510. {
  511. m_assembler.xorInsn(dest, dest, src);
  512. }
  513. void xor32(RegisterID op1, RegisterID op2, RegisterID dest)
  514. {
  515. m_assembler.xorInsn(dest, op1, op2);
  516. }
  517. void xor32(TrustedImm32 imm, RegisterID dest)
  518. {
  519. if (imm.m_value == -1) {
  520. m_assembler.nor(dest, dest, MIPSRegisters::zero);
  521. return;
  522. }
  523. /*
  524. li immTemp, imm
  525. xor dest, dest, immTemp
  526. */
  527. move(imm, immTempRegister);
  528. m_assembler.xorInsn(dest, dest, immTempRegister);
  529. }
  530. void xor32(TrustedImm32 imm, RegisterID src, RegisterID dest)
  531. {
  532. if (imm.m_value == -1) {
  533. m_assembler.nor(dest, src, MIPSRegisters::zero);
  534. return;
  535. }
  536. /*
  537. li immTemp, imm
  538. xor dest, dest, immTemp
  539. */
  540. move(imm, immTempRegister);
  541. m_assembler.xorInsn(dest, src, immTempRegister);
  542. }
  543. void sqrtDouble(FPRegisterID src, FPRegisterID dst)
  544. {
  545. m_assembler.sqrtd(dst, src);
  546. }
  547. void absDouble(FPRegisterID, FPRegisterID)
  548. {
  549. RELEASE_ASSERT_NOT_REACHED();
  550. }
  551. ConvertibleLoadLabel convertibleLoadPtr(Address address, RegisterID dest)
  552. {
  553. ConvertibleLoadLabel result(this);
  554. /*
  555. lui addrTemp, (offset + 0x8000) >> 16
  556. addu addrTemp, addrTemp, base
  557. lw dest, (offset & 0xffff)(addrTemp)
  558. */
  559. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  560. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  561. m_assembler.lw(dest, addrTempRegister, address.offset);
  562. return result;
  563. }
  564. // Memory access operations:
  565. //
  566. // Loads are of the form load(address, destination) and stores of the form
  567. // store(source, address). The source for a store may be an TrustedImm32. Address
  568. // operand objects to loads and store will be implicitly constructed if a
  569. // register is passed.
  570. /* Need to use zero-extened load byte for load8. */
  571. void load8(ImplicitAddress address, RegisterID dest)
  572. {
  573. if (address.offset >= -32768 && address.offset <= 32767
  574. && !m_fixedWidth)
  575. m_assembler.lbu(dest, address.base, address.offset);
  576. else {
  577. /*
  578. lui addrTemp, (offset + 0x8000) >> 16
  579. addu addrTemp, addrTemp, base
  580. lbu dest, (offset & 0xffff)(addrTemp)
  581. */
  582. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  583. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  584. m_assembler.lbu(dest, addrTempRegister, address.offset);
  585. }
  586. }
  587. void load8(BaseIndex address, RegisterID dest)
  588. {
  589. if (address.offset >= -32768 && address.offset <= 32767
  590. && !m_fixedWidth) {
  591. /*
  592. sll addrTemp, address.index, address.scale
  593. addu addrTemp, addrTemp, address.base
  594. lbu dest, address.offset(addrTemp)
  595. */
  596. m_assembler.sll(addrTempRegister, address.index, address.scale);
  597. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  598. m_assembler.lbu(dest, addrTempRegister, address.offset);
  599. } else {
  600. /*
  601. sll addrTemp, address.index, address.scale
  602. addu addrTemp, addrTemp, address.base
  603. lui immTemp, (address.offset + 0x8000) >> 16
  604. addu addrTemp, addrTemp, immTemp
  605. lbu dest, (address.offset & 0xffff)(at)
  606. */
  607. m_assembler.sll(addrTempRegister, address.index, address.scale);
  608. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  609. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  610. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  611. m_assembler.lbu(dest, addrTempRegister, address.offset);
  612. }
  613. }
  614. void load8Signed(BaseIndex address, RegisterID dest)
  615. {
  616. if (address.offset >= -32768 && address.offset <= 32767
  617. && !m_fixedWidth) {
  618. /*
  619. sll addrTemp, address.index, address.scale
  620. addu addrTemp, addrTemp, address.base
  621. lb dest, address.offset(addrTemp)
  622. */
  623. m_assembler.sll(addrTempRegister, address.index, address.scale);
  624. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  625. m_assembler.lb(dest, addrTempRegister, address.offset);
  626. } else {
  627. /*
  628. sll addrTemp, address.index, address.scale
  629. addu addrTemp, addrTemp, address.base
  630. lui immTemp, (address.offset + 0x8000) >> 16
  631. addu addrTemp, addrTemp, immTemp
  632. lb dest, (address.offset & 0xffff)(at)
  633. */
  634. m_assembler.sll(addrTempRegister, address.index, address.scale);
  635. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  636. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  637. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  638. m_assembler.lb(dest, addrTempRegister, address.offset);
  639. }
  640. }
  641. void load32(ImplicitAddress address, RegisterID dest)
  642. {
  643. if (address.offset >= -32768 && address.offset <= 32767
  644. && !m_fixedWidth)
  645. m_assembler.lw(dest, address.base, address.offset);
  646. else {
  647. /*
  648. lui addrTemp, (offset + 0x8000) >> 16
  649. addu addrTemp, addrTemp, base
  650. lw dest, (offset & 0xffff)(addrTemp)
  651. */
  652. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  653. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  654. m_assembler.lw(dest, addrTempRegister, address.offset);
  655. }
  656. }
  657. void load32(BaseIndex address, RegisterID dest)
  658. {
  659. if (address.offset >= -32768 && address.offset <= 32767
  660. && !m_fixedWidth) {
  661. /*
  662. sll addrTemp, address.index, address.scale
  663. addu addrTemp, addrTemp, address.base
  664. lw dest, address.offset(addrTemp)
  665. */
  666. m_assembler.sll(addrTempRegister, address.index, address.scale);
  667. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  668. m_assembler.lw(dest, addrTempRegister, address.offset);
  669. } else {
  670. /*
  671. sll addrTemp, address.index, address.scale
  672. addu addrTemp, addrTemp, address.base
  673. lui immTemp, (address.offset + 0x8000) >> 16
  674. addu addrTemp, addrTemp, immTemp
  675. lw dest, (address.offset & 0xffff)(at)
  676. */
  677. m_assembler.sll(addrTempRegister, address.index, address.scale);
  678. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  679. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  680. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  681. m_assembler.lw(dest, addrTempRegister, address.offset);
  682. }
  683. }
  684. void load16Unaligned(BaseIndex address, RegisterID dest)
  685. {
  686. load16(address, dest);
  687. }
  688. void load32WithUnalignedHalfWords(BaseIndex address, RegisterID dest)
  689. {
  690. if (address.offset >= -32768 && address.offset <= 32764
  691. && !m_fixedWidth) {
  692. /*
  693. sll addrTemp, address.index, address.scale
  694. addu addrTemp, addrTemp, address.base
  695. (Big-Endian)
  696. lwl dest, address.offset(addrTemp)
  697. lwr dest, address.offset+3(addrTemp)
  698. (Little-Endian)
  699. lwl dest, address.offset+3(addrTemp)
  700. lwr dest, address.offset(addrTemp)
  701. */
  702. m_assembler.sll(addrTempRegister, address.index, address.scale);
  703. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  704. #if CPU(BIG_ENDIAN)
  705. m_assembler.lwl(dest, addrTempRegister, address.offset);
  706. m_assembler.lwr(dest, addrTempRegister, address.offset + 3);
  707. #else
  708. m_assembler.lwl(dest, addrTempRegister, address.offset + 3);
  709. m_assembler.lwr(dest, addrTempRegister, address.offset);
  710. #endif
  711. } else {
  712. /*
  713. sll addrTemp, address.index, address.scale
  714. addu addrTemp, addrTemp, address.base
  715. lui immTemp, address.offset >> 16
  716. ori immTemp, immTemp, address.offset & 0xffff
  717. addu addrTemp, addrTemp, immTemp
  718. (Big-Endian)
  719. lw dest, 0(at)
  720. lw dest, 3(at)
  721. (Little-Endian)
  722. lw dest, 3(at)
  723. lw dest, 0(at)
  724. */
  725. m_assembler.sll(addrTempRegister, address.index, address.scale);
  726. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  727. m_assembler.lui(immTempRegister, address.offset >> 16);
  728. m_assembler.ori(immTempRegister, immTempRegister, address.offset);
  729. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  730. #if CPU(BIG_ENDIAN)
  731. m_assembler.lwl(dest, addrTempRegister, 0);
  732. m_assembler.lwr(dest, addrTempRegister, 3);
  733. #else
  734. m_assembler.lwl(dest, addrTempRegister, 3);
  735. m_assembler.lwr(dest, addrTempRegister, 0);
  736. #endif
  737. }
  738. }
  739. void load32(const void* address, RegisterID dest)
  740. {
  741. /*
  742. li addrTemp, address
  743. lw dest, 0(addrTemp)
  744. */
  745. move(TrustedImmPtr(address), addrTempRegister);
  746. m_assembler.lw(dest, addrTempRegister, 0);
  747. }
  748. DataLabel32 load32WithAddressOffsetPatch(Address address, RegisterID dest)
  749. {
  750. m_fixedWidth = true;
  751. /*
  752. lui addrTemp, address.offset >> 16
  753. ori addrTemp, addrTemp, address.offset & 0xffff
  754. addu addrTemp, addrTemp, address.base
  755. lw dest, 0(addrTemp)
  756. */
  757. DataLabel32 dataLabel(this);
  758. move(TrustedImm32(address.offset), addrTempRegister);
  759. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  760. m_assembler.lw(dest, addrTempRegister, 0);
  761. m_fixedWidth = false;
  762. return dataLabel;
  763. }
  764. DataLabelCompact load32WithCompactAddressOffsetPatch(Address address, RegisterID dest)
  765. {
  766. DataLabelCompact dataLabel(this);
  767. load32WithAddressOffsetPatch(address, dest);
  768. return dataLabel;
  769. }
  770. /* Need to use zero-extened load half-word for load16. */
  771. void load16(ImplicitAddress address, RegisterID dest)
  772. {
  773. if (address.offset >= -32768 && address.offset <= 32767
  774. && !m_fixedWidth)
  775. m_assembler.lhu(dest, address.base, address.offset);
  776. else {
  777. /*
  778. lui addrTemp, (offset + 0x8000) >> 16
  779. addu addrTemp, addrTemp, base
  780. lhu dest, (offset & 0xffff)(addrTemp)
  781. */
  782. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  783. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  784. m_assembler.lhu(dest, addrTempRegister, address.offset);
  785. }
  786. }
  787. /* Need to use zero-extened load half-word for load16. */
  788. void load16(BaseIndex address, RegisterID dest)
  789. {
  790. if (address.offset >= -32768 && address.offset <= 32767
  791. && !m_fixedWidth) {
  792. /*
  793. sll addrTemp, address.index, address.scale
  794. addu addrTemp, addrTemp, address.base
  795. lhu dest, address.offset(addrTemp)
  796. */
  797. m_assembler.sll(addrTempRegister, address.index, address.scale);
  798. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  799. m_assembler.lhu(dest, addrTempRegister, address.offset);
  800. } else {
  801. /*
  802. sll addrTemp, address.index, address.scale
  803. addu addrTemp, addrTemp, address.base
  804. lui immTemp, (address.offset + 0x8000) >> 16
  805. addu addrTemp, addrTemp, immTemp
  806. lhu dest, (address.offset & 0xffff)(addrTemp)
  807. */
  808. m_assembler.sll(addrTempRegister, address.index, address.scale);
  809. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  810. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  811. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  812. m_assembler.lhu(dest, addrTempRegister, address.offset);
  813. }
  814. }
  815. void load16Signed(BaseIndex address, RegisterID dest)
  816. {
  817. if (address.offset >= -32768 && address.offset <= 32767
  818. && !m_fixedWidth) {
  819. /*
  820. sll addrTemp, address.index, address.scale
  821. addu addrTemp, addrTemp, address.base
  822. lh dest, address.offset(addrTemp)
  823. */
  824. m_assembler.sll(addrTempRegister, address.index, address.scale);
  825. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  826. m_assembler.lh(dest, addrTempRegister, address.offset);
  827. } else {
  828. /*
  829. sll addrTemp, address.index, address.scale
  830. addu addrTemp, addrTemp, address.base
  831. lui immTemp, (address.offset + 0x8000) >> 16
  832. addu addrTemp, addrTemp, immTemp
  833. lh dest, (address.offset & 0xffff)(addrTemp)
  834. */
  835. m_assembler.sll(addrTempRegister, address.index, address.scale);
  836. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  837. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  838. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  839. m_assembler.lh(dest, addrTempRegister, address.offset);
  840. }
  841. }
  842. DataLabel32 store32WithAddressOffsetPatch(RegisterID src, Address address)
  843. {
  844. m_fixedWidth = true;
  845. /*
  846. lui addrTemp, address.offset >> 16
  847. ori addrTemp, addrTemp, address.offset & 0xffff
  848. addu addrTemp, addrTemp, address.base
  849. sw src, 0(addrTemp)
  850. */
  851. DataLabel32 dataLabel(this);
  852. move(TrustedImm32(address.offset), addrTempRegister);
  853. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  854. m_assembler.sw(src, addrTempRegister, 0);
  855. m_fixedWidth = false;
  856. return dataLabel;
  857. }
  858. void store8(RegisterID src, BaseIndex address)
  859. {
  860. if (address.offset >= -32768 && address.offset <= 32767
  861. && !m_fixedWidth) {
  862. /*
  863. sll addrTemp, address.index, address.scale
  864. addu addrTemp, addrTemp, address.base
  865. sb src, address.offset(addrTemp)
  866. */
  867. m_assembler.sll(addrTempRegister, address.index, address.scale);
  868. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  869. m_assembler.sb(src, addrTempRegister, address.offset);
  870. } else {
  871. /*
  872. sll addrTemp, address.index, address.scale
  873. addu addrTemp, addrTemp, address.base
  874. lui immTemp, (address.offset + 0x8000) >> 16
  875. addu addrTemp, addrTemp, immTemp
  876. sb src, (address.offset & 0xffff)(at)
  877. */
  878. m_assembler.sll(addrTempRegister, address.index, address.scale);
  879. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  880. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  881. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  882. m_assembler.sb(src, addrTempRegister, address.offset);
  883. }
  884. }
  885. void store8(TrustedImm32 imm, void* address)
  886. {
  887. /*
  888. li immTemp, imm
  889. li addrTemp, address
  890. sb src, 0(addrTemp)
  891. */
  892. if (!imm.m_value && !m_fixedWidth) {
  893. move(TrustedImmPtr(address), addrTempRegister);
  894. m_assembler.sb(MIPSRegisters::zero, addrTempRegister, 0);
  895. } else {
  896. move(imm, immTempRegister);
  897. move(TrustedImmPtr(address), addrTempRegister);
  898. m_assembler.sb(immTempRegister, addrTempRegister, 0);
  899. }
  900. }
  901. void store16(RegisterID src, BaseIndex address)
  902. {
  903. if (address.offset >= -32768 && address.offset <= 32767
  904. && !m_fixedWidth) {
  905. /*
  906. sll addrTemp, address.index, address.scale
  907. addu addrTemp, addrTemp, address.base
  908. sh src, address.offset(addrTemp)
  909. */
  910. m_assembler.sll(addrTempRegister, address.index, address.scale);
  911. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  912. m_assembler.sh(src, addrTempRegister, address.offset);
  913. } else {
  914. /*
  915. sll addrTemp, address.index, address.scale
  916. addu addrTemp, addrTemp, address.base
  917. lui immTemp, (address.offset + 0x8000) >> 16
  918. addu addrTemp, addrTemp, immTemp
  919. sh src, (address.offset & 0xffff)(at)
  920. */
  921. m_assembler.sll(addrTempRegister, address.index, address.scale);
  922. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  923. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  924. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  925. m_assembler.sh(src, addrTempRegister, address.offset);
  926. }
  927. }
  928. void store32(RegisterID src, ImplicitAddress address)
  929. {
  930. if (address.offset >= -32768 && address.offset <= 32767
  931. && !m_fixedWidth)
  932. m_assembler.sw(src, address.base, address.offset);
  933. else {
  934. /*
  935. lui addrTemp, (offset + 0x8000) >> 16
  936. addu addrTemp, addrTemp, base
  937. sw src, (offset & 0xffff)(addrTemp)
  938. */
  939. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  940. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  941. m_assembler.sw(src, addrTempRegister, address.offset);
  942. }
  943. }
  944. void store32(RegisterID src, BaseIndex address)
  945. {
  946. if (address.offset >= -32768 && address.offset <= 32767
  947. && !m_fixedWidth) {
  948. /*
  949. sll addrTemp, address.index, address.scale
  950. addu addrTemp, addrTemp, address.base
  951. sw src, address.offset(addrTemp)
  952. */
  953. m_assembler.sll(addrTempRegister, address.index, address.scale);
  954. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  955. m_assembler.sw(src, addrTempRegister, address.offset);
  956. } else {
  957. /*
  958. sll addrTemp, address.index, address.scale
  959. addu addrTemp, addrTemp, address.base
  960. lui immTemp, (address.offset + 0x8000) >> 16
  961. addu addrTemp, addrTemp, immTemp
  962. sw src, (address.offset & 0xffff)(at)
  963. */
  964. m_assembler.sll(addrTempRegister, address.index, address.scale);
  965. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  966. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  967. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  968. m_assembler.sw(src, addrTempRegister, address.offset);
  969. }
  970. }
  971. void store32(TrustedImm32 imm, ImplicitAddress address)
  972. {
  973. if (address.offset >= -32768 && address.offset <= 32767
  974. && !m_fixedWidth) {
  975. if (!imm.m_value)
  976. m_assembler.sw(MIPSRegisters::zero, address.base, address.offset);
  977. else {
  978. move(imm, immTempRegister);
  979. m_assembler.sw(immTempRegister, address.base, address.offset);
  980. }
  981. } else {
  982. /*
  983. lui addrTemp, (offset + 0x8000) >> 16
  984. addu addrTemp, addrTemp, base
  985. sw immTemp, (offset & 0xffff)(addrTemp)
  986. */
  987. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  988. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  989. if (!imm.m_value && !m_fixedWidth)
  990. m_assembler.sw(MIPSRegisters::zero, addrTempRegister, address.offset);
  991. else {
  992. move(imm, immTempRegister);
  993. m_assembler.sw(immTempRegister, addrTempRegister, address.offset);
  994. }
  995. }
  996. }
  997. void store32(TrustedImm32 imm, BaseIndex address)
  998. {
  999. if (address.offset >= -32768 && address.offset <= 32767 && !m_fixedWidth) {
  1000. /*
  1001. sll addrTemp, address.index, address.scale
  1002. addu addrTemp, addrTemp, address.base
  1003. sw src, address.offset(addrTemp)
  1004. */
  1005. m_assembler.sll(addrTempRegister, address.index, address.scale);
  1006. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1007. if (!imm.m_value)
  1008. m_assembler.sw(MIPSRegisters::zero, addrTempRegister, address.offset);
  1009. else {
  1010. move(imm, immTempRegister);
  1011. m_assembler.sw(immTempRegister, addrTempRegister, address.offset);
  1012. }
  1013. } else {
  1014. /*
  1015. sll addrTemp, address.index, address.scale
  1016. addu addrTemp, addrTemp, address.base
  1017. lui immTemp, (address.offset + 0x8000) >> 16
  1018. addu addrTemp, addrTemp, immTemp
  1019. sw src, (address.offset & 0xffff)(at)
  1020. */
  1021. m_assembler.sll(addrTempRegister, address.index, address.scale);
  1022. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1023. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  1024. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  1025. if (!imm.m_value && !m_fixedWidth)
  1026. m_assembler.sw(MIPSRegisters::zero, addrTempRegister, address.offset);
  1027. else {
  1028. move(imm, immTempRegister);
  1029. m_assembler.sw(immTempRegister, addrTempRegister, address.offset);
  1030. }
  1031. }
  1032. }
  1033. void store32(RegisterID src, const void* address)
  1034. {
  1035. /*
  1036. li addrTemp, address
  1037. sw src, 0(addrTemp)
  1038. */
  1039. move(TrustedImmPtr(address), addrTempRegister);
  1040. m_assembler.sw(src, addrTempRegister, 0);
  1041. }
  1042. void store32(TrustedImm32 imm, const void* address)
  1043. {
  1044. /*
  1045. li immTemp, imm
  1046. li addrTemp, address
  1047. sw src, 0(addrTemp)
  1048. */
  1049. if (!imm.m_value && !m_fixedWidth) {
  1050. move(TrustedImmPtr(address), addrTempRegister);
  1051. m_assembler.sw(MIPSRegisters::zero, addrTempRegister, 0);
  1052. } else {
  1053. move(imm, immTempRegister);
  1054. move(TrustedImmPtr(address), addrTempRegister);
  1055. m_assembler.sw(immTempRegister, addrTempRegister, 0);
  1056. }
  1057. }
  1058. // Floating-point operations:
  1059. static bool supportsFloatingPoint()
  1060. {
  1061. #if WTF_MIPS_DOUBLE_FLOAT
  1062. return true;
  1063. #else
  1064. return false;
  1065. #endif
  1066. }
  1067. static bool supportsFloatingPointTruncate()
  1068. {
  1069. #if WTF_MIPS_DOUBLE_FLOAT && WTF_MIPS_ISA_AT_LEAST(2)
  1070. return true;
  1071. #else
  1072. return false;
  1073. #endif
  1074. }
  1075. static bool supportsFloatingPointSqrt()
  1076. {
  1077. #if WTF_MIPS_DOUBLE_FLOAT && WTF_MIPS_ISA_AT_LEAST(2)
  1078. return true;
  1079. #else
  1080. return false;
  1081. #endif
  1082. }
  1083. static bool supportsFloatingPointAbs() { return false; }
  1084. // Stack manipulation operations:
  1085. //
  1086. // The ABI is assumed to provide a stack abstraction to memory,
  1087. // containing machine word sized units of data. Push and pop
  1088. // operations add and remove a single register sized unit of data
  1089. // to or from the stack. Peek and poke operations read or write
  1090. // values on the stack, without moving the current stack position.
  1091. void pop(RegisterID dest)
  1092. {
  1093. m_assembler.lw(dest, MIPSRegisters::sp, 0);
  1094. m_assembler.addiu(MIPSRegisters::sp, MIPSRegisters::sp, 4);
  1095. }
  1096. void push(RegisterID src)
  1097. {
  1098. m_assembler.addiu(MIPSRegisters::sp, MIPSRegisters::sp, -4);
  1099. m_assembler.sw(src, MIPSRegisters::sp, 0);
  1100. }
  1101. void push(Address address)
  1102. {
  1103. load32(address, dataTempRegister);
  1104. push(dataTempRegister);
  1105. }
  1106. void push(TrustedImm32 imm)
  1107. {
  1108. move(imm, immTempRegister);
  1109. push(immTempRegister);
  1110. }
  1111. // Register move operations:
  1112. //
  1113. // Move values in registers.
  1114. void move(TrustedImm32 imm, RegisterID dest)
  1115. {
  1116. if (!imm.m_value && !m_fixedWidth)
  1117. move(MIPSRegisters::zero, dest);
  1118. else if (m_fixedWidth) {
  1119. m_assembler.lui(dest, imm.m_value >> 16);
  1120. m_assembler.ori(dest, dest, imm.m_value);
  1121. } else
  1122. m_assembler.li(dest, imm.m_value);
  1123. }
  1124. void move(RegisterID src, RegisterID dest)
  1125. {
  1126. if (src != dest || m_fixedWidth)
  1127. m_assembler.move(dest, src);
  1128. }
  1129. void move(TrustedImmPtr imm, RegisterID dest)
  1130. {
  1131. move(TrustedImm32(imm), dest);
  1132. }
  1133. void swap(RegisterID reg1, RegisterID reg2)
  1134. {
  1135. move(reg1, immTempRegister);
  1136. move(reg2, reg1);
  1137. move(immTempRegister, reg2);
  1138. }
  1139. void signExtend32ToPtr(RegisterID src, RegisterID dest)
  1140. {
  1141. if (src != dest || m_fixedWidth)
  1142. move(src, dest);
  1143. }
  1144. void zeroExtend32ToPtr(RegisterID src, RegisterID dest)
  1145. {
  1146. if (src != dest || m_fixedWidth)
  1147. move(src, dest);
  1148. }
  1149. // Forwards / external control flow operations:
  1150. //
  1151. // This set of jump and conditional branch operations return a Jump
  1152. // object which may linked at a later point, allow forwards jump,
  1153. // or jumps that will require external linkage (after the code has been
  1154. // relocated).
  1155. //
  1156. // For branches, signed <, >, <= and >= are denoted as l, g, le, and ge
  1157. // respecitvely, for unsigned comparisons the names b, a, be, and ae are
  1158. // used (representing the names 'below' and 'above').
  1159. //
  1160. // Operands to the comparision are provided in the expected order, e.g.
  1161. // jle32(reg1, TrustedImm32(5)) will branch if the value held in reg1, when
  1162. // treated as a signed 32bit value, is less than or equal to 5.
  1163. //
  1164. // jz and jnz test whether the first operand is equal to zero, and take
  1165. // an optional second operand of a mask under which to perform the test.
  1166. Jump branch8(RelationalCondition cond, Address left, TrustedImm32 right)
  1167. {
  1168. // Make sure the immediate value is unsigned 8 bits.
  1169. ASSERT(!(right.m_value & 0xFFFFFF00));
  1170. load8(left, dataTempRegister);
  1171. move(right, immTempRegister);
  1172. return branch32(cond, dataTempRegister, immTempRegister);
  1173. }
  1174. void compare8(RelationalCondition cond, Address left, TrustedImm32 right, RegisterID dest)
  1175. {
  1176. // Make sure the immediate value is unsigned 8 bits.
  1177. ASSERT(!(right.m_value & 0xFFFFFF00));
  1178. load8(left, dataTempRegister);
  1179. move(right, immTempRegister);
  1180. compare32(cond, dataTempRegister, immTempRegister, dest);
  1181. }
  1182. Jump branch8(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
  1183. {
  1184. ASSERT(!(right.m_value & 0xFFFFFF00));
  1185. load8(left, dataTempRegister);
  1186. // Be careful that the previous load8() uses immTempRegister.
  1187. // So, we need to put move() after load8().
  1188. move(right, immTempRegister);
  1189. return branch32(cond, dataTempRegister, immTempRegister);
  1190. }
  1191. Jump branch32(RelationalCondition cond, RegisterID left, RegisterID right)
  1192. {
  1193. if (cond == Equal)
  1194. return branchEqual(left, right);
  1195. if (cond == NotEqual)
  1196. return branchNotEqual(left, right);
  1197. if (cond == Above) {
  1198. m_assembler.sltu(cmpTempRegister, right, left);
  1199. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1200. }
  1201. if (cond == AboveOrEqual) {
  1202. m_assembler.sltu(cmpTempRegister, left, right);
  1203. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1204. }
  1205. if (cond == Below) {
  1206. m_assembler.sltu(cmpTempRegister, left, right);
  1207. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1208. }
  1209. if (cond == BelowOrEqual) {
  1210. m_assembler.sltu(cmpTempRegister, right, left);
  1211. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1212. }
  1213. if (cond == GreaterThan) {
  1214. m_assembler.slt(cmpTempRegister, right, left);
  1215. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1216. }
  1217. if (cond == GreaterThanOrEqual) {
  1218. m_assembler.slt(cmpTempRegister, left, right);
  1219. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1220. }
  1221. if (cond == LessThan) {
  1222. m_assembler.slt(cmpTempRegister, left, right);
  1223. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1224. }
  1225. if (cond == LessThanOrEqual) {
  1226. m_assembler.slt(cmpTempRegister, right, left);
  1227. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1228. }
  1229. ASSERT(0);
  1230. return Jump();
  1231. }
  1232. Jump branch32(RelationalCondition cond, RegisterID left, TrustedImm32 right)
  1233. {
  1234. move(right, immTempRegister);
  1235. return branch32(cond, left, immTempRegister);
  1236. }
  1237. Jump branch32(RelationalCondition cond, RegisterID left, Address right)
  1238. {
  1239. load32(right, dataTempRegister);
  1240. return branch32(cond, left, dataTempRegister);
  1241. }
  1242. Jump branch32(RelationalCondition cond, Address left, RegisterID right)
  1243. {
  1244. load32(left, dataTempRegister);
  1245. return branch32(cond, dataTempRegister, right);
  1246. }
  1247. Jump branch32(RelationalCondition cond, Address left, TrustedImm32 right)
  1248. {
  1249. load32(left, dataTempRegister);
  1250. move(right, immTempRegister);
  1251. return branch32(cond, dataTempRegister, immTempRegister);
  1252. }
  1253. Jump branch32(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
  1254. {
  1255. load32(left, dataTempRegister);
  1256. // Be careful that the previous load32() uses immTempRegister.
  1257. // So, we need to put move() after load32().
  1258. move(right, immTempRegister);
  1259. return branch32(cond, dataTempRegister, immTempRegister);
  1260. }
  1261. Jump branch32WithUnalignedHalfWords(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
  1262. {
  1263. load32WithUnalignedHalfWords(left, dataTempRegister);
  1264. // Be careful that the previous load32WithUnalignedHalfWords()
  1265. // uses immTempRegister.
  1266. // So, we need to put move() after load32WithUnalignedHalfWords().
  1267. move(right, immTempRegister);
  1268. return branch32(cond, dataTempRegister, immTempRegister);
  1269. }
  1270. Jump branch32(RelationalCondition cond, AbsoluteAddress left, RegisterID right)
  1271. {
  1272. load32(left.m_ptr, dataTempRegister);
  1273. return branch32(cond, dataTempRegister, right);
  1274. }
  1275. Jump branch32(RelationalCondition cond, AbsoluteAddress left, TrustedImm32 right)
  1276. {
  1277. load32(left.m_ptr, dataTempRegister);
  1278. move(right, immTempRegister);
  1279. return branch32(cond, dataTempRegister, immTempRegister);
  1280. }
  1281. Jump branchTest32(ResultCondition cond, RegisterID reg, RegisterID mask)
  1282. {
  1283. ASSERT((cond == Zero) || (cond == NonZero));
  1284. m_assembler.andInsn(cmpTempRegister, reg, mask);
  1285. if (cond == Zero)
  1286. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1287. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1288. }
  1289. Jump branchTest32(ResultCondition cond, RegisterID reg, TrustedImm32 mask = TrustedImm32(-1))
  1290. {
  1291. ASSERT((cond == Zero) || (cond == NonZero));
  1292. if (mask.m_value == -1 && !m_fixedWidth) {
  1293. if (cond == Zero)
  1294. return branchEqual(reg, MIPSRegisters::zero);
  1295. return branchNotEqual(reg, MIPSRegisters::zero);
  1296. }
  1297. move(mask, immTempRegister);
  1298. return branchTest32(cond, reg, immTempRegister);
  1299. }
  1300. Jump branchTest32(ResultCondition cond, Address address, TrustedImm32 mask = TrustedImm32(-1))
  1301. {
  1302. load32(address, dataTempRegister);
  1303. return branchTest32(cond, dataTempRegister, mask);
  1304. }
  1305. Jump branchTest32(ResultCondition cond, BaseIndex address, TrustedImm32 mask = TrustedImm32(-1))
  1306. {
  1307. load32(address, dataTempRegister);
  1308. return branchTest32(cond, dataTempRegister, mask);
  1309. }
  1310. Jump branchTest8(ResultCondition cond, Address address, TrustedImm32 mask = TrustedImm32(-1))
  1311. {
  1312. load8(address, dataTempRegister);
  1313. return branchTest32(cond, dataTempRegister, mask);
  1314. }
  1315. Jump branchTest8(ResultCondition cond, AbsoluteAddress address, TrustedImm32 mask = TrustedImm32(-1))
  1316. {
  1317. move(TrustedImmPtr(address.m_ptr), dataTempRegister);
  1318. load8(Address(dataTempRegister), dataTempRegister);
  1319. return branchTest32(cond, dataTempRegister, mask);
  1320. }
  1321. Jump jump()
  1322. {
  1323. return branchEqual(MIPSRegisters::zero, MIPSRegisters::zero);
  1324. }
  1325. void jump(RegisterID target)
  1326. {
  1327. move(target, MIPSRegisters::t9);
  1328. m_assembler.jr(MIPSRegisters::t9);
  1329. m_assembler.nop();
  1330. }
  1331. void jump(Address address)
  1332. {
  1333. m_fixedWidth = true;
  1334. load32(address, MIPSRegisters::t9);
  1335. m_assembler.jr(MIPSRegisters::t9);
  1336. m_assembler.nop();
  1337. m_fixedWidth = false;
  1338. }
  1339. void jump(AbsoluteAddress address)
  1340. {
  1341. m_fixedWidth = true;
  1342. load32(address.m_ptr, MIPSRegisters::t9);
  1343. m_assembler.jr(MIPSRegisters::t9);
  1344. m_assembler.nop();
  1345. m_fixedWidth = false;
  1346. }
  1347. void moveDoubleToInts(FPRegisterID src, RegisterID dest1, RegisterID dest2)
  1348. {
  1349. m_assembler.vmov(dest1, dest2, src);
  1350. }
  1351. void moveIntsToDouble(RegisterID src1, RegisterID src2, FPRegisterID dest, FPRegisterID scratch)
  1352. {
  1353. UNUSED_PARAM(scratch);
  1354. m_assembler.vmov(dest, src1, src2);
  1355. }
  1356. // Arithmetic control flow operations:
  1357. //
  1358. // This set of conditional branch operations branch based
  1359. // on the result of an arithmetic operation. The operation
  1360. // is performed as normal, storing the result.
  1361. //
  1362. // * jz operations branch if the result is zero.
  1363. // * jo operations branch if the (signed) arithmetic
  1364. // operation caused an overflow to occur.
  1365. Jump branchAdd32(ResultCondition cond, RegisterID src, RegisterID dest)
  1366. {
  1367. ASSERT((cond == Overflow) || (cond == Signed) || (cond == PositiveOrZero) || (cond == Zero) || (cond == NonZero));
  1368. if (cond == Overflow) {
  1369. /*
  1370. move dest, dataTemp
  1371. xor cmpTemp, dataTemp, src
  1372. bltz cmpTemp, No_overflow # diff sign bit -> no overflow
  1373. addu dest, dataTemp, src
  1374. xor cmpTemp, dest, dataTemp
  1375. bgez cmpTemp, No_overflow # same sign big -> no overflow
  1376. nop
  1377. b Overflow
  1378. nop
  1379. nop
  1380. nop
  1381. nop
  1382. nop
  1383. No_overflow:
  1384. */
  1385. move(dest, dataTempRegister);
  1386. m_assembler.xorInsn(cmpTempRegister, dataTempRegister, src);
  1387. m_assembler.bltz(cmpTempRegister, 10);
  1388. m_assembler.addu(dest, dataTempRegister, src);
  1389. m_assembler.xorInsn(cmpTempRegister, dest, dataTempRegister);
  1390. m_assembler.bgez(cmpTempRegister, 7);
  1391. m_assembler.nop();
  1392. return jump();
  1393. }
  1394. if (cond == Signed) {
  1395. add32(src, dest);
  1396. // Check if dest is negative.
  1397. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1398. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1399. }
  1400. if (cond == PositiveOrZero) {
  1401. add32(src, dest);
  1402. // Check if dest is not negative.
  1403. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1404. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1405. }
  1406. if (cond == Zero) {
  1407. add32(src, dest);
  1408. return branchEqual(dest, MIPSRegisters::zero);
  1409. }
  1410. if (cond == NonZero) {
  1411. add32(src, dest);
  1412. return branchNotEqual(dest, MIPSRegisters::zero);
  1413. }
  1414. ASSERT(0);
  1415. return Jump();
  1416. }
  1417. Jump branchAdd32(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
  1418. {
  1419. ASSERT((cond == Overflow) || (cond == Signed) || (cond == PositiveOrZero) || (cond == Zero) || (cond == NonZero));
  1420. if (cond == Overflow) {
  1421. /*
  1422. move dataTemp, op1
  1423. xor cmpTemp, dataTemp, op2
  1424. bltz cmpTemp, No_overflow # diff sign bit -> no overflow
  1425. addu dest, dataTemp, op2
  1426. xor cmpTemp, dest, dataTemp
  1427. bgez cmpTemp, No_overflow # same sign big -> no overflow
  1428. nop
  1429. b Overflow
  1430. nop
  1431. nop
  1432. nop
  1433. nop
  1434. nop
  1435. No_overflow:
  1436. */
  1437. move(op1, dataTempRegister);
  1438. m_assembler.xorInsn(cmpTempRegister, dataTempRegister, op2);
  1439. m_assembler.bltz(cmpTempRegister, 10);
  1440. m_assembler.addu(dest, dataTempRegister, op2);
  1441. m_assembler.xorInsn(cmpTempRegister, dest, dataTempRegister);
  1442. m_assembler.bgez(cmpTempRegister, 7);
  1443. m_assembler.nop();
  1444. return jump();
  1445. }
  1446. if (cond == Signed) {
  1447. add32(op1, op2, dest);
  1448. // Check if dest is negative.
  1449. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1450. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1451. }
  1452. if (cond == PositiveOrZero) {
  1453. add32(op1, op2, dest);
  1454. // Check if dest is not negative.
  1455. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1456. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1457. }
  1458. if (cond == Zero) {
  1459. add32(op1, op2, dest);
  1460. return branchEqual(dest, MIPSRegisters::zero);
  1461. }
  1462. if (cond == NonZero) {
  1463. add32(op1, op2, dest);
  1464. return branchNotEqual(dest, MIPSRegisters::zero);
  1465. }
  1466. ASSERT(0);
  1467. return Jump();
  1468. }
  1469. Jump branchAdd32(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
  1470. {
  1471. move(imm, immTempRegister);
  1472. return branchAdd32(cond, immTempRegister, dest);
  1473. }
  1474. Jump branchAdd32(ResultCondition cond, RegisterID src, TrustedImm32 imm, RegisterID dest)
  1475. {
  1476. move(imm, immTempRegister);
  1477. move(src, dest);
  1478. return branchAdd32(cond, immTempRegister, dest);
  1479. }
  1480. Jump branchAdd32(ResultCondition cond, TrustedImm32 imm, AbsoluteAddress dest)
  1481. {
  1482. ASSERT((cond == Overflow) || (cond == Signed) || (cond == PositiveOrZero) || (cond == Zero) || (cond == NonZero));
  1483. if (cond == Overflow) {
  1484. /*
  1485. move dataTemp, dest
  1486. xori cmpTemp, dataTemp, imm
  1487. bltz cmpTemp, No_overflow # diff sign bit -> no overflow
  1488. addiu dataTemp, dataTemp, imm
  1489. move dest, dataTemp
  1490. xori cmpTemp, dataTemp, imm
  1491. bgez cmpTemp, No_overflow # same sign big -> no overflow
  1492. nop
  1493. b Overflow
  1494. nop
  1495. nop
  1496. nop
  1497. nop
  1498. nop
  1499. No_overflow:
  1500. */
  1501. if (imm.m_value >= -32768 && imm.m_value <= 32767 && !m_fixedWidth) {
  1502. load32(dest.m_ptr, dataTempRegister);
  1503. m_assembler.xori(cmpTempRegister, dataTempRegister, imm.m_value);
  1504. m_assembler.bltz(cmpTempRegister, 10);
  1505. m_assembler.addiu(dataTempRegister, dataTempRegister, imm.m_value);
  1506. store32(dataTempRegister, dest.m_ptr);
  1507. m_assembler.xori(cmpTempRegister, dataTempRegister, imm.m_value);
  1508. m_assembler.bgez(cmpTempRegister, 7);
  1509. m_assembler.nop();
  1510. } else {
  1511. load32(dest.m_ptr, dataTempRegister);
  1512. move(imm, immTempRegister);
  1513. m_assembler.xorInsn(cmpTempRegister, dataTempRegister, immTempRegister);
  1514. m_assembler.bltz(cmpTempRegister, 10);
  1515. m_assembler.addiu(dataTempRegister, dataTempRegister, immTempRegister);
  1516. store32(dataTempRegister, dest.m_ptr);
  1517. m_assembler.xori(cmpTempRegister, dataTempRegister, immTempRegister);
  1518. m_assembler.bgez(cmpTempRegister, 7);
  1519. m_assembler.nop();
  1520. }
  1521. return jump();
  1522. }
  1523. move(imm, immTempRegister);
  1524. load32(dest.m_ptr, dataTempRegister);
  1525. add32(immTempRegister, dataTempRegister);
  1526. store32(dataTempRegister, dest.m_ptr);
  1527. if (cond == Signed) {
  1528. // Check if dest is negative.
  1529. m_assembler.slt(cmpTempRegister, dataTempRegister, MIPSRegisters::zero);
  1530. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1531. }
  1532. if (cond == PositiveOrZero) {
  1533. // Check if dest is not negative.
  1534. m_assembler.slt(cmpTempRegister, dataTempRegister, MIPSRegisters::zero);
  1535. return branchEqual(cmpTempRegister, MIPSRegisters::zero);
  1536. }
  1537. if (cond == Zero)
  1538. return branchEqual(dataTempRegister, MIPSRegisters::zero);
  1539. if (cond == NonZero)
  1540. return branchNotEqual(dataTempRegister, MIPSRegisters::zero);
  1541. ASSERT(0);
  1542. return Jump();
  1543. }
  1544. Jump branchMul32(ResultCondition cond, RegisterID src1, RegisterID src2, RegisterID dest)
  1545. {
  1546. ASSERT((cond == Overflow) || (cond == Signed) || (cond == Zero) || (cond == NonZero));
  1547. if (cond == Overflow) {
  1548. /*
  1549. mult src, dest
  1550. mfhi dataTemp
  1551. mflo dest
  1552. sra addrTemp, dest, 31
  1553. beq dataTemp, addrTemp, No_overflow # all sign bits (bit 63 to bit 31) are the same -> no overflow
  1554. nop
  1555. b Overflow
  1556. nop
  1557. nop
  1558. nop
  1559. nop
  1560. nop
  1561. No_overflow:
  1562. */
  1563. m_assembler.mult(src1, src2);
  1564. m_assembler.mfhi(dataTempRegister);
  1565. m_assembler.mflo(dest);
  1566. m_assembler.sra(addrTempRegister, dest, 31);
  1567. m_assembler.beq(dataTempRegister, addrTempRegister, 7);
  1568. m_assembler.nop();
  1569. return jump();
  1570. }
  1571. if (cond == Signed) {
  1572. mul32(src1, src2, dest);
  1573. // Check if dest is negative.
  1574. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1575. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1576. }
  1577. if (cond == Zero) {
  1578. mul32(src1, src2, dest);
  1579. return branchEqual(dest, MIPSRegisters::zero);
  1580. }
  1581. if (cond == NonZero) {
  1582. mul32(src1, src2, dest);
  1583. return branchNotEqual(dest, MIPSRegisters::zero);
  1584. }
  1585. ASSERT(0);
  1586. return Jump();
  1587. }
  1588. Jump branchMul32(ResultCondition cond, RegisterID src, RegisterID dest)
  1589. {
  1590. ASSERT((cond == Overflow) || (cond == Signed) || (cond == Zero) || (cond == NonZero));
  1591. if (cond == Overflow) {
  1592. /*
  1593. mult src, dest
  1594. mfhi dataTemp
  1595. mflo dest
  1596. sra addrTemp, dest, 31
  1597. beq dataTemp, addrTemp, No_overflow # all sign bits (bit 63 to bit 31) are the same -> no overflow
  1598. nop
  1599. b Overflow
  1600. nop
  1601. nop
  1602. nop
  1603. nop
  1604. nop
  1605. No_overflow:
  1606. */
  1607. m_assembler.mult(src, dest);
  1608. m_assembler.mfhi(dataTempRegister);
  1609. m_assembler.mflo(dest);
  1610. m_assembler.sra(addrTempRegister, dest, 31);
  1611. m_assembler.beq(dataTempRegister, addrTempRegister, 7);
  1612. m_assembler.nop();
  1613. return jump();
  1614. }
  1615. if (cond == Signed) {
  1616. mul32(src, dest);
  1617. // Check if dest is negative.
  1618. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1619. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1620. }
  1621. if (cond == Zero) {
  1622. mul32(src, dest);
  1623. return branchEqual(dest, MIPSRegisters::zero);
  1624. }
  1625. if (cond == NonZero) {
  1626. mul32(src, dest);
  1627. return branchNotEqual(dest, MIPSRegisters::zero);
  1628. }
  1629. ASSERT(0);
  1630. return Jump();
  1631. }
  1632. Jump branchMul32(ResultCondition cond, TrustedImm32 imm, RegisterID src, RegisterID dest)
  1633. {
  1634. move(imm, immTempRegister);
  1635. return branchMul32(cond, immTempRegister, src, dest);
  1636. }
  1637. Jump branchSub32(ResultCondition cond, RegisterID src, RegisterID dest)
  1638. {
  1639. ASSERT((cond == Overflow) || (cond == Signed) || (cond == Zero) || (cond == NonZero));
  1640. if (cond == Overflow) {
  1641. /*
  1642. move dest, dataTemp
  1643. xor cmpTemp, dataTemp, src
  1644. bgez cmpTemp, No_overflow # same sign bit -> no overflow
  1645. subu dest, dataTemp, src
  1646. xor cmpTemp, dest, dataTemp
  1647. bgez cmpTemp, No_overflow # same sign bit -> no overflow
  1648. nop
  1649. b Overflow
  1650. nop
  1651. nop
  1652. nop
  1653. nop
  1654. nop
  1655. No_overflow:
  1656. */
  1657. move(dest, dataTempRegister);
  1658. m_assembler.xorInsn(cmpTempRegister, dataTempRegister, src);
  1659. m_assembler.bgez(cmpTempRegister, 10);
  1660. m_assembler.subu(dest, dataTempRegister, src);
  1661. m_assembler.xorInsn(cmpTempRegister, dest, dataTempRegister);
  1662. m_assembler.bgez(cmpTempRegister, 7);
  1663. m_assembler.nop();
  1664. return jump();
  1665. }
  1666. if (cond == Signed) {
  1667. sub32(src, dest);
  1668. // Check if dest is negative.
  1669. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1670. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1671. }
  1672. if (cond == Zero) {
  1673. sub32(src, dest);
  1674. return branchEqual(dest, MIPSRegisters::zero);
  1675. }
  1676. if (cond == NonZero) {
  1677. sub32(src, dest);
  1678. return branchNotEqual(dest, MIPSRegisters::zero);
  1679. }
  1680. ASSERT(0);
  1681. return Jump();
  1682. }
  1683. Jump branchSub32(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
  1684. {
  1685. move(imm, immTempRegister);
  1686. return branchSub32(cond, immTempRegister, dest);
  1687. }
  1688. Jump branchSub32(ResultCondition cond, RegisterID src, TrustedImm32 imm, RegisterID dest)
  1689. {
  1690. move(imm, immTempRegister);
  1691. return branchSub32(cond, src, immTempRegister, dest);
  1692. }
  1693. Jump branchSub32(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
  1694. {
  1695. ASSERT((cond == Overflow) || (cond == Signed) || (cond == Zero) || (cond == NonZero));
  1696. if (cond == Overflow) {
  1697. /*
  1698. move dataTemp, op1
  1699. xor cmpTemp, dataTemp, op2
  1700. bgez cmpTemp, No_overflow # same sign bit -> no overflow
  1701. subu dest, dataTemp, op2
  1702. xor cmpTemp, dest, dataTemp
  1703. bgez cmpTemp, No_overflow # same sign bit -> no overflow
  1704. nop
  1705. b Overflow
  1706. nop
  1707. nop
  1708. nop
  1709. nop
  1710. nop
  1711. No_overflow:
  1712. */
  1713. move(op1, dataTempRegister);
  1714. m_assembler.xorInsn(cmpTempRegister, dataTempRegister, op2);
  1715. m_assembler.bgez(cmpTempRegister, 10);
  1716. m_assembler.subu(dest, dataTempRegister, op2);
  1717. m_assembler.xorInsn(cmpTempRegister, dest, dataTempRegister);
  1718. m_assembler.bgez(cmpTempRegister, 7);
  1719. m_assembler.nop();
  1720. return jump();
  1721. }
  1722. if (cond == Signed) {
  1723. sub32(op1, op2, dest);
  1724. // Check if dest is negative.
  1725. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1726. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1727. }
  1728. if (cond == Zero) {
  1729. sub32(op1, op2, dest);
  1730. return branchEqual(dest, MIPSRegisters::zero);
  1731. }
  1732. if (cond == NonZero) {
  1733. sub32(op1, op2, dest);
  1734. return branchNotEqual(dest, MIPSRegisters::zero);
  1735. }
  1736. ASSERT(0);
  1737. return Jump();
  1738. }
  1739. Jump branchNeg32(ResultCondition cond, RegisterID srcDest)
  1740. {
  1741. m_assembler.li(dataTempRegister, -1);
  1742. return branchMul32(cond, dataTempRegister, srcDest);
  1743. }
  1744. Jump branchOr32(ResultCondition cond, RegisterID src, RegisterID dest)
  1745. {
  1746. ASSERT((cond == Signed) || (cond == Zero) || (cond == NonZero));
  1747. if (cond == Signed) {
  1748. or32(src, dest);
  1749. // Check if dest is negative.
  1750. m_assembler.slt(cmpTempRegister, dest, MIPSRegisters::zero);
  1751. return branchNotEqual(cmpTempRegister, MIPSRegisters::zero);
  1752. }
  1753. if (cond == Zero) {
  1754. or32(src, dest);
  1755. return branchEqual(dest, MIPSRegisters::zero);
  1756. }
  1757. if (cond == NonZero) {
  1758. or32(src, dest);
  1759. return branchNotEqual(dest, MIPSRegisters::zero);
  1760. }
  1761. ASSERT(0);
  1762. return Jump();
  1763. }
  1764. // Miscellaneous operations:
  1765. void breakpoint()
  1766. {
  1767. m_assembler.bkpt();
  1768. }
  1769. Call nearCall()
  1770. {
  1771. /* We need two words for relaxation. */
  1772. m_assembler.nop();
  1773. m_assembler.nop();
  1774. m_assembler.jal();
  1775. m_assembler.nop();
  1776. return Call(m_assembler.label(), Call::LinkableNear);
  1777. }
  1778. Call call()
  1779. {
  1780. m_assembler.lui(MIPSRegisters::t9, 0);
  1781. m_assembler.ori(MIPSRegisters::t9, MIPSRegisters::t9, 0);
  1782. m_assembler.jalr(MIPSRegisters::t9);
  1783. m_assembler.nop();
  1784. return Call(m_assembler.label(), Call::Linkable);
  1785. }
  1786. Call call(RegisterID target)
  1787. {
  1788. move(target, MIPSRegisters::t9);
  1789. m_assembler.jalr(MIPSRegisters::t9);
  1790. m_assembler.nop();
  1791. return Call(m_assembler.label(), Call::None);
  1792. }
  1793. Call call(Address address)
  1794. {
  1795. m_fixedWidth = true;
  1796. load32(address, MIPSRegisters::t9);
  1797. m_assembler.jalr(MIPSRegisters::t9);
  1798. m_assembler.nop();
  1799. m_fixedWidth = false;
  1800. return Call(m_assembler.label(), Call::None);
  1801. }
  1802. void ret()
  1803. {
  1804. m_assembler.jr(MIPSRegisters::ra);
  1805. m_assembler.nop();
  1806. }
  1807. void compare32(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID dest)
  1808. {
  1809. if (cond == Equal) {
  1810. m_assembler.xorInsn(dest, left, right);
  1811. m_assembler.sltiu(dest, dest, 1);
  1812. } else if (cond == NotEqual) {
  1813. m_assembler.xorInsn(dest, left, right);
  1814. m_assembler.sltu(dest, MIPSRegisters::zero, dest);
  1815. } else if (cond == Above)
  1816. m_assembler.sltu(dest, right, left);
  1817. else if (cond == AboveOrEqual) {
  1818. m_assembler.sltu(dest, left, right);
  1819. m_assembler.xori(dest, dest, 1);
  1820. } else if (cond == Below)
  1821. m_assembler.sltu(dest, left, right);
  1822. else if (cond == BelowOrEqual) {
  1823. m_assembler.sltu(dest, right, left);
  1824. m_assembler.xori(dest, dest, 1);
  1825. } else if (cond == GreaterThan)
  1826. m_assembler.slt(dest, right, left);
  1827. else if (cond == GreaterThanOrEqual) {
  1828. m_assembler.slt(dest, left, right);
  1829. m_assembler.xori(dest, dest, 1);
  1830. } else if (cond == LessThan)
  1831. m_assembler.slt(dest, left, right);
  1832. else if (cond == LessThanOrEqual) {
  1833. m_assembler.slt(dest, right, left);
  1834. m_assembler.xori(dest, dest, 1);
  1835. }
  1836. }
  1837. void compare32(RelationalCondition cond, RegisterID left, TrustedImm32 right, RegisterID dest)
  1838. {
  1839. move(right, immTempRegister);
  1840. compare32(cond, left, immTempRegister, dest);
  1841. }
  1842. void test8(ResultCondition cond, Address address, TrustedImm32 mask, RegisterID dest)
  1843. {
  1844. ASSERT((cond == Zero) || (cond == NonZero));
  1845. load8(address, dataTempRegister);
  1846. if (mask.m_value == -1 && !m_fixedWidth) {
  1847. if (cond == Zero)
  1848. m_assembler.sltiu(dest, dataTempRegister, 1);
  1849. else
  1850. m_assembler.sltu(dest, MIPSRegisters::zero, dataTempRegister);
  1851. } else {
  1852. move(mask, immTempRegister);
  1853. m_assembler.andInsn(cmpTempRegister, dataTempRegister, immTempRegister);
  1854. if (cond == Zero)
  1855. m_assembler.sltiu(dest, cmpTempRegister, 1);
  1856. else
  1857. m_assembler.sltu(dest, MIPSRegisters::zero, cmpTempRegister);
  1858. }
  1859. }
  1860. void test32(ResultCondition cond, Address address, TrustedImm32 mask, RegisterID dest)
  1861. {
  1862. ASSERT((cond == Zero) || (cond == NonZero));
  1863. load32(address, dataTempRegister);
  1864. if (mask.m_value == -1 && !m_fixedWidth) {
  1865. if (cond == Zero)
  1866. m_assembler.sltiu(dest, dataTempRegister, 1);
  1867. else
  1868. m_assembler.sltu(dest, MIPSRegisters::zero, dataTempRegister);
  1869. } else {
  1870. move(mask, immTempRegister);
  1871. m_assembler.andInsn(cmpTempRegister, dataTempRegister, immTempRegister);
  1872. if (cond == Zero)
  1873. m_assembler.sltiu(dest, cmpTempRegister, 1);
  1874. else
  1875. m_assembler.sltu(dest, MIPSRegisters::zero, cmpTempRegister);
  1876. }
  1877. }
  1878. DataLabel32 moveWithPatch(TrustedImm32 imm, RegisterID dest)
  1879. {
  1880. m_fixedWidth = true;
  1881. DataLabel32 label(this);
  1882. move(imm, dest);
  1883. m_fixedWidth = false;
  1884. return label;
  1885. }
  1886. DataLabelPtr moveWithPatch(TrustedImmPtr initialValue, RegisterID dest)
  1887. {
  1888. m_fixedWidth = true;
  1889. DataLabelPtr label(this);
  1890. move(initialValue, dest);
  1891. m_fixedWidth = false;
  1892. return label;
  1893. }
  1894. Jump branchPtrWithPatch(RelationalCondition cond, RegisterID left, DataLabelPtr& dataLabel, TrustedImmPtr initialRightValue = TrustedImmPtr(0))
  1895. {
  1896. m_fixedWidth = true;
  1897. dataLabel = moveWithPatch(initialRightValue, immTempRegister);
  1898. Jump temp = branch32(cond, left, immTempRegister);
  1899. m_fixedWidth = false;
  1900. return temp;
  1901. }
  1902. Jump branchPtrWithPatch(RelationalCondition cond, Address left, DataLabelPtr& dataLabel, TrustedImmPtr initialRightValue = TrustedImmPtr(0))
  1903. {
  1904. m_fixedWidth = true;
  1905. load32(left, dataTempRegister);
  1906. dataLabel = moveWithPatch(initialRightValue, immTempRegister);
  1907. Jump temp = branch32(cond, dataTempRegister, immTempRegister);
  1908. m_fixedWidth = false;
  1909. return temp;
  1910. }
  1911. DataLabelPtr storePtrWithPatch(TrustedImmPtr initialValue, ImplicitAddress address)
  1912. {
  1913. m_fixedWidth = true;
  1914. DataLabelPtr dataLabel = moveWithPatch(initialValue, dataTempRegister);
  1915. store32(dataTempRegister, address);
  1916. m_fixedWidth = false;
  1917. return dataLabel;
  1918. }
  1919. DataLabelPtr storePtrWithPatch(ImplicitAddress address)
  1920. {
  1921. return storePtrWithPatch(TrustedImmPtr(0), address);
  1922. }
  1923. Call tailRecursiveCall()
  1924. {
  1925. // Like a normal call, but don't update the returned address register
  1926. m_fixedWidth = true;
  1927. move(TrustedImm32(0), MIPSRegisters::t9);
  1928. m_assembler.jr(MIPSRegisters::t9);
  1929. m_assembler.nop();
  1930. m_fixedWidth = false;
  1931. return Call(m_assembler.label(), Call::Linkable);
  1932. }
  1933. Call makeTailRecursiveCall(Jump oldJump)
  1934. {
  1935. oldJump.link(this);
  1936. return tailRecursiveCall();
  1937. }
  1938. void loadFloat(BaseIndex address, FPRegisterID dest)
  1939. {
  1940. if (address.offset >= -32768 && address.offset <= 32767
  1941. && !m_fixedWidth) {
  1942. /*
  1943. sll addrTemp, address.index, address.scale
  1944. addu addrTemp, addrTemp, address.base
  1945. lwc1 dest, address.offset(addrTemp)
  1946. */
  1947. m_assembler.sll(addrTempRegister, address.index, address.scale);
  1948. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1949. m_assembler.lwc1(dest, addrTempRegister, address.offset);
  1950. } else {
  1951. /*
  1952. sll addrTemp, address.index, address.scale
  1953. addu addrTemp, addrTemp, address.base
  1954. lui immTemp, (address.offset + 0x8000) >> 16
  1955. addu addrTemp, addrTemp, immTemp
  1956. lwc1 dest, (address.offset & 0xffff)(at)
  1957. */
  1958. m_assembler.sll(addrTempRegister, address.index, address.scale);
  1959. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1960. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  1961. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  1962. m_assembler.lwc1(dest, addrTempRegister, address.offset);
  1963. }
  1964. }
  1965. void loadDouble(ImplicitAddress address, FPRegisterID dest)
  1966. {
  1967. #if WTF_MIPS_ISA(1)
  1968. /*
  1969. li addrTemp, address.offset
  1970. addu addrTemp, addrTemp, base
  1971. lwc1 dest, 0(addrTemp)
  1972. lwc1 dest+1, 4(addrTemp)
  1973. */
  1974. move(TrustedImm32(address.offset), addrTempRegister);
  1975. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1976. m_assembler.lwc1(dest, addrTempRegister, 0);
  1977. m_assembler.lwc1(FPRegisterID(dest + 1), addrTempRegister, 4);
  1978. #else
  1979. if (address.offset >= -32768 && address.offset <= 32767
  1980. && !m_fixedWidth) {
  1981. m_assembler.ldc1(dest, address.base, address.offset);
  1982. } else {
  1983. /*
  1984. lui addrTemp, (offset + 0x8000) >> 16
  1985. addu addrTemp, addrTemp, base
  1986. ldc1 dest, (offset & 0xffff)(addrTemp)
  1987. */
  1988. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  1989. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  1990. m_assembler.ldc1(dest, addrTempRegister, address.offset);
  1991. }
  1992. #endif
  1993. }
  1994. void loadDouble(BaseIndex address, FPRegisterID dest)
  1995. {
  1996. #if WTF_MIPS_ISA(1)
  1997. if (address.offset >= -32768 && address.offset <= 32767
  1998. && !m_fixedWidth) {
  1999. /*
  2000. sll addrTemp, address.index, address.scale
  2001. addu addrTemp, addrTemp, address.base
  2002. lwc1 dest, address.offset(addrTemp)
  2003. lwc1 dest+1, (address.offset+4)(addrTemp)
  2004. */
  2005. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2006. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2007. m_assembler.lwc1(dest, addrTempRegister, address.offset);
  2008. m_assembler.lwc1(FPRegisterID(dest + 1), addrTempRegister, address.offset + 4);
  2009. } else {
  2010. /*
  2011. sll addrTemp, address.index, address.scale
  2012. addu addrTemp, addrTemp, address.base
  2013. lui immTemp, (address.offset + 0x8000) >> 16
  2014. addu addrTemp, addrTemp, immTemp
  2015. lwc1 dest, (address.offset & 0xffff)(at)
  2016. lwc1 dest+1, (address.offset & 0xffff + 4)(at)
  2017. */
  2018. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2019. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2020. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  2021. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  2022. m_assembler.lwc1(dest, addrTempRegister, address.offset);
  2023. m_assembler.lwc1(FPRegisterID(dest + 1), addrTempRegister, address.offset + 4);
  2024. }
  2025. #else
  2026. if (address.offset >= -32768 && address.offset <= 32767
  2027. && !m_fixedWidth) {
  2028. /*
  2029. sll addrTemp, address.index, address.scale
  2030. addu addrTemp, addrTemp, address.base
  2031. ldc1 dest, address.offset(addrTemp)
  2032. */
  2033. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2034. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2035. m_assembler.ldc1(dest, addrTempRegister, address.offset);
  2036. } else {
  2037. /*
  2038. sll addrTemp, address.index, address.scale
  2039. addu addrTemp, addrTemp, address.base
  2040. lui immTemp, (address.offset + 0x8000) >> 16
  2041. addu addrTemp, addrTemp, immTemp
  2042. ldc1 dest, (address.offset & 0xffff)(at)
  2043. */
  2044. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2045. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2046. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  2047. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  2048. m_assembler.ldc1(dest, addrTempRegister, address.offset);
  2049. }
  2050. #endif
  2051. }
  2052. void loadDouble(const void* address, FPRegisterID dest)
  2053. {
  2054. #if WTF_MIPS_ISA(1)
  2055. /*
  2056. li addrTemp, address
  2057. lwc1 dest, 0(addrTemp)
  2058. lwc1 dest+1, 4(addrTemp)
  2059. */
  2060. move(TrustedImmPtr(address), addrTempRegister);
  2061. m_assembler.lwc1(dest, addrTempRegister, 0);
  2062. m_assembler.lwc1(FPRegisterID(dest + 1), addrTempRegister, 4);
  2063. #else
  2064. /*
  2065. li addrTemp, address
  2066. ldc1 dest, 0(addrTemp)
  2067. */
  2068. move(TrustedImmPtr(address), addrTempRegister);
  2069. m_assembler.ldc1(dest, addrTempRegister, 0);
  2070. #endif
  2071. }
  2072. void storeFloat(FPRegisterID src, BaseIndex address)
  2073. {
  2074. if (address.offset >= -32768 && address.offset <= 32767
  2075. && !m_fixedWidth) {
  2076. /*
  2077. sll addrTemp, address.index, address.scale
  2078. addu addrTemp, addrTemp, address.base
  2079. swc1 src, address.offset(addrTemp)
  2080. */
  2081. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2082. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2083. m_assembler.swc1(src, addrTempRegister, address.offset);
  2084. } else {
  2085. /*
  2086. sll addrTemp, address.index, address.scale
  2087. addu addrTemp, addrTemp, address.base
  2088. lui immTemp, (address.offset + 0x8000) >> 16
  2089. addu addrTemp, addrTemp, immTemp
  2090. swc1 src, (address.offset & 0xffff)(at)
  2091. */
  2092. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2093. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2094. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  2095. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  2096. m_assembler.swc1(src, addrTempRegister, address.offset);
  2097. }
  2098. }
  2099. void storeDouble(FPRegisterID src, ImplicitAddress address)
  2100. {
  2101. #if WTF_MIPS_ISA(1)
  2102. /*
  2103. li addrTemp, address.offset
  2104. addu addrTemp, addrTemp, base
  2105. swc1 dest, 0(addrTemp)
  2106. swc1 dest+1, 4(addrTemp)
  2107. */
  2108. move(TrustedImm32(address.offset), addrTempRegister);
  2109. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2110. m_assembler.swc1(src, addrTempRegister, 0);
  2111. m_assembler.swc1(FPRegisterID(src + 1), addrTempRegister, 4);
  2112. #else
  2113. if (address.offset >= -32768 && address.offset <= 32767
  2114. && !m_fixedWidth)
  2115. m_assembler.sdc1(src, address.base, address.offset);
  2116. else {
  2117. /*
  2118. lui addrTemp, (offset + 0x8000) >> 16
  2119. addu addrTemp, addrTemp, base
  2120. sdc1 src, (offset & 0xffff)(addrTemp)
  2121. */
  2122. m_assembler.lui(addrTempRegister, (address.offset + 0x8000) >> 16);
  2123. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2124. m_assembler.sdc1(src, addrTempRegister, address.offset);
  2125. }
  2126. #endif
  2127. }
  2128. void storeDouble(FPRegisterID src, BaseIndex address)
  2129. {
  2130. #if WTF_MIPS_ISA(1)
  2131. if (address.offset >= -32768 && address.offset <= 32767
  2132. && !m_fixedWidth) {
  2133. /*
  2134. sll addrTemp, address.index, address.scale
  2135. addu addrTemp, addrTemp, address.base
  2136. swc1 src, address.offset(addrTemp)
  2137. swc1 src+1, (address.offset + 4)(addrTemp)
  2138. */
  2139. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2140. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2141. m_assembler.swc1(src, addrTempRegister, address.offset);
  2142. m_assembler.swc1(FPRegisterID(src + 1), addrTempRegister, address.offset + 4);
  2143. } else {
  2144. /*
  2145. sll addrTemp, address.index, address.scale
  2146. addu addrTemp, addrTemp, address.base
  2147. lui immTemp, (address.offset + 0x8000) >> 16
  2148. addu addrTemp, addrTemp, immTemp
  2149. swc1 src, (address.offset & 0xffff)(at)
  2150. swc1 src+1, (address.offset & 0xffff + 4)(at)
  2151. */
  2152. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2153. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2154. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  2155. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  2156. m_assembler.swc1(src, addrTempRegister, address.offset);
  2157. m_assembler.swc1(FPRegisterID(src + 1), addrTempRegister, address.offset + 4);
  2158. }
  2159. #else
  2160. if (address.offset >= -32768 && address.offset <= 32767
  2161. && !m_fixedWidth) {
  2162. /*
  2163. sll addrTemp, address.index, address.scale
  2164. addu addrTemp, addrTemp, address.base
  2165. sdc1 src, address.offset(addrTemp)
  2166. */
  2167. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2168. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2169. m_assembler.sdc1(src, addrTempRegister, address.offset);
  2170. } else {
  2171. /*
  2172. sll addrTemp, address.index, address.scale
  2173. addu addrTemp, addrTemp, address.base
  2174. lui immTemp, (address.offset + 0x8000) >> 16
  2175. addu addrTemp, addrTemp, immTemp
  2176. sdc1 src, (address.offset & 0xffff)(at)
  2177. */
  2178. m_assembler.sll(addrTempRegister, address.index, address.scale);
  2179. m_assembler.addu(addrTempRegister, addrTempRegister, address.base);
  2180. m_assembler.lui(immTempRegister, (address.offset + 0x8000) >> 16);
  2181. m_assembler.addu(addrTempRegister, addrTempRegister, immTempRegister);
  2182. m_assembler.sdc1(src, addrTempRegister, address.offset);
  2183. }
  2184. #endif
  2185. }
  2186. void storeDouble(FPRegisterID src, const void* address)
  2187. {
  2188. #if WTF_MIPS_ISA(1)
  2189. move(TrustedImmPtr(address), addrTempRegister);
  2190. m_assembler.swc1(src, addrTempRegister, 0);
  2191. m_assembler.swc1(FPRegisterID(src + 1), addrTempRegister, 4);
  2192. #else
  2193. move(TrustedImmPtr(address), addrTempRegister);
  2194. m_assembler.sdc1(src, addrTempRegister, 0);
  2195. #endif
  2196. }
  2197. void moveDouble(FPRegisterID src, FPRegisterID dest)
  2198. {
  2199. if (src != dest || m_fixedWidth)
  2200. m_assembler.movd(dest, src);
  2201. }
  2202. void swapDouble(FPRegisterID fr1, FPRegisterID fr2)
  2203. {
  2204. moveDouble(fr1, fpTempRegister);
  2205. moveDouble(fr2, fr1);
  2206. moveDouble(fpTempRegister, fr2);
  2207. }
  2208. void addDouble(FPRegisterID src, FPRegisterID dest)
  2209. {
  2210. m_assembler.addd(dest, dest, src);
  2211. }
  2212. void addDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
  2213. {
  2214. m_assembler.addd(dest, op1, op2);
  2215. }
  2216. void addDouble(Address src, FPRegisterID dest)
  2217. {
  2218. loadDouble(src, fpTempRegister);
  2219. m_assembler.addd(dest, dest, fpTempRegister);
  2220. }
  2221. void addDouble(AbsoluteAddress address, FPRegisterID dest)
  2222. {
  2223. loadDouble(address.m_ptr, fpTempRegister);
  2224. m_assembler.addd(dest, dest, fpTempRegister);
  2225. }
  2226. void subDouble(FPRegisterID src, FPRegisterID dest)
  2227. {
  2228. m_assembler.subd(dest, dest, src);
  2229. }
  2230. void subDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
  2231. {
  2232. m_assembler.subd(dest, op1, op2);
  2233. }
  2234. void subDouble(Address src, FPRegisterID dest)
  2235. {
  2236. loadDouble(src, fpTempRegister);
  2237. m_assembler.subd(dest, dest, fpTempRegister);
  2238. }
  2239. void mulDouble(FPRegisterID src, FPRegisterID dest)
  2240. {
  2241. m_assembler.muld(dest, dest, src);
  2242. }
  2243. void mulDouble(Address src, FPRegisterID dest)
  2244. {
  2245. loadDouble(src, fpTempRegister);
  2246. m_assembler.muld(dest, dest, fpTempRegister);
  2247. }
  2248. void mulDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
  2249. {
  2250. m_assembler.muld(dest, op1, op2);
  2251. }
  2252. void divDouble(FPRegisterID src, FPRegisterID dest)
  2253. {
  2254. m_assembler.divd(dest, dest, src);
  2255. }
  2256. void divDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
  2257. {
  2258. m_assembler.divd(dest, op1, op2);
  2259. }
  2260. void divDouble(Address src, FPRegisterID dest)
  2261. {
  2262. loadDouble(src, fpTempRegister);
  2263. m_assembler.divd(dest, dest, fpTempRegister);
  2264. }
  2265. void negateDouble(FPRegisterID src, FPRegisterID dest)
  2266. {
  2267. m_assembler.negd(dest, src);
  2268. }
  2269. void convertInt32ToDouble(RegisterID src, FPRegisterID dest)
  2270. {
  2271. m_assembler.mtc1(src, fpTempRegister);
  2272. m_assembler.cvtdw(dest, fpTempRegister);
  2273. }
  2274. void convertInt32ToDouble(Address src, FPRegisterID dest)
  2275. {
  2276. load32(src, dataTempRegister);
  2277. m_assembler.mtc1(dataTempRegister, fpTempRegister);
  2278. m_assembler.cvtdw(dest, fpTempRegister);
  2279. }
  2280. void convertInt32ToDouble(AbsoluteAddress src, FPRegisterID dest)
  2281. {
  2282. load32(src.m_ptr, dataTempRegister);
  2283. m_assembler.mtc1(dataTempRegister, fpTempRegister);
  2284. m_assembler.cvtdw(dest, fpTempRegister);
  2285. }
  2286. void convertFloatToDouble(FPRegisterID src, FPRegisterID dst)
  2287. {
  2288. m_assembler.cvtds(dst, src);
  2289. }
  2290. void convertDoubleToFloat(FPRegisterID src, FPRegisterID dst)
  2291. {
  2292. m_assembler.cvtsd(dst, src);
  2293. }
  2294. void insertRelaxationWords()
  2295. {
  2296. /* We need four words for relaxation. */
  2297. m_assembler.beq(MIPSRegisters::zero, MIPSRegisters::zero, 3); // Jump over nops;
  2298. m_assembler.nop();
  2299. m_assembler.nop();
  2300. m_assembler.nop();
  2301. }
  2302. Jump branchTrue()
  2303. {
  2304. m_assembler.appendJump();
  2305. m_assembler.bc1t();
  2306. m_assembler.nop();
  2307. insertRelaxationWords();
  2308. return Jump(m_assembler.label());
  2309. }
  2310. Jump branchFalse()
  2311. {
  2312. m_assembler.appendJump();
  2313. m_assembler.bc1f();
  2314. m_assembler.nop();
  2315. insertRelaxationWords();
  2316. return Jump(m_assembler.label());
  2317. }
  2318. Jump branchEqual(RegisterID rs, RegisterID rt)
  2319. {
  2320. m_assembler.nop();
  2321. m_assembler.nop();
  2322. m_assembler.appendJump();
  2323. m_assembler.beq(rs, rt, 0);
  2324. m_assembler.nop();
  2325. insertRelaxationWords();
  2326. return Jump(m_assembler.label());
  2327. }
  2328. Jump branchNotEqual(RegisterID rs, RegisterID rt)
  2329. {
  2330. m_assembler.nop();
  2331. m_assembler.nop();
  2332. m_assembler.appendJump();
  2333. m_assembler.bne(rs, rt, 0);
  2334. m_assembler.nop();
  2335. insertRelaxationWords();
  2336. return Jump(m_assembler.label());
  2337. }
  2338. Jump branchDouble(DoubleCondition cond, FPRegisterID left, FPRegisterID right)
  2339. {
  2340. if (cond == DoubleEqual) {
  2341. m_assembler.ceqd(left, right);
  2342. return branchTrue();
  2343. }
  2344. if (cond == DoubleNotEqual) {
  2345. m_assembler.cueqd(left, right);
  2346. return branchFalse(); // false
  2347. }
  2348. if (cond == DoubleGreaterThan) {
  2349. m_assembler.cngtd(left, right);
  2350. return branchFalse(); // false
  2351. }
  2352. if (cond == DoubleGreaterThanOrEqual) {
  2353. m_assembler.cnged(left, right);
  2354. return branchFalse(); // false
  2355. }
  2356. if (cond == DoubleLessThan) {
  2357. m_assembler.cltd(left, right);
  2358. return branchTrue();
  2359. }
  2360. if (cond == DoubleLessThanOrEqual) {
  2361. m_assembler.cled(left, right);
  2362. return branchTrue();
  2363. }
  2364. if (cond == DoubleEqualOrUnordered) {
  2365. m_assembler.cueqd(left, right);
  2366. return branchTrue();
  2367. }
  2368. if (cond == DoubleNotEqualOrUnordered) {
  2369. m_assembler.ceqd(left, right);
  2370. return branchFalse(); // false
  2371. }
  2372. if (cond == DoubleGreaterThanOrUnordered) {
  2373. m_assembler.coled(left, right);
  2374. return branchFalse(); // false
  2375. }
  2376. if (cond == DoubleGreaterThanOrEqualOrUnordered) {
  2377. m_assembler.coltd(left, right);
  2378. return branchFalse(); // false
  2379. }
  2380. if (cond == DoubleLessThanOrUnordered) {
  2381. m_assembler.cultd(left, right);
  2382. return branchTrue();
  2383. }
  2384. if (cond == DoubleLessThanOrEqualOrUnordered) {
  2385. m_assembler.culed(left, right);
  2386. return branchTrue();
  2387. }
  2388. ASSERT(0);
  2389. return Jump();
  2390. }
  2391. // Truncates 'src' to an integer, and places the resulting 'dest'.
  2392. // If the result is not representable as a 32 bit value, branch.
  2393. // May also branch for some values that are representable in 32 bits
  2394. // (specifically, in this case, INT_MAX 0x7fffffff).
  2395. enum BranchTruncateType { BranchIfTruncateFailed, BranchIfTruncateSuccessful };
  2396. Jump branchTruncateDoubleToInt32(FPRegisterID src, RegisterID dest, BranchTruncateType branchType = BranchIfTruncateFailed)
  2397. {
  2398. m_assembler.truncwd(fpTempRegister, src);
  2399. m_assembler.mfc1(dest, fpTempRegister);
  2400. return branch32(branchType == BranchIfTruncateFailed ? Equal : NotEqual, dest, TrustedImm32(0x7fffffff));
  2401. }
  2402. Jump branchTruncateDoubleToUint32(FPRegisterID src, RegisterID dest, BranchTruncateType branchType = BranchIfTruncateFailed)
  2403. {
  2404. m_assembler.truncwd(fpTempRegister, src);
  2405. m_assembler.mfc1(dest, fpTempRegister);
  2406. return branch32(branchType == BranchIfTruncateFailed ? Equal : NotEqual, dest, TrustedImm32(0));
  2407. }
  2408. // Result is undefined if the value is outside of the integer range.
  2409. void truncateDoubleToInt32(FPRegisterID src, RegisterID dest)
  2410. {
  2411. m_assembler.truncwd(fpTempRegister, src);
  2412. m_assembler.mfc1(dest, fpTempRegister);
  2413. }
  2414. // Result is undefined if src > 2^31
  2415. void truncateDoubleToUint32(FPRegisterID src, RegisterID dest)
  2416. {
  2417. m_assembler.truncwd(fpTempRegister, src);
  2418. m_assembler.mfc1(dest, fpTempRegister);
  2419. }
  2420. // Convert 'src' to an integer, and places the resulting 'dest'.
  2421. // If the result is not representable as a 32 bit value, branch.
  2422. // May also branch for some values that are representable in 32 bits
  2423. // (specifically, in this case, 0).
  2424. void branchConvertDoubleToInt32(FPRegisterID src, RegisterID dest, JumpList& failureCases, FPRegisterID fpTemp, bool negZeroCheck = true)
  2425. {
  2426. m_assembler.cvtwd(fpTempRegister, src);
  2427. m_assembler.mfc1(dest, fpTempRegister);
  2428. // If the result is zero, it might have been -0.0, and the double comparison won't catch this!
  2429. if (negZeroCheck)
  2430. failureCases.append(branch32(Equal, dest, MIPSRegisters::zero));
  2431. // Convert the integer result back to float & compare to the original value - if not equal or unordered (NaN) then jump.
  2432. convertInt32ToDouble(dest, fpTemp);
  2433. failureCases.append(branchDouble(DoubleNotEqualOrUnordered, fpTemp, src));
  2434. }
  2435. Jump branchDoubleNonZero(FPRegisterID reg, FPRegisterID scratch)
  2436. {
  2437. m_assembler.vmov(scratch, MIPSRegisters::zero, MIPSRegisters::zero);
  2438. return branchDouble(DoubleNotEqual, reg, scratch);
  2439. }
  2440. Jump branchDoubleZeroOrNaN(FPRegisterID reg, FPRegisterID scratch)
  2441. {
  2442. m_assembler.vmov(scratch, MIPSRegisters::zero, MIPSRegisters::zero);
  2443. return branchDouble(DoubleEqualOrUnordered, reg, scratch);
  2444. }
  2445. // Invert a relational condition, e.g. == becomes !=, < becomes >=, etc.
  2446. static RelationalCondition invert(RelationalCondition cond)
  2447. {
  2448. RelationalCondition r;
  2449. if (cond == Equal)
  2450. r = NotEqual;
  2451. else if (cond == NotEqual)
  2452. r = Equal;
  2453. else if (cond == Above)
  2454. r = BelowOrEqual;
  2455. else if (cond == AboveOrEqual)
  2456. r = Below;
  2457. else if (cond == Below)
  2458. r = AboveOrEqual;
  2459. else if (cond == BelowOrEqual)
  2460. r = Above;
  2461. else if (cond == GreaterThan)
  2462. r = LessThanOrEqual;
  2463. else if (cond == GreaterThanOrEqual)
  2464. r = LessThan;
  2465. else if (cond == LessThan)
  2466. r = GreaterThanOrEqual;
  2467. else if (cond == LessThanOrEqual)
  2468. r = GreaterThan;
  2469. return r;
  2470. }
  2471. void nop()
  2472. {
  2473. m_assembler.nop();
  2474. }
  2475. static FunctionPtr readCallTarget(CodeLocationCall call)
  2476. {
  2477. return FunctionPtr(reinterpret_cast<void(*)()>(MIPSAssembler::readCallTarget(call.dataLocation())));
  2478. }
  2479. static void replaceWithJump(CodeLocationLabel instructionStart, CodeLocationLabel destination)
  2480. {
  2481. MIPSAssembler::replaceWithJump(instructionStart.dataLocation(), destination.dataLocation());
  2482. }
  2483. static ptrdiff_t maxJumpReplacementSize()
  2484. {
  2485. MIPSAssembler::maxJumpReplacementSize();
  2486. return 0;
  2487. }
  2488. static bool canJumpReplacePatchableBranchPtrWithPatch() { return false; }
  2489. static CodeLocationLabel startOfBranchPtrWithPatchOnRegister(CodeLocationDataLabelPtr label)
  2490. {
  2491. return label.labelAtOffset(0);
  2492. }
  2493. static void revertJumpReplacementToBranchPtrWithPatch(CodeLocationLabel instructionStart, RegisterID, void* initialValue)
  2494. {
  2495. MIPSAssembler::revertJumpToMove(instructionStart.dataLocation(), immTempRegister, reinterpret_cast<int>(initialValue) & 0xffff);
  2496. }
  2497. static CodeLocationLabel startOfPatchableBranchPtrWithPatchOnAddress(CodeLocationDataLabelPtr)
  2498. {
  2499. UNREACHABLE_FOR_PLATFORM();
  2500. return CodeLocationLabel();
  2501. }
  2502. static void revertJumpReplacementToPatchableBranchPtrWithPatch(CodeLocationLabel instructionStart, Address, void* initialValue)
  2503. {
  2504. UNREACHABLE_FOR_PLATFORM();
  2505. }
  2506. private:
  2507. // If m_fixedWidth is true, we will generate a fixed number of instructions.
  2508. // Otherwise, we can emit any number of instructions.
  2509. bool m_fixedWidth;
  2510. friend class LinkBuffer;
  2511. friend class RepatchBuffer;
  2512. static void linkCall(void* code, Call call, FunctionPtr function)
  2513. {
  2514. MIPSAssembler::linkCall(code, call.m_label, function.value());
  2515. }
  2516. static void repatchCall(CodeLocationCall call, CodeLocationLabel destination)
  2517. {
  2518. MIPSAssembler::relinkCall(call.dataLocation(), destination.executableAddress());
  2519. }
  2520. static void repatchCall(CodeLocationCall call, FunctionPtr destination)
  2521. {
  2522. MIPSAssembler::relinkCall(call.dataLocation(), destination.executableAddress());
  2523. }
  2524. };
  2525. }
  2526. #endif // ENABLE(ASSEMBLER) && CPU(MIPS)
  2527. #endif // MacroAssemblerMIPS_h