cblog03.txt 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. USB
  2. coreboot-4.0-7551-ge420139-dirty Wed Dec 10 16:34:05 GMT 2014 starting...
  3. running main(bist = 0)
  4. WARNING: Ignoring S4-assertion-width violation.
  5. Stepping B3
  6. 2 CPU cores
  7. AMT enabled
  8. capable of DDR2 of 800 MHz or lower
  9. VT-d enabled
  10. GMCH: GS45, using high performance mode by default
  11. TXT enabled
  12. Render frequency: 533 MHz
  13. IGD enabled
  14. PCIe-to-GMCH enabled
  15. GMCH supports DDR3 with 1067 MT or less
  16. GMCH supports FSB with up to 1067 MHz
  17. SMBus controller enabled.
  18. 0:50:ff
  19. 2:51:b
  20. DDR mask 4, DDR 3
  21. Bank 1 populated:
  22. Raw card type: B
  23. Row addr bits: 15
  24. Col addr bits: 10
  25. byte width: 1
  26. page size: 1024
  27. banks: 8
  28. ranks: 1
  29. tAAmin: 105
  30. tCKmin: 12
  31. Max clock: 666 MHz
  32. CAS: 0x07e0
  33. DIMMs support 666 MHz, but chipset only runs at up to 533. Limiting...
  34. Trying CAS 7, tCK 15.
  35. Found compatible clock / CAS pair: 533 / 7.
  36. Timing values:
  37. tCLK: 15
  38. tRAS: 20
  39. tRP: 7
  40. tRCD: 7
  41. tRFC: 104
  42. tWR: 8
  43. tRD: 11
  44. tRRD: 4
  45. tFAW: 20
  46. tWL: 6
  47. Changing memory frequency: old 3, new 6.
  48. Setting IGD memory frequencies for VCO #1.
  49. Memory configured in single-channel mode.
  50. Memory map:
  51. TOM = 128MB
  52. TOLUD = 128MB
  53. TOUUD = 128MB
  54. REMAP: base = 65535MB
  55. limit = 0MB
  56. usedMEsize: 0MB
  57. Performing Jedec initialization at address 0x00000000.
  58. Final timings for group 0 on channel 1: 6.0.2.6.4
  59. Final timings for group 1 on channel 1: 6.0.2.6.4
  60. Final timings for group 2 on channel 1: 6.0.2.8.3
  61. Final timings for group 3 on channel 1: 6.0.2.8.6
  62. Lower bound for byte lane 0 on channel 1: 0.0
  63. Upper bound for byte lane 0 on channel 1: 10.4
  64. Final timings for byte lane 0 on channel 1: 5.2
  65. Lower bound for byte lane 1 on channel 1: 0.0
  66. Upper bound for byte lane 1 on channel 1: 11.2
  67. Final timings for byte lane 1 on channel 1: 5.5
  68. Lower bound for byte lane 2 on channel 1: 0.0
  69. Upper bound for byte lane 2 on channel 1: 10.5
  70. Final timings for byte lane 2 on channel 1: 5.2
  71. Lower bound for byte lane 3 on channel 1: 0.0
  72. Upper bound for byte lane 3 on channel 1: 9.7
  73. Final timings for byte lane 3 on channel 1: 4.7
  74. Timing overflow during read training.
  75. Read training failure: lower bound.
  76. USB
  77. coreboot-4.0-7551-ge420139-dirty Wed Dec 10 16:34:05 GMT 2014 starting...
  78. running main(bist = 0)
  79. Interrupted RAM init, reset required.
  80. USB
  81. coreboot-4.0-7551-ge420139-dirty Wed Dec 10 16:34:05 GMT 2014 starting...
  82. running main(bist = 0)
  83. Stepping B3
  84. 2 CPU cores
  85. AMT enabled
  86. capable of DDR2 of 800 MHz or lower
  87. VT-d enabled
  88. GMCH: GS45, using high performance mode by default
  89. TXT enabled
  90. Render frequency: 533 MHz
  91. IGD enabled
  92. PCIe-to-GMCH enabled
  93. GMCH supports DDR3 with 1067 MT or less
  94. GMCH supports FSB with up to 1067 MHz
  95. SMBus controller enabled.
  96. 0:50:ff
  97. 2:51:b
  98. DDR mask 4, DDR 3
  99. Bank 1 populated:
  100. Raw card type: B
  101. Row addr bits: 15
  102. Col addr bits: 10
  103. byte width: 1
  104. page size: 1024
  105. banks: 8
  106. ranks: 1
  107. tAAmin: 105
  108. tCKmin: 12
  109. Max clock: 666 MHz
  110. CAS: 0x07e0
  111. DIMMs support 666 MHz, but chipset only runs at up to 533. Limiting...
  112. Trying CAS 7, tCK 15.
  113. Found compatible clock / CAS pair: 533 / 7.
  114. Timing values:
  115. tCLK: 15
  116. tRAS: 20
  117. tRP: 7
  118. tRCD: 7
  119. tRFC: 104
  120. tWR: 8
  121. tRD: 11
  122. tRRD: 4
  123. tFAW: 20
  124. tWL: 6
  125. Setting IGD memory frequencies for VCO #1.
  126. Memory configured in single-channel mode.
  127. Memory map:
  128. TOM = 128MB
  129. TOLUD = 128MB
  130. TOUUD = 128MB
  131. REMAP: base = 65535MB
  132. limit = 0MB
  133. usedMEsize: 0MB
  134. Performing Jedec initialization at address 0x00000000.
  135. Final timings for group 0 on channel 1: 6.0.2.7.6
  136. Final timings for group 1 on channel 1: 6.0.2.6.6
  137. Final timings for group 2 on channel 1: 6.0.2.8.7
  138. Final timings for group 3 on channel 1: 6.1.0.2.5
  139. Lower bound for byte lane 0 on channel 1: 0.0
  140. Upper bound for byte lane 0 on channel 1: 10.3
  141. Final timings for byte lane 0 on channel 1: 5.1
  142. Lower bound for byte lane 1 on channel 1: 0.0
  143. Upper bound for byte lane 1 on channel 1: 11.3
  144. Final timings for byte lane 1 on channel 1: 5.5
  145. Lower bound for byte lane 2 on channel 1: 0.0
  146. Upper bound for byte lane 2 on channel 1: 10.5
  147. Final timings for byte lane 2 on channel 1: 5.2
  148. Lower bound for byte lane 3 on channel 1: 0.0
  149. Upper bound for byte lane 3 on channel 1: 9.6
  150. Final timings for byte lane 3 on channel 1: 4.7
  151. Timing overflow during read training.
  152. Read training failure: lower bound.