imx-ipu-v3.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Copyright 2005-2009 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU Lesser General
  5. * Public License. You may obtain a copy of the GNU Lesser General
  6. * Public License Version 2.1 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/lgpl-license.html
  9. * http://www.gnu.org/copyleft/lgpl.html
  10. */
  11. #ifndef __DRM_IPU_H__
  12. #define __DRM_IPU_H__
  13. #include <linux/types.h>
  14. #include <linux/videodev2.h>
  15. #include <linux/bitmap.h>
  16. #include <linux/fb.h>
  17. #include <media/v4l2-mediabus.h>
  18. #include <video/videomode.h>
  19. struct ipu_soc;
  20. enum ipuv3_type {
  21. IPUV3EX,
  22. IPUV3M,
  23. IPUV3H,
  24. };
  25. #define IPU_PIX_FMT_GBR24 v4l2_fourcc('G', 'B', 'R', '3')
  26. /*
  27. * Bitfield of Display Interface signal polarities.
  28. */
  29. struct ipu_di_signal_cfg {
  30. unsigned data_pol:1; /* true = inverted */
  31. unsigned clk_pol:1; /* true = rising edge */
  32. unsigned enable_pol:1;
  33. struct videomode mode;
  34. u32 bus_format;
  35. u32 v_to_h_sync;
  36. #define IPU_DI_CLKMODE_SYNC (1 << 0)
  37. #define IPU_DI_CLKMODE_EXT (1 << 1)
  38. unsigned long clkflags;
  39. u8 hsync_pin;
  40. u8 vsync_pin;
  41. };
  42. /*
  43. * Enumeration of CSI destinations
  44. */
  45. enum ipu_csi_dest {
  46. IPU_CSI_DEST_IDMAC, /* to memory via SMFC */
  47. IPU_CSI_DEST_IC, /* to Image Converter */
  48. IPU_CSI_DEST_VDIC, /* to VDIC */
  49. };
  50. /*
  51. * Enumeration of IPU rotation modes
  52. */
  53. enum ipu_rotate_mode {
  54. IPU_ROTATE_NONE = 0,
  55. IPU_ROTATE_VERT_FLIP,
  56. IPU_ROTATE_HORIZ_FLIP,
  57. IPU_ROTATE_180,
  58. IPU_ROTATE_90_RIGHT,
  59. IPU_ROTATE_90_RIGHT_VFLIP,
  60. IPU_ROTATE_90_RIGHT_HFLIP,
  61. IPU_ROTATE_90_LEFT,
  62. };
  63. enum ipu_color_space {
  64. IPUV3_COLORSPACE_RGB,
  65. IPUV3_COLORSPACE_YUV,
  66. IPUV3_COLORSPACE_UNKNOWN,
  67. };
  68. struct ipuv3_channel;
  69. enum ipu_channel_irq {
  70. IPU_IRQ_EOF = 0,
  71. IPU_IRQ_NFACK = 64,
  72. IPU_IRQ_NFB4EOF = 128,
  73. IPU_IRQ_EOS = 192,
  74. };
  75. /*
  76. * Enumeration of IDMAC channels
  77. */
  78. #define IPUV3_CHANNEL_CSI0 0
  79. #define IPUV3_CHANNEL_CSI1 1
  80. #define IPUV3_CHANNEL_CSI2 2
  81. #define IPUV3_CHANNEL_CSI3 3
  82. #define IPUV3_CHANNEL_VDI_MEM_IC_VF 5
  83. #define IPUV3_CHANNEL_MEM_IC_PP 11
  84. #define IPUV3_CHANNEL_MEM_IC_PRP_VF 12
  85. #define IPUV3_CHANNEL_G_MEM_IC_PRP_VF 14
  86. #define IPUV3_CHANNEL_G_MEM_IC_PP 15
  87. #define IPUV3_CHANNEL_IC_PRP_ENC_MEM 20
  88. #define IPUV3_CHANNEL_IC_PRP_VF_MEM 21
  89. #define IPUV3_CHANNEL_IC_PP_MEM 22
  90. #define IPUV3_CHANNEL_MEM_BG_SYNC 23
  91. #define IPUV3_CHANNEL_MEM_BG_ASYNC 24
  92. #define IPUV3_CHANNEL_MEM_FG_SYNC 27
  93. #define IPUV3_CHANNEL_MEM_DC_SYNC 28
  94. #define IPUV3_CHANNEL_MEM_FG_ASYNC 29
  95. #define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA 31
  96. #define IPUV3_CHANNEL_MEM_DC_ASYNC 41
  97. #define IPUV3_CHANNEL_MEM_ROT_ENC 45
  98. #define IPUV3_CHANNEL_MEM_ROT_VF 46
  99. #define IPUV3_CHANNEL_MEM_ROT_PP 47
  100. #define IPUV3_CHANNEL_ROT_ENC_MEM 48
  101. #define IPUV3_CHANNEL_ROT_VF_MEM 49
  102. #define IPUV3_CHANNEL_ROT_PP_MEM 50
  103. #define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA 51
  104. int ipu_map_irq(struct ipu_soc *ipu, int irq);
  105. int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
  106. enum ipu_channel_irq irq);
  107. #define IPU_IRQ_DP_SF_START (448 + 2)
  108. #define IPU_IRQ_DP_SF_END (448 + 3)
  109. #define IPU_IRQ_BG_SF_END IPU_IRQ_DP_SF_END,
  110. #define IPU_IRQ_DC_FC_0 (448 + 8)
  111. #define IPU_IRQ_DC_FC_1 (448 + 9)
  112. #define IPU_IRQ_DC_FC_2 (448 + 10)
  113. #define IPU_IRQ_DC_FC_3 (448 + 11)
  114. #define IPU_IRQ_DC_FC_4 (448 + 12)
  115. #define IPU_IRQ_DC_FC_6 (448 + 13)
  116. #define IPU_IRQ_VSYNC_PRE_0 (448 + 14)
  117. #define IPU_IRQ_VSYNC_PRE_1 (448 + 15)
  118. /*
  119. * IPU Common functions
  120. */
  121. void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2);
  122. void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi);
  123. void ipu_dump(struct ipu_soc *ipu);
  124. /*
  125. * IPU Image DMA Controller (idmac) functions
  126. */
  127. struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel);
  128. void ipu_idmac_put(struct ipuv3_channel *);
  129. int ipu_idmac_enable_channel(struct ipuv3_channel *channel);
  130. int ipu_idmac_disable_channel(struct ipuv3_channel *channel);
  131. void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable);
  132. int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts);
  133. int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms);
  134. void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
  135. bool doublebuffer);
  136. int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel);
  137. bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num);
  138. void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num);
  139. void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num);
  140. /*
  141. * IPU Channel Parameter Memory (cpmem) functions
  142. */
  143. struct ipu_rgb {
  144. struct fb_bitfield red;
  145. struct fb_bitfield green;
  146. struct fb_bitfield blue;
  147. struct fb_bitfield transp;
  148. int bits_per_pixel;
  149. };
  150. struct ipu_image {
  151. struct v4l2_pix_format pix;
  152. struct v4l2_rect rect;
  153. dma_addr_t phys0;
  154. dma_addr_t phys1;
  155. };
  156. void ipu_cpmem_zero(struct ipuv3_channel *ch);
  157. void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres);
  158. void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride);
  159. void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch);
  160. void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf);
  161. void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride);
  162. void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id);
  163. void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize);
  164. void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch);
  165. void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
  166. enum ipu_rotate_mode rot);
  167. int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
  168. const struct ipu_rgb *rgb);
  169. int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width);
  170. void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format);
  171. void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
  172. u32 pixel_format, int stride,
  173. int u_offset, int v_offset);
  174. void ipu_cpmem_set_yuv_planar(struct ipuv3_channel *ch,
  175. u32 pixel_format, int stride, int height);
  176. int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc);
  177. int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image);
  178. void ipu_cpmem_dump(struct ipuv3_channel *ch);
  179. /*
  180. * IPU Display Controller (dc) functions
  181. */
  182. struct ipu_dc;
  183. struct ipu_di;
  184. struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel);
  185. void ipu_dc_put(struct ipu_dc *dc);
  186. int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
  187. u32 pixel_fmt, u32 width);
  188. void ipu_dc_enable(struct ipu_soc *ipu);
  189. void ipu_dc_enable_channel(struct ipu_dc *dc);
  190. void ipu_dc_disable_channel(struct ipu_dc *dc);
  191. void ipu_dc_disable(struct ipu_soc *ipu);
  192. /*
  193. * IPU Display Interface (di) functions
  194. */
  195. struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp);
  196. void ipu_di_put(struct ipu_di *);
  197. int ipu_di_disable(struct ipu_di *);
  198. int ipu_di_enable(struct ipu_di *);
  199. int ipu_di_get_num(struct ipu_di *);
  200. int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode);
  201. int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig);
  202. /*
  203. * IPU Display Multi FIFO Controller (dmfc) functions
  204. */
  205. struct dmfc_channel;
  206. int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc);
  207. void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc);
  208. int ipu_dmfc_alloc_bandwidth(struct dmfc_channel *dmfc,
  209. unsigned long bandwidth_mbs, int burstsize);
  210. void ipu_dmfc_free_bandwidth(struct dmfc_channel *dmfc);
  211. int ipu_dmfc_init_channel(struct dmfc_channel *dmfc, int width);
  212. struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel);
  213. void ipu_dmfc_put(struct dmfc_channel *dmfc);
  214. /*
  215. * IPU Display Processor (dp) functions
  216. */
  217. #define IPU_DP_FLOW_SYNC_BG 0
  218. #define IPU_DP_FLOW_SYNC_FG 1
  219. #define IPU_DP_FLOW_ASYNC0_BG 2
  220. #define IPU_DP_FLOW_ASYNC0_FG 3
  221. #define IPU_DP_FLOW_ASYNC1_BG 4
  222. #define IPU_DP_FLOW_ASYNC1_FG 5
  223. struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow);
  224. void ipu_dp_put(struct ipu_dp *);
  225. int ipu_dp_enable(struct ipu_soc *ipu);
  226. int ipu_dp_enable_channel(struct ipu_dp *dp);
  227. void ipu_dp_disable_channel(struct ipu_dp *dp);
  228. void ipu_dp_disable(struct ipu_soc *ipu);
  229. int ipu_dp_setup_channel(struct ipu_dp *dp,
  230. enum ipu_color_space in, enum ipu_color_space out);
  231. int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos);
  232. int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha,
  233. bool bg_chan);
  234. /*
  235. * IPU CMOS Sensor Interface (csi) functions
  236. */
  237. struct ipu_csi;
  238. int ipu_csi_init_interface(struct ipu_csi *csi,
  239. struct v4l2_mbus_config *mbus_cfg,
  240. struct v4l2_mbus_framefmt *mbus_fmt);
  241. bool ipu_csi_is_interlaced(struct ipu_csi *csi);
  242. void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w);
  243. void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w);
  244. void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active,
  245. u32 r_value, u32 g_value, u32 b_value,
  246. u32 pix_clk);
  247. int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc,
  248. struct v4l2_mbus_framefmt *mbus_fmt);
  249. int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip,
  250. u32 max_ratio, u32 id);
  251. int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest);
  252. int ipu_csi_enable(struct ipu_csi *csi);
  253. int ipu_csi_disable(struct ipu_csi *csi);
  254. struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id);
  255. void ipu_csi_put(struct ipu_csi *csi);
  256. void ipu_csi_dump(struct ipu_csi *csi);
  257. /*
  258. * IPU Image Converter (ic) functions
  259. */
  260. enum ipu_ic_task {
  261. IC_TASK_ENCODER,
  262. IC_TASK_VIEWFINDER,
  263. IC_TASK_POST_PROCESSOR,
  264. IC_NUM_TASKS,
  265. };
  266. struct ipu_ic;
  267. int ipu_ic_task_init(struct ipu_ic *ic,
  268. int in_width, int in_height,
  269. int out_width, int out_height,
  270. enum ipu_color_space in_cs,
  271. enum ipu_color_space out_cs);
  272. int ipu_ic_task_graphics_init(struct ipu_ic *ic,
  273. enum ipu_color_space in_g_cs,
  274. bool galpha_en, u32 galpha,
  275. bool colorkey_en, u32 colorkey);
  276. void ipu_ic_task_enable(struct ipu_ic *ic);
  277. void ipu_ic_task_disable(struct ipu_ic *ic);
  278. int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
  279. u32 width, u32 height, int burst_size,
  280. enum ipu_rotate_mode rot);
  281. int ipu_ic_enable(struct ipu_ic *ic);
  282. int ipu_ic_disable(struct ipu_ic *ic);
  283. struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task);
  284. void ipu_ic_put(struct ipu_ic *ic);
  285. void ipu_ic_dump(struct ipu_ic *ic);
  286. /*
  287. * IPU Sensor Multiple FIFO Controller (SMFC) functions
  288. */
  289. struct ipu_smfc *ipu_smfc_get(struct ipu_soc *ipu, unsigned int chno);
  290. void ipu_smfc_put(struct ipu_smfc *smfc);
  291. int ipu_smfc_enable(struct ipu_smfc *smfc);
  292. int ipu_smfc_disable(struct ipu_smfc *smfc);
  293. int ipu_smfc_map_channel(struct ipu_smfc *smfc, int csi_id, int mipi_id);
  294. int ipu_smfc_set_burstsize(struct ipu_smfc *smfc, int burstsize);
  295. int ipu_smfc_set_watermark(struct ipu_smfc *smfc, u32 set_level, u32 clr_level);
  296. enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc);
  297. enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat);
  298. enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code);
  299. int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat);
  300. bool ipu_pixelformat_is_planar(u32 pixelformat);
  301. int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
  302. bool hflip, bool vflip);
  303. int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
  304. bool hflip, bool vflip);
  305. struct ipu_client_platformdata {
  306. int csi;
  307. int di;
  308. int dc;
  309. int dp;
  310. int dmfc;
  311. int dma[2];
  312. };
  313. #endif /* __DRM_IPU_H__ */