ac97_codec.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. #ifndef __SOUND_AC97_CODEC_H
  2. #define __SOUND_AC97_CODEC_H
  3. /*
  4. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  5. * Universal interface for Audio Codec '97
  6. *
  7. * For more details look to AC '97 component specification revision 2.1
  8. * by Intel Corporation (http://developer.intel.com).
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/device.h>
  28. #include <linux/workqueue.h>
  29. #include <sound/pcm.h>
  30. #include <sound/control.h>
  31. #include <sound/info.h>
  32. /* maximum number of devices on the AC97 bus */
  33. #define AC97_BUS_MAX_DEVICES 4
  34. /*
  35. * AC'97 codec registers
  36. */
  37. #define AC97_RESET 0x00 /* Reset */
  38. #define AC97_MASTER 0x02 /* Master Volume */
  39. #define AC97_HEADPHONE 0x04 /* Headphone Volume (optional) */
  40. #define AC97_MASTER_MONO 0x06 /* Master Volume Mono (optional) */
  41. #define AC97_MASTER_TONE 0x08 /* Master Tone (Bass & Treble) (optional) */
  42. #define AC97_PC_BEEP 0x0a /* PC Beep Volume (optinal) */
  43. #define AC97_PHONE 0x0c /* Phone Volume (optional) */
  44. #define AC97_MIC 0x0e /* MIC Volume */
  45. #define AC97_LINE 0x10 /* Line In Volume */
  46. #define AC97_CD 0x12 /* CD Volume */
  47. #define AC97_VIDEO 0x14 /* Video Volume (optional) */
  48. #define AC97_AUX 0x16 /* AUX Volume (optional) */
  49. #define AC97_PCM 0x18 /* PCM Volume */
  50. #define AC97_REC_SEL 0x1a /* Record Select */
  51. #define AC97_REC_GAIN 0x1c /* Record Gain */
  52. #define AC97_REC_GAIN_MIC 0x1e /* Record Gain MIC (optional) */
  53. #define AC97_GENERAL_PURPOSE 0x20 /* General Purpose (optional) */
  54. #define AC97_3D_CONTROL 0x22 /* 3D Control (optional) */
  55. #define AC97_INT_PAGING 0x24 /* Audio Interrupt & Paging (AC'97 2.3) */
  56. #define AC97_POWERDOWN 0x26 /* Powerdown control / status */
  57. /* range 0x28-0x3a - AUDIO AC'97 2.0 extensions */
  58. #define AC97_EXTENDED_ID 0x28 /* Extended Audio ID */
  59. #define AC97_EXTENDED_STATUS 0x2a /* Extended Audio Status and Control */
  60. #define AC97_PCM_FRONT_DAC_RATE 0x2c /* PCM Front DAC Rate */
  61. #define AC97_PCM_SURR_DAC_RATE 0x2e /* PCM Surround DAC Rate */
  62. #define AC97_PCM_LFE_DAC_RATE 0x30 /* PCM LFE DAC Rate */
  63. #define AC97_PCM_LR_ADC_RATE 0x32 /* PCM LR ADC Rate */
  64. #define AC97_PCM_MIC_ADC_RATE 0x34 /* PCM MIC ADC Rate */
  65. #define AC97_CENTER_LFE_MASTER 0x36 /* Center + LFE Master Volume */
  66. #define AC97_SURROUND_MASTER 0x38 /* Surround (Rear) Master Volume */
  67. #define AC97_SPDIF 0x3a /* S/PDIF control */
  68. /* range 0x3c-0x58 - MODEM */
  69. #define AC97_EXTENDED_MID 0x3c /* Extended Modem ID */
  70. #define AC97_EXTENDED_MSTATUS 0x3e /* Extended Modem Status and Control */
  71. #define AC97_LINE1_RATE 0x40 /* Line1 DAC/ADC Rate */
  72. #define AC97_LINE2_RATE 0x42 /* Line2 DAC/ADC Rate */
  73. #define AC97_HANDSET_RATE 0x44 /* Handset DAC/ADC Rate */
  74. #define AC97_LINE1_LEVEL 0x46 /* Line1 DAC/ADC Level */
  75. #define AC97_LINE2_LEVEL 0x48 /* Line2 DAC/ADC Level */
  76. #define AC97_HANDSET_LEVEL 0x4a /* Handset DAC/ADC Level */
  77. #define AC97_GPIO_CFG 0x4c /* GPIO Configuration */
  78. #define AC97_GPIO_POLARITY 0x4e /* GPIO Pin Polarity/Type, 0=low, 1=high active */
  79. #define AC97_GPIO_STICKY 0x50 /* GPIO Pin Sticky, 0=not, 1=sticky */
  80. #define AC97_GPIO_WAKEUP 0x52 /* GPIO Pin Wakeup, 0=no int, 1=yes int */
  81. #define AC97_GPIO_STATUS 0x54 /* GPIO Pin Status, slot 12 */
  82. #define AC97_MISC_AFE 0x56 /* Miscellaneous Modem AFE Status and Control */
  83. /* range 0x5a-0x7b - Vendor Specific */
  84. #define AC97_VENDOR_ID1 0x7c /* Vendor ID1 */
  85. #define AC97_VENDOR_ID2 0x7e /* Vendor ID2 / revision */
  86. /* range 0x60-0x6f (page 1) - extended codec registers */
  87. #define AC97_CODEC_CLASS_REV 0x60 /* Codec Class/Revision */
  88. #define AC97_PCI_SVID 0x62 /* PCI Subsystem Vendor ID */
  89. #define AC97_PCI_SID 0x64 /* PCI Subsystem ID */
  90. #define AC97_FUNC_SELECT 0x66 /* Function Select */
  91. #define AC97_FUNC_INFO 0x68 /* Function Information */
  92. #define AC97_SENSE_INFO 0x6a /* Sense Details */
  93. /* volume controls */
  94. #define AC97_MUTE_MASK_MONO 0x8000
  95. #define AC97_MUTE_MASK_STEREO 0x8080
  96. /* slot allocation */
  97. #define AC97_SLOT_TAG 0
  98. #define AC97_SLOT_CMD_ADDR 1
  99. #define AC97_SLOT_CMD_DATA 2
  100. #define AC97_SLOT_PCM_LEFT 3
  101. #define AC97_SLOT_PCM_RIGHT 4
  102. #define AC97_SLOT_MODEM_LINE1 5
  103. #define AC97_SLOT_PCM_CENTER 6
  104. #define AC97_SLOT_MIC 6 /* input */
  105. #define AC97_SLOT_SPDIF_LEFT1 6
  106. #define AC97_SLOT_PCM_SLEFT 7 /* surround left */
  107. #define AC97_SLOT_PCM_LEFT_0 7 /* double rate operation */
  108. #define AC97_SLOT_SPDIF_LEFT 7
  109. #define AC97_SLOT_PCM_SRIGHT 8 /* surround right */
  110. #define AC97_SLOT_PCM_RIGHT_0 8 /* double rate operation */
  111. #define AC97_SLOT_SPDIF_RIGHT 8
  112. #define AC97_SLOT_LFE 9
  113. #define AC97_SLOT_SPDIF_RIGHT1 9
  114. #define AC97_SLOT_MODEM_LINE2 10
  115. #define AC97_SLOT_PCM_LEFT_1 10 /* double rate operation */
  116. #define AC97_SLOT_SPDIF_LEFT2 10
  117. #define AC97_SLOT_HANDSET 11 /* output */
  118. #define AC97_SLOT_PCM_RIGHT_1 11 /* double rate operation */
  119. #define AC97_SLOT_SPDIF_RIGHT2 11
  120. #define AC97_SLOT_MODEM_GPIO 12 /* modem GPIO */
  121. #define AC97_SLOT_PCM_CENTER_1 12 /* double rate operation */
  122. /* basic capabilities (reset register) */
  123. #define AC97_BC_DEDICATED_MIC 0x0001 /* Dedicated Mic PCM In Channel */
  124. #define AC97_BC_RESERVED1 0x0002 /* Reserved (was Modem Line Codec support) */
  125. #define AC97_BC_BASS_TREBLE 0x0004 /* Bass & Treble Control */
  126. #define AC97_BC_SIM_STEREO 0x0008 /* Simulated stereo */
  127. #define AC97_BC_HEADPHONE 0x0010 /* Headphone Out Support */
  128. #define AC97_BC_LOUDNESS 0x0020 /* Loudness (bass boost) Support */
  129. #define AC97_BC_16BIT_DAC 0x0000 /* 16-bit DAC resolution */
  130. #define AC97_BC_18BIT_DAC 0x0040 /* 18-bit DAC resolution */
  131. #define AC97_BC_20BIT_DAC 0x0080 /* 20-bit DAC resolution */
  132. #define AC97_BC_DAC_MASK 0x00c0
  133. #define AC97_BC_16BIT_ADC 0x0000 /* 16-bit ADC resolution */
  134. #define AC97_BC_18BIT_ADC 0x0100 /* 18-bit ADC resolution */
  135. #define AC97_BC_20BIT_ADC 0x0200 /* 20-bit ADC resolution */
  136. #define AC97_BC_ADC_MASK 0x0300
  137. #define AC97_BC_3D_TECH_ID_MASK 0x7c00 /* Per-vendor ID of 3D enhancement */
  138. /* general purpose */
  139. #define AC97_GP_DRSS_MASK 0x0c00 /* double rate slot select */
  140. #define AC97_GP_DRSS_1011 0x0000 /* LR(C) 10+11(+12) */
  141. #define AC97_GP_DRSS_78 0x0400 /* LR 7+8 */
  142. /* powerdown bits */
  143. #define AC97_PD_ADC_STATUS 0x0001 /* ADC status (RO) */
  144. #define AC97_PD_DAC_STATUS 0x0002 /* DAC status (RO) */
  145. #define AC97_PD_MIXER_STATUS 0x0004 /* Analog mixer status (RO) */
  146. #define AC97_PD_VREF_STATUS 0x0008 /* Vref status (RO) */
  147. #define AC97_PD_PR0 0x0100 /* Power down PCM ADCs and input MUX */
  148. #define AC97_PD_PR1 0x0200 /* Power down PCM front DAC */
  149. #define AC97_PD_PR2 0x0400 /* Power down Mixer (Vref still on) */
  150. #define AC97_PD_PR3 0x0800 /* Power down Mixer (Vref off) */
  151. #define AC97_PD_PR4 0x1000 /* Power down AC-Link */
  152. #define AC97_PD_PR5 0x2000 /* Disable internal clock usage */
  153. #define AC97_PD_PR6 0x4000 /* Headphone amplifier */
  154. #define AC97_PD_EAPD 0x8000 /* External Amplifer Power Down (EAPD) */
  155. /* extended audio ID bit defines */
  156. #define AC97_EI_VRA 0x0001 /* Variable bit rate supported */
  157. #define AC97_EI_DRA 0x0002 /* Double rate supported */
  158. #define AC97_EI_SPDIF 0x0004 /* S/PDIF out supported */
  159. #define AC97_EI_VRM 0x0008 /* Variable bit rate supported for MIC */
  160. #define AC97_EI_DACS_SLOT_MASK 0x0030 /* DACs slot assignment */
  161. #define AC97_EI_DACS_SLOT_SHIFT 4
  162. #define AC97_EI_CDAC 0x0040 /* PCM Center DAC available */
  163. #define AC97_EI_SDAC 0x0080 /* PCM Surround DACs available */
  164. #define AC97_EI_LDAC 0x0100 /* PCM LFE DAC available */
  165. #define AC97_EI_AMAP 0x0200 /* indicates optional slot/DAC mapping based on codec ID */
  166. #define AC97_EI_REV_MASK 0x0c00 /* AC'97 revision mask */
  167. #define AC97_EI_REV_22 0x0400 /* AC'97 revision 2.2 */
  168. #define AC97_EI_REV_23 0x0800 /* AC'97 revision 2.3 */
  169. #define AC97_EI_REV_SHIFT 10
  170. #define AC97_EI_ADDR_MASK 0xc000 /* physical codec ID (address) */
  171. #define AC97_EI_ADDR_SHIFT 14
  172. /* extended audio status and control bit defines */
  173. #define AC97_EA_VRA 0x0001 /* Variable bit rate enable bit */
  174. #define AC97_EA_DRA 0x0002 /* Double-rate audio enable bit */
  175. #define AC97_EA_SPDIF 0x0004 /* S/PDIF out enable bit */
  176. #define AC97_EA_VRM 0x0008 /* Variable bit rate for MIC enable bit */
  177. #define AC97_EA_SPSA_SLOT_MASK 0x0030 /* Mask for slot assignment bits */
  178. #define AC97_EA_SPSA_SLOT_SHIFT 4
  179. #define AC97_EA_SPSA_3_4 0x0000 /* Slot assigned to 3 & 4 */
  180. #define AC97_EA_SPSA_7_8 0x0010 /* Slot assigned to 7 & 8 */
  181. #define AC97_EA_SPSA_6_9 0x0020 /* Slot assigned to 6 & 9 */
  182. #define AC97_EA_SPSA_10_11 0x0030 /* Slot assigned to 10 & 11 */
  183. #define AC97_EA_CDAC 0x0040 /* PCM Center DAC is ready (Read only) */
  184. #define AC97_EA_SDAC 0x0080 /* PCM Surround DACs are ready (Read only) */
  185. #define AC97_EA_LDAC 0x0100 /* PCM LFE DAC is ready (Read only) */
  186. #define AC97_EA_MDAC 0x0200 /* MIC ADC is ready (Read only) */
  187. #define AC97_EA_SPCV 0x0400 /* S/PDIF configuration valid (Read only) */
  188. #define AC97_EA_PRI 0x0800 /* Turns the PCM Center DAC off */
  189. #define AC97_EA_PRJ 0x1000 /* Turns the PCM Surround DACs off */
  190. #define AC97_EA_PRK 0x2000 /* Turns the PCM LFE DAC off */
  191. #define AC97_EA_PRL 0x4000 /* Turns the MIC ADC off */
  192. /* S/PDIF control bit defines */
  193. #define AC97_SC_PRO 0x0001 /* Professional status */
  194. #define AC97_SC_NAUDIO 0x0002 /* Non audio stream */
  195. #define AC97_SC_COPY 0x0004 /* Copyright status */
  196. #define AC97_SC_PRE 0x0008 /* Preemphasis status */
  197. #define AC97_SC_CC_MASK 0x07f0 /* Category Code mask */
  198. #define AC97_SC_CC_SHIFT 4
  199. #define AC97_SC_L 0x0800 /* Generation Level status */
  200. #define AC97_SC_SPSR_MASK 0x3000 /* S/PDIF Sample Rate bits */
  201. #define AC97_SC_SPSR_SHIFT 12
  202. #define AC97_SC_SPSR_44K 0x0000 /* Use 44.1kHz Sample rate */
  203. #define AC97_SC_SPSR_48K 0x2000 /* Use 48kHz Sample rate */
  204. #define AC97_SC_SPSR_32K 0x3000 /* Use 32kHz Sample rate */
  205. #define AC97_SC_DRS 0x4000 /* Double Rate S/PDIF */
  206. #define AC97_SC_V 0x8000 /* Validity status */
  207. /* Interrupt and Paging bit defines (AC'97 2.3) */
  208. #define AC97_PAGE_MASK 0x000f /* Page Selector */
  209. #define AC97_PAGE_VENDOR 0 /* Vendor-specific registers */
  210. #define AC97_PAGE_1 1 /* Extended Codec Registers page 1 */
  211. #define AC97_INT_ENABLE 0x0800 /* Interrupt Enable */
  212. #define AC97_INT_SENSE 0x1000 /* Sense Cycle */
  213. #define AC97_INT_CAUSE_SENSE 0x2000 /* Sense Cycle Completed (RO) */
  214. #define AC97_INT_CAUSE_GPIO 0x4000 /* GPIO bits changed (RO) */
  215. #define AC97_INT_STATUS 0x8000 /* Interrupt Status */
  216. /* extended modem ID bit defines */
  217. #define AC97_MEI_LINE1 0x0001 /* Line1 present */
  218. #define AC97_MEI_LINE2 0x0002 /* Line2 present */
  219. #define AC97_MEI_HANDSET 0x0004 /* Handset present */
  220. #define AC97_MEI_CID1 0x0008 /* caller ID decode for Line1 is supported */
  221. #define AC97_MEI_CID2 0x0010 /* caller ID decode for Line2 is supported */
  222. #define AC97_MEI_ADDR_MASK 0xc000 /* physical codec ID (address) */
  223. #define AC97_MEI_ADDR_SHIFT 14
  224. /* extended modem status and control bit defines */
  225. #define AC97_MEA_GPIO 0x0001 /* GPIO is ready (ro) */
  226. #define AC97_MEA_MREF 0x0002 /* Vref is up to nominal level (ro) */
  227. #define AC97_MEA_ADC1 0x0004 /* ADC1 operational (ro) */
  228. #define AC97_MEA_DAC1 0x0008 /* DAC1 operational (ro) */
  229. #define AC97_MEA_ADC2 0x0010 /* ADC2 operational (ro) */
  230. #define AC97_MEA_DAC2 0x0020 /* DAC2 operational (ro) */
  231. #define AC97_MEA_HADC 0x0040 /* HADC operational (ro) */
  232. #define AC97_MEA_HDAC 0x0080 /* HDAC operational (ro) */
  233. #define AC97_MEA_PRA 0x0100 /* GPIO power down (high) */
  234. #define AC97_MEA_PRB 0x0200 /* reserved */
  235. #define AC97_MEA_PRC 0x0400 /* ADC1 power down (high) */
  236. #define AC97_MEA_PRD 0x0800 /* DAC1 power down (high) */
  237. #define AC97_MEA_PRE 0x1000 /* ADC2 power down (high) */
  238. #define AC97_MEA_PRF 0x2000 /* DAC2 power down (high) */
  239. #define AC97_MEA_PRG 0x4000 /* HADC power down (high) */
  240. #define AC97_MEA_PRH 0x8000 /* HDAC power down (high) */
  241. /* modem gpio status defines */
  242. #define AC97_GPIO_LINE1_OH 0x0001 /* Off Hook Line1 */
  243. #define AC97_GPIO_LINE1_RI 0x0002 /* Ring Detect Line1 */
  244. #define AC97_GPIO_LINE1_CID 0x0004 /* Caller ID path enable Line1 */
  245. #define AC97_GPIO_LINE1_LCS 0x0008 /* Loop Current Sense Line1 */
  246. #define AC97_GPIO_LINE1_PULSE 0x0010 /* Opt./ Pulse Dial Line1 (out) */
  247. #define AC97_GPIO_LINE1_HL1R 0x0020 /* Opt./ Handset to Line1 relay control (out) */
  248. #define AC97_GPIO_LINE1_HOHD 0x0040 /* Opt./ Handset off hook detect Line1 (in) */
  249. #define AC97_GPIO_LINE12_AC 0x0080 /* Opt./ Int.bit 1 / Line1/2 AC (out) */
  250. #define AC97_GPIO_LINE12_DC 0x0100 /* Opt./ Int.bit 2 / Line1/2 DC (out) */
  251. #define AC97_GPIO_LINE12_RS 0x0200 /* Opt./ Int.bit 3 / Line1/2 RS (out) */
  252. #define AC97_GPIO_LINE2_OH 0x0400 /* Off Hook Line2 */
  253. #define AC97_GPIO_LINE2_RI 0x0800 /* Ring Detect Line2 */
  254. #define AC97_GPIO_LINE2_CID 0x1000 /* Caller ID path enable Line2 */
  255. #define AC97_GPIO_LINE2_LCS 0x2000 /* Loop Current Sense Line2 */
  256. #define AC97_GPIO_LINE2_PULSE 0x4000 /* Opt./ Pulse Dial Line2 (out) */
  257. #define AC97_GPIO_LINE2_HL1R 0x8000 /* Opt./ Handset to Line2 relay control (out) */
  258. /* specific - SigmaTel */
  259. #define AC97_SIGMATEL_OUTSEL 0x64 /* Output Select, STAC9758 */
  260. #define AC97_SIGMATEL_INSEL 0x66 /* Input Select, STAC9758 */
  261. #define AC97_SIGMATEL_IOMISC 0x68 /* STAC9758 */
  262. #define AC97_SIGMATEL_ANALOG 0x6c /* Analog Special */
  263. #define AC97_SIGMATEL_DAC2INVERT 0x6e
  264. #define AC97_SIGMATEL_BIAS1 0x70
  265. #define AC97_SIGMATEL_BIAS2 0x72
  266. #define AC97_SIGMATEL_VARIOUS 0x72 /* STAC9758 */
  267. #define AC97_SIGMATEL_MULTICHN 0x74 /* Multi-Channel programming */
  268. #define AC97_SIGMATEL_CIC1 0x76
  269. #define AC97_SIGMATEL_CIC2 0x78
  270. /* specific - Analog Devices */
  271. #define AC97_AD_TEST 0x5a /* test register */
  272. #define AC97_AD_TEST2 0x5c /* undocumented test register 2 */
  273. #define AC97_AD_HPFD_SHIFT 12 /* High Pass Filter Disable */
  274. #define AC97_AD_CODEC_CFG 0x70 /* codec configuration */
  275. #define AC97_AD_JACK_SPDIF 0x72 /* Jack Sense & S/PDIF */
  276. #define AC97_AD_SERIAL_CFG 0x74 /* Serial Configuration */
  277. #define AC97_AD_MISC 0x76 /* Misc Control Bits */
  278. #define AC97_AD_VREFD_SHIFT 2 /* V_REFOUT Disable (AD1888) */
  279. /* specific - Cirrus Logic */
  280. #define AC97_CSR_ACMODE 0x5e /* AC Mode Register */
  281. #define AC97_CSR_MISC_CRYSTAL 0x60 /* Misc Crystal Control */
  282. #define AC97_CSR_SPDIF 0x68 /* S/PDIF Register */
  283. #define AC97_CSR_SERIAL 0x6a /* Serial Port Control */
  284. #define AC97_CSR_SPECF_ADDR 0x6c /* Special Feature Address */
  285. #define AC97_CSR_SPECF_DATA 0x6e /* Special Feature Data */
  286. #define AC97_CSR_BDI_STATUS 0x7a /* BDI Status */
  287. /* specific - Conexant */
  288. #define AC97_CXR_AUDIO_MISC 0x5c
  289. #define AC97_CXR_SPDIFEN (1<<3)
  290. #define AC97_CXR_COPYRGT (1<<2)
  291. #define AC97_CXR_SPDIF_MASK (3<<0)
  292. #define AC97_CXR_SPDIF_PCM 0x0
  293. #define AC97_CXR_SPDIF_AC3 0x2
  294. /* specific - ALC */
  295. #define AC97_ALC650_SPDIF_INPUT_STATUS1 0x60
  296. /* S/PDIF input status 1 bit defines */
  297. #define AC97_ALC650_PRO 0x0001 /* Professional status */
  298. #define AC97_ALC650_NAUDIO 0x0002 /* Non audio stream */
  299. #define AC97_ALC650_COPY 0x0004 /* Copyright status */
  300. #define AC97_ALC650_PRE 0x0038 /* Preemphasis status */
  301. #define AC97_ALC650_PRE_SHIFT 3
  302. #define AC97_ALC650_MODE 0x00C0 /* Preemphasis status */
  303. #define AC97_ALC650_MODE_SHIFT 6
  304. #define AC97_ALC650_CC_MASK 0x7f00 /* Category Code mask */
  305. #define AC97_ALC650_CC_SHIFT 8
  306. #define AC97_ALC650_L 0x8000 /* Generation Level status */
  307. #define AC97_ALC650_SPDIF_INPUT_STATUS2 0x62
  308. /* S/PDIF input status 2 bit defines */
  309. #define AC97_ALC650_SOUCE_MASK 0x000f /* Source number */
  310. #define AC97_ALC650_CHANNEL_MASK 0x00f0 /* Channel number */
  311. #define AC97_ALC650_CHANNEL_SHIFT 4
  312. #define AC97_ALC650_SPSR_MASK 0x0f00 /* S/PDIF Sample Rate bits */
  313. #define AC97_ALC650_SPSR_SHIFT 8
  314. #define AC97_ALC650_SPSR_44K 0x0000 /* Use 44.1kHz Sample rate */
  315. #define AC97_ALC650_SPSR_48K 0x0200 /* Use 48kHz Sample rate */
  316. #define AC97_ALC650_SPSR_32K 0x0300 /* Use 32kHz Sample rate */
  317. #define AC97_ALC650_CLOCK_ACCURACY 0x3000 /* Clock accuracy */
  318. #define AC97_ALC650_CLOCK_SHIFT 12
  319. #define AC97_ALC650_CLOCK_LOCK 0x4000 /* Clock locked status */
  320. #define AC97_ALC650_V 0x8000 /* Validity status */
  321. #define AC97_ALC650_SURR_DAC_VOL 0x64
  322. #define AC97_ALC650_LFE_DAC_VOL 0x66
  323. #define AC97_ALC650_UNKNOWN1 0x68
  324. #define AC97_ALC650_MULTICH 0x6a
  325. #define AC97_ALC650_UNKNOWN2 0x6c
  326. #define AC97_ALC650_REVISION 0x6e
  327. #define AC97_ALC650_UNKNOWN3 0x70
  328. #define AC97_ALC650_UNKNOWN4 0x72
  329. #define AC97_ALC650_MISC 0x74
  330. #define AC97_ALC650_GPIO_SETUP 0x76
  331. #define AC97_ALC650_GPIO_STATUS 0x78
  332. #define AC97_ALC650_CLOCK 0x7a
  333. /* specific - Yamaha YMF7x3 */
  334. #define AC97_YMF7X3_DIT_CTRL 0x66 /* DIT Control (YMF743) / 2 (YMF753) */
  335. #define AC97_YMF7X3_3D_MODE_SEL 0x68 /* 3D Mode Select */
  336. /* specific - C-Media */
  337. #define AC97_CM9738_VENDOR_CTRL 0x5a
  338. #define AC97_CM9739_MULTI_CHAN 0x64
  339. #define AC97_CM9739_SPDIF_IN_STATUS 0x68 /* 32bit */
  340. #define AC97_CM9739_SPDIF_CTRL 0x6c
  341. /* specific - wolfson */
  342. #define AC97_WM97XX_FMIXER_VOL 0x72
  343. #define AC97_WM9704_RMIXER_VOL 0x74
  344. #define AC97_WM9704_TEST 0x5a
  345. #define AC97_WM9704_RPCM_VOL 0x70
  346. #define AC97_WM9711_OUT3VOL 0x16
  347. /* ac97->scaps */
  348. #define AC97_SCAP_AUDIO (1<<0) /* audio codec 97 */
  349. #define AC97_SCAP_MODEM (1<<1) /* modem codec 97 */
  350. #define AC97_SCAP_SURROUND_DAC (1<<2) /* surround L&R DACs are present */
  351. #define AC97_SCAP_CENTER_LFE_DAC (1<<3) /* center and LFE DACs are present */
  352. #define AC97_SCAP_SKIP_AUDIO (1<<4) /* skip audio part of codec */
  353. #define AC97_SCAP_SKIP_MODEM (1<<5) /* skip modem part of codec */
  354. #define AC97_SCAP_INDEP_SDIN (1<<6) /* independent SDIN */
  355. #define AC97_SCAP_INV_EAPD (1<<7) /* inverted EAPD */
  356. #define AC97_SCAP_DETECT_BY_VENDOR (1<<8) /* use vendor registers for read tests */
  357. #define AC97_SCAP_NO_SPDIF (1<<9) /* don't build SPDIF controls */
  358. #define AC97_SCAP_EAPD_LED (1<<10) /* EAPD as mute LED */
  359. #define AC97_SCAP_POWER_SAVE (1<<11) /* capable for aggressive power-saving */
  360. /* ac97->flags */
  361. #define AC97_HAS_PC_BEEP (1<<0) /* force PC Speaker usage */
  362. #define AC97_AD_MULTI (1<<1) /* Analog Devices - multi codecs */
  363. #define AC97_CS_SPDIF (1<<2) /* Cirrus Logic uses funky SPDIF */
  364. #define AC97_CX_SPDIF (1<<3) /* Conexant's spdif interface */
  365. #define AC97_STEREO_MUTES (1<<4) /* has stereo mute bits */
  366. #define AC97_DOUBLE_RATE (1<<5) /* supports double rate playback */
  367. #define AC97_HAS_NO_MASTER_VOL (1<<6) /* no Master volume */
  368. #define AC97_HAS_NO_PCM_VOL (1<<7) /* no PCM volume */
  369. #define AC97_DEFAULT_POWER_OFF (1<<8) /* no RESET write */
  370. #define AC97_MODEM_PATCH (1<<9) /* modem patch */
  371. #define AC97_HAS_NO_REC_GAIN (1<<10) /* no Record gain */
  372. #define AC97_HAS_NO_PHONE (1<<11) /* no PHONE volume */
  373. #define AC97_HAS_NO_PC_BEEP (1<<12) /* no PC Beep volume */
  374. #define AC97_HAS_NO_VIDEO (1<<13) /* no Video volume */
  375. #define AC97_HAS_NO_CD (1<<14) /* no CD volume */
  376. #define AC97_HAS_NO_MIC (1<<15) /* no MIC volume */
  377. #define AC97_HAS_NO_TONE (1<<16) /* no Tone volume */
  378. #define AC97_HAS_NO_STD_PCM (1<<17) /* no standard AC97 PCM volume and mute */
  379. #define AC97_HAS_NO_AUX (1<<18) /* no standard AC97 AUX volume and mute */
  380. #define AC97_HAS_8CH (1<<19) /* supports 8-channel output */
  381. /* rates indexes */
  382. #define AC97_RATES_FRONT_DAC 0
  383. #define AC97_RATES_SURR_DAC 1
  384. #define AC97_RATES_LFE_DAC 2
  385. #define AC97_RATES_ADC 3
  386. #define AC97_RATES_MIC_ADC 4
  387. #define AC97_RATES_SPDIF 5
  388. /*
  389. *
  390. */
  391. struct snd_ac97;
  392. struct snd_pcm_chmap;
  393. struct snd_ac97_build_ops {
  394. int (*build_3d) (struct snd_ac97 *ac97);
  395. int (*build_specific) (struct snd_ac97 *ac97);
  396. int (*build_spdif) (struct snd_ac97 *ac97);
  397. int (*build_post_spdif) (struct snd_ac97 *ac97);
  398. #ifdef CONFIG_PM
  399. void (*suspend) (struct snd_ac97 *ac97);
  400. void (*resume) (struct snd_ac97 *ac97);
  401. #endif
  402. void (*update_jacks) (struct snd_ac97 *ac97); /* for jack-sharing */
  403. };
  404. struct snd_ac97_bus_ops {
  405. void (*reset) (struct snd_ac97 *ac97);
  406. void (*warm_reset)(struct snd_ac97 *ac97);
  407. void (*write) (struct snd_ac97 *ac97, unsigned short reg, unsigned short val);
  408. unsigned short (*read) (struct snd_ac97 *ac97, unsigned short reg);
  409. void (*wait) (struct snd_ac97 *ac97);
  410. void (*init) (struct snd_ac97 *ac97);
  411. };
  412. struct snd_ac97_bus {
  413. /* -- lowlevel (hardware) driver specific -- */
  414. struct snd_ac97_bus_ops *ops;
  415. void *private_data;
  416. void (*private_free) (struct snd_ac97_bus *bus);
  417. /* --- */
  418. struct snd_card *card;
  419. unsigned short num; /* bus number */
  420. unsigned short no_vra: 1, /* bridge doesn't support VRA */
  421. dra: 1, /* bridge supports double rate */
  422. isdin: 1;/* independent SDIN */
  423. unsigned int clock; /* AC'97 base clock (usually 48000Hz) */
  424. spinlock_t bus_lock; /* used mainly for slot allocation */
  425. unsigned short used_slots[2][4]; /* actually used PCM slots */
  426. unsigned short pcms_count; /* count of PCMs */
  427. struct ac97_pcm *pcms;
  428. struct snd_ac97 *codec[4];
  429. struct snd_info_entry *proc;
  430. };
  431. /* static resolution table */
  432. struct snd_ac97_res_table {
  433. unsigned short reg; /* register */
  434. unsigned short bits; /* resolution bitmask */
  435. };
  436. struct snd_ac97_template {
  437. void *private_data;
  438. void (*private_free) (struct snd_ac97 *ac97);
  439. struct pci_dev *pci; /* assigned PCI device - used for quirks */
  440. unsigned short num; /* number of codec: 0 = primary, 1 = secondary */
  441. unsigned short addr; /* physical address of codec [0-3] */
  442. unsigned int scaps; /* driver capabilities */
  443. const struct snd_ac97_res_table *res_table; /* static resolution */
  444. };
  445. struct snd_ac97 {
  446. /* -- lowlevel (hardware) driver specific -- */
  447. const struct snd_ac97_build_ops *build_ops;
  448. void *private_data;
  449. void (*private_free) (struct snd_ac97 *ac97);
  450. /* --- */
  451. struct snd_ac97_bus *bus;
  452. struct pci_dev *pci; /* assigned PCI device - used for quirks */
  453. struct snd_info_entry *proc;
  454. struct snd_info_entry *proc_regs;
  455. unsigned short subsystem_vendor;
  456. unsigned short subsystem_device;
  457. struct mutex reg_mutex;
  458. struct mutex page_mutex; /* mutex for AD18xx multi-codecs and paging (2.3) */
  459. unsigned short num; /* number of codec: 0 = primary, 1 = secondary */
  460. unsigned short addr; /* physical address of codec [0-3] */
  461. unsigned int id; /* identification of codec */
  462. unsigned short caps; /* capabilities (register 0) */
  463. unsigned short ext_id; /* extended feature identification (register 28) */
  464. unsigned short ext_mid; /* extended modem ID (register 3C) */
  465. const struct snd_ac97_res_table *res_table; /* static resolution */
  466. unsigned int scaps; /* driver capabilities */
  467. unsigned int flags; /* specific code */
  468. unsigned int rates[6]; /* see AC97_RATES_* defines */
  469. unsigned int spdif_status;
  470. unsigned short regs[0x80]; /* register cache */
  471. DECLARE_BITMAP(reg_accessed, 0x80); /* bit flags */
  472. union { /* vendor specific code */
  473. struct {
  474. unsigned short unchained[3]; // 0 = C34, 1 = C79, 2 = C69
  475. unsigned short chained[3]; // 0 = C34, 1 = C79, 2 = C69
  476. unsigned short id[3]; // codec IDs (lower 16-bit word)
  477. unsigned short pcmreg[3]; // PCM registers
  478. unsigned short codec_cfg[3]; // CODEC_CFG bits
  479. unsigned char swap_mic_linein; // AD1986/AD1986A only
  480. unsigned char lo_as_master; /* LO as master */
  481. } ad18xx;
  482. unsigned int dev_flags; /* device specific */
  483. } spec;
  484. /* jack-sharing info */
  485. unsigned char indep_surround;
  486. unsigned char channel_mode;
  487. #ifdef CONFIG_SND_AC97_POWER_SAVE
  488. unsigned int power_up; /* power states */
  489. struct delayed_work power_work;
  490. #endif
  491. struct device dev;
  492. struct snd_pcm_chmap *chmaps[2]; /* channel-maps (optional) */
  493. };
  494. #define to_ac97_t(d) container_of(d, struct snd_ac97, dev)
  495. /* conditions */
  496. static inline int ac97_is_audio(struct snd_ac97 * ac97)
  497. {
  498. return (ac97->scaps & AC97_SCAP_AUDIO);
  499. }
  500. static inline int ac97_is_modem(struct snd_ac97 * ac97)
  501. {
  502. return (ac97->scaps & AC97_SCAP_MODEM);
  503. }
  504. static inline int ac97_is_rev22(struct snd_ac97 * ac97)
  505. {
  506. return (ac97->ext_id & AC97_EI_REV_MASK) >= AC97_EI_REV_22;
  507. }
  508. static inline int ac97_can_amap(struct snd_ac97 * ac97)
  509. {
  510. return (ac97->ext_id & AC97_EI_AMAP) != 0;
  511. }
  512. static inline int ac97_can_spdif(struct snd_ac97 * ac97)
  513. {
  514. return (ac97->ext_id & AC97_EI_SPDIF) != 0;
  515. }
  516. /* functions */
  517. /* create new AC97 bus */
  518. int snd_ac97_bus(struct snd_card *card, int num, struct snd_ac97_bus_ops *ops,
  519. void *private_data, struct snd_ac97_bus **rbus);
  520. /* create mixer controls */
  521. int snd_ac97_mixer(struct snd_ac97_bus *bus, struct snd_ac97_template *template,
  522. struct snd_ac97 **rac97);
  523. const char *snd_ac97_get_short_name(struct snd_ac97 *ac97);
  524. void snd_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short value);
  525. unsigned short snd_ac97_read(struct snd_ac97 *ac97, unsigned short reg);
  526. void snd_ac97_write_cache(struct snd_ac97 *ac97, unsigned short reg, unsigned short value);
  527. int snd_ac97_update(struct snd_ac97 *ac97, unsigned short reg, unsigned short value);
  528. int snd_ac97_update_bits(struct snd_ac97 *ac97, unsigned short reg, unsigned short mask, unsigned short value);
  529. #ifdef CONFIG_SND_AC97_POWER_SAVE
  530. int snd_ac97_update_power(struct snd_ac97 *ac97, int reg, int powerup);
  531. #else
  532. static inline int snd_ac97_update_power(struct snd_ac97 *ac97, int reg,
  533. int powerup)
  534. {
  535. return 0;
  536. }
  537. #endif
  538. #ifdef CONFIG_PM
  539. void snd_ac97_suspend(struct snd_ac97 *ac97);
  540. void snd_ac97_resume(struct snd_ac97 *ac97);
  541. #endif
  542. /* quirk types */
  543. enum {
  544. AC97_TUNE_DEFAULT = -1, /* use default from quirk list (not valid in list) */
  545. AC97_TUNE_NONE = 0, /* nothing extra to do */
  546. AC97_TUNE_HP_ONLY, /* headphone (true line-out) control as master only */
  547. AC97_TUNE_SWAP_HP, /* swap headphone and master controls */
  548. AC97_TUNE_SWAP_SURROUND, /* swap master and surround controls */
  549. AC97_TUNE_AD_SHARING, /* for AD1985, turn on OMS bit and use headphone */
  550. AC97_TUNE_ALC_JACK, /* for Realtek, enable JACK detection */
  551. AC97_TUNE_INV_EAPD, /* inverted EAPD implementation */
  552. AC97_TUNE_MUTE_LED, /* EAPD bit works as mute LED */
  553. AC97_TUNE_HP_MUTE_LED, /* EAPD bit works as mute LED, use headphone control as master */
  554. };
  555. struct ac97_quirk {
  556. unsigned short subvendor; /* PCI subsystem vendor id */
  557. unsigned short subdevice; /* PCI subsystem device id */
  558. unsigned short mask; /* device id bit mask, 0 = accept all */
  559. unsigned int codec_id; /* codec id (if any), 0 = accept all */
  560. const char *name; /* name shown as info */
  561. int type; /* quirk type above */
  562. };
  563. int snd_ac97_tune_hardware(struct snd_ac97 *ac97,
  564. const struct ac97_quirk *quirk,
  565. const char *override);
  566. int snd_ac97_set_rate(struct snd_ac97 *ac97, int reg, unsigned int rate);
  567. /*
  568. * PCM allocation
  569. */
  570. enum ac97_pcm_cfg {
  571. AC97_PCM_CFG_FRONT = 2,
  572. AC97_PCM_CFG_REAR = 10, /* alias surround */
  573. AC97_PCM_CFG_LFE = 11, /* center + lfe */
  574. AC97_PCM_CFG_40 = 4, /* front + rear */
  575. AC97_PCM_CFG_51 = 6, /* front + rear + center/lfe */
  576. AC97_PCM_CFG_SPDIF = 20
  577. };
  578. struct ac97_pcm {
  579. struct snd_ac97_bus *bus;
  580. unsigned int stream: 1, /* stream type: 1 = capture */
  581. exclusive: 1, /* exclusive mode, don't override with other pcms */
  582. copy_flag: 1, /* lowlevel driver must fill all entries */
  583. spdif: 1; /* spdif pcm */
  584. unsigned short aslots; /* active slots */
  585. unsigned short cur_dbl; /* current double-rate state */
  586. unsigned int rates; /* available rates */
  587. struct {
  588. unsigned short slots; /* driver input: requested AC97 slot numbers */
  589. unsigned short rslots[4]; /* allocated slots per codecs */
  590. unsigned char rate_table[4];
  591. struct snd_ac97 *codec[4]; /* allocated codecs */
  592. } r[2]; /* 0 = standard rates, 1 = double rates */
  593. unsigned long private_value; /* used by the hardware driver */
  594. };
  595. int snd_ac97_pcm_assign(struct snd_ac97_bus *ac97,
  596. unsigned short pcms_count,
  597. const struct ac97_pcm *pcms);
  598. int snd_ac97_pcm_open(struct ac97_pcm *pcm, unsigned int rate,
  599. enum ac97_pcm_cfg cfg, unsigned short slots);
  600. int snd_ac97_pcm_close(struct ac97_pcm *pcm);
  601. int snd_ac97_pcm_double_rate_rules(struct snd_pcm_runtime *runtime);
  602. /* ad hoc AC97 device driver access */
  603. extern struct bus_type ac97_bus_type;
  604. /* AC97 platform_data adding function */
  605. static inline void snd_ac97_dev_add_pdata(struct snd_ac97 *ac97, void *data)
  606. {
  607. ac97->dev.platform_data = data;
  608. }
  609. #endif /* __SOUND_AC97_CODEC_H */