drm_dp_helper.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. #include <linux/delay.h>
  27. /*
  28. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  29. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  30. * 1.0 devices basically don't exist in the wild.
  31. *
  32. * Abbreviations, in chronological order:
  33. *
  34. * eDP: Embedded DisplayPort version 1
  35. * DPI: DisplayPort Interoperability Guideline v1.1a
  36. * 1.2: DisplayPort 1.2
  37. * MST: Multistream Transport - part of DP 1.2a
  38. *
  39. * 1.2 formally includes both eDP and DPI definitions.
  40. */
  41. #define DP_AUX_MAX_PAYLOAD_BYTES 16
  42. #define DP_AUX_I2C_WRITE 0x0
  43. #define DP_AUX_I2C_READ 0x1
  44. #define DP_AUX_I2C_STATUS 0x2
  45. #define DP_AUX_I2C_MOT 0x4
  46. #define DP_AUX_NATIVE_WRITE 0x8
  47. #define DP_AUX_NATIVE_READ 0x9
  48. #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
  49. #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
  50. #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
  51. #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
  52. #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
  53. #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
  54. #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
  55. #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
  56. /* AUX CH addresses */
  57. /* DPCD */
  58. #define DP_DPCD_REV 0x000
  59. #define DP_MAX_LINK_RATE 0x001
  60. #define DP_MAX_LANE_COUNT 0x002
  61. # define DP_MAX_LANE_COUNT_MASK 0x1f
  62. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  63. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  64. #define DP_MAX_DOWNSPREAD 0x003
  65. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  66. #define DP_NORP 0x004
  67. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  68. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  69. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  70. # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
  71. # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
  72. # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
  73. # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
  74. # define DP_FORMAT_CONVERSION (1 << 3)
  75. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  76. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  77. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  78. # define DP_PORT_COUNT_MASK 0x0f
  79. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  80. # define DP_OUI_SUPPORT (1 << 7)
  81. #define DP_RECEIVE_PORT_0_CAP_0 0x008
  82. # define DP_LOCAL_EDID_PRESENT (1 << 1)
  83. # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
  84. #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
  85. #define DP_RECEIVE_PORT_1_CAP_0 0x00a
  86. #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
  87. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  88. # define DP_I2C_SPEED_1K 0x01
  89. # define DP_I2C_SPEED_5K 0x02
  90. # define DP_I2C_SPEED_10K 0x04
  91. # define DP_I2C_SPEED_100K 0x08
  92. # define DP_I2C_SPEED_400K 0x10
  93. # define DP_I2C_SPEED_1M 0x20
  94. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  95. # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
  96. # define DP_FRAMING_CHANGE_CAP (1 << 1)
  97. # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
  98. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  99. #define DP_ADAPTER_CAP 0x00f /* 1.2 */
  100. # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
  101. # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
  102. #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
  103. # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
  104. /* Multiple stream transport */
  105. #define DP_FAUX_CAP 0x020 /* 1.2 */
  106. # define DP_FAUX_CAP_1 (1 << 0)
  107. #define DP_MSTM_CAP 0x021 /* 1.2 */
  108. # define DP_MST_CAP (1 << 0)
  109. #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
  110. /* AV_SYNC_DATA_BLOCK 1.2 */
  111. #define DP_AV_GRANULARITY 0x023
  112. # define DP_AG_FACTOR_MASK (0xf << 0)
  113. # define DP_AG_FACTOR_3MS (0 << 0)
  114. # define DP_AG_FACTOR_2MS (1 << 0)
  115. # define DP_AG_FACTOR_1MS (2 << 0)
  116. # define DP_AG_FACTOR_500US (3 << 0)
  117. # define DP_AG_FACTOR_200US (4 << 0)
  118. # define DP_AG_FACTOR_100US (5 << 0)
  119. # define DP_AG_FACTOR_10US (6 << 0)
  120. # define DP_AG_FACTOR_1US (7 << 0)
  121. # define DP_VG_FACTOR_MASK (0xf << 4)
  122. # define DP_VG_FACTOR_3MS (0 << 4)
  123. # define DP_VG_FACTOR_2MS (1 << 4)
  124. # define DP_VG_FACTOR_1MS (2 << 4)
  125. # define DP_VG_FACTOR_500US (3 << 4)
  126. # define DP_VG_FACTOR_200US (4 << 4)
  127. # define DP_VG_FACTOR_100US (5 << 4)
  128. #define DP_AUD_DEC_LAT0 0x024
  129. #define DP_AUD_DEC_LAT1 0x025
  130. #define DP_AUD_PP_LAT0 0x026
  131. #define DP_AUD_PP_LAT1 0x027
  132. #define DP_VID_INTER_LAT 0x028
  133. #define DP_VID_PROG_LAT 0x029
  134. #define DP_REP_LAT 0x02a
  135. #define DP_AUD_DEL_INS0 0x02b
  136. #define DP_AUD_DEL_INS1 0x02c
  137. #define DP_AUD_DEL_INS2 0x02d
  138. /* End of AV_SYNC_DATA_BLOCK */
  139. #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
  140. # define DP_ALPM_CAP (1 << 0)
  141. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
  142. # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
  143. #define DP_GUID 0x030 /* 1.2 */
  144. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  145. # define DP_PSR_IS_SUPPORTED 1
  146. # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
  147. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  148. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  149. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  150. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  151. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  152. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  153. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  154. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  155. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  156. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  157. # define DP_PSR_SETUP_TIME_SHIFT 1
  158. /*
  159. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  160. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  161. * each port's descriptor is one byte wide. If it was set, each port's is
  162. * four bytes wide, starting with the one byte from the base info. As of
  163. * DP interop v1.1a only VGA defines additional detail.
  164. */
  165. /* offset 0 */
  166. #define DP_DOWNSTREAM_PORT_0 0x80
  167. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  168. # define DP_DS_PORT_TYPE_DP 0
  169. # define DP_DS_PORT_TYPE_VGA 1
  170. # define DP_DS_PORT_TYPE_DVI 2
  171. # define DP_DS_PORT_TYPE_HDMI 3
  172. # define DP_DS_PORT_TYPE_NON_EDID 4
  173. # define DP_DS_PORT_HPD (1 << 3)
  174. /* offset 1 for VGA is maximum megapixels per second / 8 */
  175. /* offset 2 */
  176. # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
  177. # define DP_DS_VGA_8BPC 0
  178. # define DP_DS_VGA_10BPC 1
  179. # define DP_DS_VGA_12BPC 2
  180. # define DP_DS_VGA_16BPC 3
  181. /* link configuration */
  182. #define DP_LINK_BW_SET 0x100
  183. # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
  184. # define DP_LINK_BW_1_62 0x06
  185. # define DP_LINK_BW_2_7 0x0a
  186. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  187. #define DP_LANE_COUNT_SET 0x101
  188. # define DP_LANE_COUNT_MASK 0x0f
  189. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  190. #define DP_TRAINING_PATTERN_SET 0x102
  191. # define DP_TRAINING_PATTERN_DISABLE 0
  192. # define DP_TRAINING_PATTERN_1 1
  193. # define DP_TRAINING_PATTERN_2 2
  194. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  195. # define DP_TRAINING_PATTERN_MASK 0x3
  196. /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
  197. # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
  198. # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
  199. # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
  200. # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
  201. # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
  202. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  203. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  204. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  205. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  206. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  207. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  208. #define DP_TRAINING_LANE0_SET 0x103
  209. #define DP_TRAINING_LANE1_SET 0x104
  210. #define DP_TRAINING_LANE2_SET 0x105
  211. #define DP_TRAINING_LANE3_SET 0x106
  212. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  213. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  214. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  215. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
  216. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
  217. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
  218. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
  219. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  220. # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
  221. # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
  222. # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
  223. # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
  224. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  225. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  226. #define DP_DOWNSPREAD_CTRL 0x107
  227. # define DP_SPREAD_AMP_0_5 (1 << 4)
  228. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  229. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  230. # define DP_SET_ANSI_8B10B (1 << 0)
  231. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  232. /* bitmask as for DP_I2C_SPEED_CAP */
  233. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  234. # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
  235. # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
  236. # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
  237. #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
  238. #define DP_LINK_QUAL_LANE1_SET 0x10c
  239. #define DP_LINK_QUAL_LANE2_SET 0x10d
  240. #define DP_LINK_QUAL_LANE3_SET 0x10e
  241. # define DP_LINK_QUAL_PATTERN_DISABLE 0
  242. # define DP_LINK_QUAL_PATTERN_D10_2 1
  243. # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
  244. # define DP_LINK_QUAL_PATTERN_PRBS7 3
  245. # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
  246. # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
  247. # define DP_LINK_QUAL_PATTERN_MASK 7
  248. #define DP_TRAINING_LANE0_1_SET2 0x10f
  249. #define DP_TRAINING_LANE2_3_SET2 0x110
  250. # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
  251. # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
  252. # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
  253. # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
  254. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  255. # define DP_MST_EN (1 << 0)
  256. # define DP_UP_REQ_EN (1 << 1)
  257. # define DP_UPSTREAM_IS_SRC (1 << 2)
  258. #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
  259. #define DP_AUDIO_DELAY1 0x113
  260. #define DP_AUDIO_DELAY2 0x114
  261. #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
  262. # define DP_LINK_RATE_SET_SHIFT 0
  263. # define DP_LINK_RATE_SET_MASK (7 << 0)
  264. #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
  265. # define DP_ALPM_ENABLE (1 << 0)
  266. # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
  267. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
  268. # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
  269. # define DP_IRQ_HPD_ENABLE (1 << 1)
  270. #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
  271. # define DP_PWR_NOT_NEEDED (1 << 0)
  272. #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
  273. # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
  274. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  275. # define DP_PSR_ENABLE (1 << 0)
  276. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  277. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  278. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  279. # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
  280. # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
  281. #define DP_ADAPTER_CTRL 0x1a0
  282. # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
  283. #define DP_BRANCH_DEVICE_CTRL 0x1a1
  284. # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
  285. #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
  286. #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
  287. #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
  288. #define DP_SINK_COUNT 0x200
  289. /* prior to 1.2 bit 7 was reserved mbz */
  290. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  291. # define DP_SINK_CP_READY (1 << 6)
  292. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  293. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  294. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  295. # define DP_CP_IRQ (1 << 2)
  296. # define DP_MCCS_IRQ (1 << 3)
  297. # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
  298. # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
  299. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  300. #define DP_LANE0_1_STATUS 0x202
  301. #define DP_LANE2_3_STATUS 0x203
  302. # define DP_LANE_CR_DONE (1 << 0)
  303. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  304. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  305. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  306. DP_LANE_CHANNEL_EQ_DONE | \
  307. DP_LANE_SYMBOL_LOCKED)
  308. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  309. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  310. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  311. #define DP_LINK_STATUS_UPDATED (1 << 7)
  312. #define DP_SINK_STATUS 0x205
  313. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  314. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  315. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  316. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  317. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  318. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  319. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  320. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  321. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  322. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  323. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  324. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  325. #define DP_TEST_REQUEST 0x218
  326. # define DP_TEST_LINK_TRAINING (1 << 0)
  327. # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
  328. # define DP_TEST_LINK_EDID_READ (1 << 2)
  329. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  330. # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
  331. #define DP_TEST_LINK_RATE 0x219
  332. # define DP_LINK_RATE_162 (0x6)
  333. # define DP_LINK_RATE_27 (0xa)
  334. #define DP_TEST_LANE_COUNT 0x220
  335. #define DP_TEST_PATTERN 0x221
  336. #define DP_TEST_CRC_R_CR 0x240
  337. #define DP_TEST_CRC_G_Y 0x242
  338. #define DP_TEST_CRC_B_CB 0x244
  339. #define DP_TEST_SINK_MISC 0x246
  340. # define DP_TEST_CRC_SUPPORTED (1 << 5)
  341. # define DP_TEST_COUNT_MASK 0x7
  342. #define DP_TEST_RESPONSE 0x260
  343. # define DP_TEST_ACK (1 << 0)
  344. # define DP_TEST_NAK (1 << 1)
  345. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  346. #define DP_TEST_EDID_CHECKSUM 0x261
  347. #define DP_TEST_SINK 0x270
  348. # define DP_TEST_SINK_START (1 << 0)
  349. #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
  350. # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
  351. # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
  352. #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
  353. /* up to ID_SLOT_63 at 0x2ff */
  354. #define DP_SOURCE_OUI 0x300
  355. #define DP_SINK_OUI 0x400
  356. #define DP_BRANCH_OUI 0x500
  357. #define DP_SET_POWER 0x600
  358. # define DP_SET_POWER_D0 0x1
  359. # define DP_SET_POWER_D3 0x2
  360. # define DP_SET_POWER_MASK 0x3
  361. #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
  362. # define DP_EDP_11 0x00
  363. # define DP_EDP_12 0x01
  364. # define DP_EDP_13 0x02
  365. # define DP_EDP_14 0x03
  366. #define DP_EDP_GENERAL_CAP_1 0x701
  367. #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
  368. #define DP_EDP_GENERAL_CAP_2 0x703
  369. #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
  370. #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
  371. #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
  372. #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
  373. #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
  374. #define DP_EDP_PWMGEN_BIT_COUNT 0x724
  375. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
  376. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
  377. #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
  378. #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
  379. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
  380. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
  381. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
  382. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
  383. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
  384. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
  385. #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
  386. #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
  387. #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
  388. #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
  389. #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
  390. #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
  391. #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
  392. #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
  393. #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
  394. /* 0-5 sink count */
  395. # define DP_SINK_COUNT_CP_READY (1 << 6)
  396. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
  397. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
  398. #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
  399. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  400. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  401. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  402. # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
  403. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  404. # define DP_PSR_CAPS_CHANGE (1 << 0)
  405. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  406. # define DP_PSR_SINK_INACTIVE 0
  407. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  408. # define DP_PSR_SINK_ACTIVE_RFB 2
  409. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  410. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  411. # define DP_PSR_SINK_INTERNAL_ERROR 7
  412. # define DP_PSR_SINK_STATE_MASK 0x07
  413. #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
  414. # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
  415. /* DP 1.2 Sideband message defines */
  416. /* peer device type - DP 1.2a Table 2-92 */
  417. #define DP_PEER_DEVICE_NONE 0x0
  418. #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
  419. #define DP_PEER_DEVICE_MST_BRANCHING 0x2
  420. #define DP_PEER_DEVICE_SST_SINK 0x3
  421. #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
  422. /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
  423. #define DP_LINK_ADDRESS 0x01
  424. #define DP_CONNECTION_STATUS_NOTIFY 0x02
  425. #define DP_ENUM_PATH_RESOURCES 0x10
  426. #define DP_ALLOCATE_PAYLOAD 0x11
  427. #define DP_QUERY_PAYLOAD 0x12
  428. #define DP_RESOURCE_STATUS_NOTIFY 0x13
  429. #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
  430. #define DP_REMOTE_DPCD_READ 0x20
  431. #define DP_REMOTE_DPCD_WRITE 0x21
  432. #define DP_REMOTE_I2C_READ 0x22
  433. #define DP_REMOTE_I2C_WRITE 0x23
  434. #define DP_POWER_UP_PHY 0x24
  435. #define DP_POWER_DOWN_PHY 0x25
  436. #define DP_SINK_EVENT_NOTIFY 0x30
  437. #define DP_QUERY_STREAM_ENC_STATUS 0x38
  438. /* DP 1.2 MST sideband nak reasons - table 2.84 */
  439. #define DP_NAK_WRITE_FAILURE 0x01
  440. #define DP_NAK_INVALID_READ 0x02
  441. #define DP_NAK_CRC_FAILURE 0x03
  442. #define DP_NAK_BAD_PARAM 0x04
  443. #define DP_NAK_DEFER 0x05
  444. #define DP_NAK_LINK_FAILURE 0x06
  445. #define DP_NAK_NO_RESOURCES 0x07
  446. #define DP_NAK_DPCD_FAIL 0x08
  447. #define DP_NAK_I2C_NAK 0x09
  448. #define DP_NAK_ALLOCATE_FAIL 0x0a
  449. #define MODE_I2C_START 1
  450. #define MODE_I2C_WRITE 2
  451. #define MODE_I2C_READ 4
  452. #define MODE_I2C_STOP 8
  453. #define DP_LINK_STATUS_SIZE 6
  454. bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  455. int lane_count);
  456. bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  457. int lane_count);
  458. u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
  459. int lane);
  460. u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
  461. int lane);
  462. #define DP_RECEIVER_CAP_SIZE 0xf
  463. #define EDP_PSR_RECEIVER_CAP_SIZE 2
  464. void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  465. void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  466. u8 drm_dp_link_rate_to_bw_code(int link_rate);
  467. int drm_dp_bw_code_to_link_rate(u8 link_bw);
  468. struct edp_sdp_header {
  469. u8 HB0; /* Secondary Data Packet ID */
  470. u8 HB1; /* Secondary Data Packet Type */
  471. u8 HB2; /* 7:5 reserved, 4:0 revision number */
  472. u8 HB3; /* 7:5 reserved, 4:0 number of valid data bytes */
  473. } __packed;
  474. #define EDP_SDP_HEADER_REVISION_MASK 0x1F
  475. #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
  476. struct edp_vsc_psr {
  477. struct edp_sdp_header sdp_header;
  478. u8 DB0; /* Stereo Interface */
  479. u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
  480. u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
  481. u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
  482. u8 DB4; /* CRC value bits 7:0 of the G or Y component */
  483. u8 DB5; /* CRC value bits 15:8 of the G or Y component */
  484. u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
  485. u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
  486. u8 DB8_31[24]; /* Reserved */
  487. } __packed;
  488. #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
  489. #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
  490. #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
  491. static inline int
  492. drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  493. {
  494. return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
  495. }
  496. static inline u8
  497. drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  498. {
  499. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  500. }
  501. static inline bool
  502. drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  503. {
  504. return dpcd[DP_DPCD_REV] >= 0x11 &&
  505. (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
  506. }
  507. /*
  508. * DisplayPort AUX channel
  509. */
  510. /**
  511. * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
  512. * @address: address of the (first) register to access
  513. * @request: contains the type of transaction (see DP_AUX_* macros)
  514. * @reply: upon completion, contains the reply type of the transaction
  515. * @buffer: pointer to a transmission or reception buffer
  516. * @size: size of @buffer
  517. */
  518. struct drm_dp_aux_msg {
  519. unsigned int address;
  520. u8 request;
  521. u8 reply;
  522. void *buffer;
  523. size_t size;
  524. };
  525. /**
  526. * struct drm_dp_aux - DisplayPort AUX channel
  527. * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
  528. * @ddc: I2C adapter that can be used for I2C-over-AUX communication
  529. * @dev: pointer to struct device that is the parent for this AUX channel
  530. * @hw_mutex: internal mutex used for locking transfers
  531. * @transfer: transfers a message representing a single AUX transaction
  532. *
  533. * The .dev field should be set to a pointer to the device that implements
  534. * the AUX channel.
  535. *
  536. * The .name field may be used to specify the name of the I2C adapter. If set to
  537. * NULL, dev_name() of .dev will be used.
  538. *
  539. * Drivers provide a hardware-specific implementation of how transactions
  540. * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
  541. * structure describing the transaction is passed into this function. Upon
  542. * success, the implementation should return the number of payload bytes
  543. * that were transferred, or a negative error-code on failure. Helpers
  544. * propagate errors from the .transfer() function, with the exception of
  545. * the -EBUSY error, which causes a transaction to be retried. On a short,
  546. * helpers will return -EPROTO to make it simpler to check for failure.
  547. *
  548. * An AUX channel can also be used to transport I2C messages to a sink. A
  549. * typical application of that is to access an EDID that's present in the
  550. * sink device. The .transfer() function can also be used to execute such
  551. * transactions. The drm_dp_aux_register() function registers an I2C
  552. * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
  553. * should call drm_dp_aux_unregister() to remove the I2C adapter.
  554. * The I2C adapter uses long transfers by default; if a partial response is
  555. * received, the adapter will drop down to the size given by the partial
  556. * response for this transaction only.
  557. *
  558. * Note that the aux helper code assumes that the .transfer() function
  559. * only modifies the reply field of the drm_dp_aux_msg structure. The
  560. * retry logic and i2c helpers assume this is the case.
  561. */
  562. struct drm_dp_aux {
  563. const char *name;
  564. struct i2c_adapter ddc;
  565. struct device *dev;
  566. struct mutex hw_mutex;
  567. ssize_t (*transfer)(struct drm_dp_aux *aux,
  568. struct drm_dp_aux_msg *msg);
  569. unsigned i2c_nack_count, i2c_defer_count;
  570. };
  571. ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
  572. void *buffer, size_t size);
  573. ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
  574. void *buffer, size_t size);
  575. /**
  576. * drm_dp_dpcd_readb() - read a single byte from the DPCD
  577. * @aux: DisplayPort AUX channel
  578. * @offset: address of the register to read
  579. * @valuep: location where the value of the register will be stored
  580. *
  581. * Returns the number of bytes transferred (1) on success, or a negative
  582. * error code on failure.
  583. */
  584. static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
  585. unsigned int offset, u8 *valuep)
  586. {
  587. return drm_dp_dpcd_read(aux, offset, valuep, 1);
  588. }
  589. /**
  590. * drm_dp_dpcd_writeb() - write a single byte to the DPCD
  591. * @aux: DisplayPort AUX channel
  592. * @offset: address of the register to write
  593. * @value: value to write to the register
  594. *
  595. * Returns the number of bytes transferred (1) on success, or a negative
  596. * error code on failure.
  597. */
  598. static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
  599. unsigned int offset, u8 value)
  600. {
  601. return drm_dp_dpcd_write(aux, offset, &value, 1);
  602. }
  603. int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
  604. u8 status[DP_LINK_STATUS_SIZE]);
  605. /*
  606. * DisplayPort link
  607. */
  608. #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
  609. struct drm_dp_link {
  610. unsigned char revision;
  611. unsigned int rate;
  612. unsigned int num_lanes;
  613. unsigned long capabilities;
  614. };
  615. int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
  616. int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
  617. int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
  618. int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
  619. int drm_dp_aux_register(struct drm_dp_aux *aux);
  620. void drm_dp_aux_unregister(struct drm_dp_aux *aux);
  621. #endif /* _DRM_DP_HELPER_H_ */