sh_mobile_hdmi.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <video/sh_mobile_hdmi.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include "sh_mobile_lcdcfb.h"
  30. /* HDMI Core Control Register (HTOP0) */
  31. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  32. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  33. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  35. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  36. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  37. bits 19..16 of Internal CTS */
  38. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  39. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  40. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  41. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  42. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  43. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  44. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  45. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  46. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  47. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  48. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  49. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  50. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  51. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  52. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  53. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  54. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  55. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  56. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  57. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  58. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  59. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  60. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  61. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  62. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  63. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  64. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  65. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  66. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  67. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  68. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  69. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  70. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  71. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  72. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  73. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  74. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  75. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  76. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  77. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  78. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  79. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  80. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  81. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  82. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  83. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  91. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  92. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  93. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  123. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  124. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  125. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  126. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  127. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  128. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  129. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  130. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  131. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  132. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  133. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  134. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  135. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  136. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  137. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  138. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  139. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  140. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  141. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  142. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  143. #define HDMI_SHA0 0xB9 /* sha0 */
  144. #define HDMI_SHA1 0xBA /* sha1 */
  145. #define HDMI_SHA2 0xBB /* sha2 */
  146. #define HDMI_SHA3 0xBC /* sha3 */
  147. #define HDMI_SHA4 0xBD /* sha4 */
  148. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  149. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  150. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  151. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  152. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  153. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  154. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  155. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  156. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  157. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  158. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  159. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  160. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  161. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  162. #define HDMI_AN_SEED 0xCC /* An seed */
  163. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  164. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  165. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  166. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  167. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  168. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  169. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  170. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  171. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  172. #define HDMI_PJ 0xD7 /* Pj */
  173. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  174. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  175. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  176. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  177. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  178. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  179. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  180. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  181. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  182. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  183. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  184. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  185. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  186. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  187. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  188. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  189. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  190. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  191. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  192. #define HDMI_AN_47_40 0xED /* An [47:40] */
  193. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  194. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  195. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  196. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  197. #define HDMI_TEST_MODE 0xFE /* Test mode */
  198. /* HDMI Control Register (HTOP1) */
  199. #define HDMI_HTOP1_TEST_MODE 0x0000 /* Test mode */
  200. #define HDMI_HTOP1_VIDEO_INPUT 0x0008 /* VideoInput */
  201. #define HDMI_HTOP1_CORE_RSTN 0x000C /* CoreResetn */
  202. #define HDMI_HTOP1_PLLBW 0x0018 /* PLLBW */
  203. #define HDMI_HTOP1_CLK_TO_PHY 0x001C /* Clk to Phy */
  204. #define HDMI_HTOP1_VIDEO_INPUT2 0x0020 /* VideoInput2 */
  205. #define HDMI_HTOP1_TISEMP0_1 0x0024 /* tisemp0-1 */
  206. #define HDMI_HTOP1_TISEMP2_C 0x0028 /* tisemp2-c */
  207. #define HDMI_HTOP1_TISIDRV 0x002C /* tisidrv */
  208. #define HDMI_HTOP1_TISEN 0x0034 /* tisen */
  209. #define HDMI_HTOP1_TISDREN 0x0038 /* tisdren */
  210. #define HDMI_HTOP1_CISRANGE 0x003C /* cisrange */
  211. #define HDMI_HTOP1_ENABLE_SELECTOR 0x0040 /* Enable Selector */
  212. #define HDMI_HTOP1_MACRO_RESET 0x0044 /* Macro reset */
  213. #define HDMI_HTOP1_PLL_CALIBRATION 0x0048 /* PLL calibration */
  214. #define HDMI_HTOP1_RE_CALIBRATION 0x004C /* Re-calibration */
  215. #define HDMI_HTOP1_CURRENT 0x0050 /* Current */
  216. #define HDMI_HTOP1_PLL_LOCK_DETECT 0x0054 /* PLL lock detect */
  217. #define HDMI_HTOP1_PHY_TEST_MODE 0x0058 /* PHY Test Mode */
  218. #define HDMI_HTOP1_CLK_SET 0x0080 /* Clock Set */
  219. #define HDMI_HTOP1_DDC_FAIL_SAFE 0x0084 /* DDC fail safe */
  220. #define HDMI_HTOP1_PRBS 0x0088 /* PRBS */
  221. #define HDMI_HTOP1_EDID_AINC_CONTROL 0x008C /* EDID ainc Control */
  222. #define HDMI_HTOP1_HTOP_DCL_MODE 0x00FC /* Deep Coloer Mode */
  223. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF0 0x0100 /* Deep Color:FRC COEF0 */
  224. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF1 0x0104 /* Deep Color:FRC COEF1 */
  225. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF2 0x0108 /* Deep Color:FRC COEF2 */
  226. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF3 0x010C /* Deep Color:FRC COEF3 */
  227. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF0_C 0x0110 /* Deep Color:FRC COEF0C */
  228. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF1_C 0x0114 /* Deep Color:FRC COEF1C */
  229. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF2_C 0x0118 /* Deep Color:FRC COEF2C */
  230. #define HDMI_HTOP1_HTOP_DCL_FRC_COEF3_C 0x011C /* Deep Color:FRC COEF3C */
  231. #define HDMI_HTOP1_HTOP_DCL_FRC_MODE 0x0120 /* Deep Color:FRC Mode */
  232. #define HDMI_HTOP1_HTOP_DCL_RECT_START1 0x0124 /* Deep Color:Rect Start1 */
  233. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE1 0x0128 /* Deep Color:Rect Size1 */
  234. #define HDMI_HTOP1_HTOP_DCL_RECT_START2 0x012C /* Deep Color:Rect Start2 */
  235. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE2 0x0130 /* Deep Color:Rect Size2 */
  236. #define HDMI_HTOP1_HTOP_DCL_RECT_START3 0x0134 /* Deep Color:Rect Start3 */
  237. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE3 0x0138 /* Deep Color:Rect Size3 */
  238. #define HDMI_HTOP1_HTOP_DCL_RECT_START4 0x013C /* Deep Color:Rect Start4 */
  239. #define HDMI_HTOP1_HTOP_DCL_RECT_SIZE4 0x0140 /* Deep Color:Rect Size4 */
  240. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_1 0x0144 /* Deep Color:Fil Para Y1_1 */
  241. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_2 0x0148 /* Deep Color:Fil Para Y1_2 */
  242. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_1 0x014C /* Deep Color:Fil Para CB1_1 */
  243. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_2 0x0150 /* Deep Color:Fil Para CB1_2 */
  244. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_1 0x0154 /* Deep Color:Fil Para CR1_1 */
  245. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_2 0x0158 /* Deep Color:Fil Para CR1_2 */
  246. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_1 0x015C /* Deep Color:Fil Para Y2_1 */
  247. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_2 0x0160 /* Deep Color:Fil Para Y2_2 */
  248. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_1 0x0164 /* Deep Color:Fil Para CB2_1 */
  249. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_2 0x0168 /* Deep Color:Fil Para CB2_2 */
  250. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_1 0x016C /* Deep Color:Fil Para CR2_1 */
  251. #define HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_2 0x0170 /* Deep Color:Fil Para CR2_2 */
  252. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_Y1 0x0174 /* Deep Color:Cor Para Y1 */
  253. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CB1 0x0178 /* Deep Color:Cor Para CB1 */
  254. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CR1 0x017C /* Deep Color:Cor Para CR1 */
  255. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_Y2 0x0180 /* Deep Color:Cor Para Y2 */
  256. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CB2 0x0184 /* Deep Color:Cor Para CB2 */
  257. #define HDMI_HTOP1_HTOP_DCL_COR_PARA_CR2 0x0188 /* Deep Color:Cor Para CR2 */
  258. #define HDMI_HTOP1_EDID_DATA_READ 0x0200 /* EDID Data Read 128Byte:0x03FC */
  259. enum hotplug_state {
  260. HDMI_HOTPLUG_DISCONNECTED,
  261. HDMI_HOTPLUG_CONNECTED,
  262. HDMI_HOTPLUG_EDID_DONE,
  263. };
  264. struct sh_hdmi {
  265. struct sh_mobile_lcdc_entity entity;
  266. void __iomem *base;
  267. void __iomem *htop1;
  268. enum hotplug_state hp_state; /* hot-plug status */
  269. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  270. the external mode */
  271. u8 edid_block_addr;
  272. u8 edid_segment_nr;
  273. u8 edid_blocks;
  274. int irq;
  275. struct clk *hdmi_clk;
  276. struct device *dev;
  277. struct delayed_work edid_work;
  278. struct fb_videomode mode;
  279. struct fb_monspecs monspec;
  280. /* register access functions */
  281. void (*write)(struct sh_hdmi *hdmi, u8 data, u8 reg);
  282. u8 (*read)(struct sh_hdmi *hdmi, u8 reg);
  283. };
  284. #define entity_to_sh_hdmi(e) container_of(e, struct sh_hdmi, entity)
  285. static void __hdmi_write8(struct sh_hdmi *hdmi, u8 data, u8 reg)
  286. {
  287. iowrite8(data, hdmi->base + reg);
  288. }
  289. static u8 __hdmi_read8(struct sh_hdmi *hdmi, u8 reg)
  290. {
  291. return ioread8(hdmi->base + reg);
  292. }
  293. static void __hdmi_write32(struct sh_hdmi *hdmi, u8 data, u8 reg)
  294. {
  295. iowrite32((u32)data, hdmi->base + (reg * 4));
  296. udelay(100);
  297. }
  298. static u8 __hdmi_read32(struct sh_hdmi *hdmi, u8 reg)
  299. {
  300. return (u8)ioread32(hdmi->base + (reg * 4));
  301. }
  302. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  303. {
  304. hdmi->write(hdmi, data, reg);
  305. }
  306. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  307. {
  308. return hdmi->read(hdmi, reg);
  309. }
  310. static void hdmi_bit_set(struct sh_hdmi *hdmi, u8 mask, u8 data, u8 reg)
  311. {
  312. u8 val = hdmi_read(hdmi, reg);
  313. val &= ~mask;
  314. val |= (data & mask);
  315. hdmi_write(hdmi, val, reg);
  316. }
  317. static void hdmi_htop1_write(struct sh_hdmi *hdmi, u32 data, u32 reg)
  318. {
  319. iowrite32(data, hdmi->htop1 + reg);
  320. udelay(100);
  321. }
  322. static u32 hdmi_htop1_read(struct sh_hdmi *hdmi, u32 reg)
  323. {
  324. return ioread32(hdmi->htop1 + reg);
  325. }
  326. /*
  327. * HDMI sound
  328. */
  329. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  330. unsigned int reg)
  331. {
  332. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  333. return hdmi_read(hdmi, reg);
  334. }
  335. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  336. unsigned int reg,
  337. unsigned int value)
  338. {
  339. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  340. hdmi_write(hdmi, value, reg);
  341. return 0;
  342. }
  343. static struct snd_soc_dai_driver sh_hdmi_dai = {
  344. .name = "sh_mobile_hdmi-hifi",
  345. .playback = {
  346. .stream_name = "Playback",
  347. .channels_min = 2,
  348. .channels_max = 8,
  349. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  350. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  351. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  352. SNDRV_PCM_RATE_192000,
  353. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  354. },
  355. };
  356. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  357. {
  358. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  359. return 0;
  360. }
  361. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  362. .probe = sh_hdmi_snd_probe,
  363. .read = sh_hdmi_snd_read,
  364. .write = sh_hdmi_snd_write,
  365. };
  366. /*
  367. * HDMI video
  368. */
  369. /* External video parameter settings */
  370. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  371. {
  372. struct fb_videomode *mode = &hdmi->mode;
  373. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  374. u8 sync = 0;
  375. htotal = mode->xres + mode->right_margin + mode->left_margin
  376. + mode->hsync_len;
  377. hdelay = mode->hsync_len + mode->left_margin;
  378. hblank = mode->right_margin + hdelay;
  379. /*
  380. * Vertical timing looks a bit different in Figure 18,
  381. * but let's try the same first by setting offset = 0
  382. */
  383. vtotal = mode->yres + mode->upper_margin + mode->lower_margin
  384. + mode->vsync_len;
  385. vdelay = mode->vsync_len + mode->upper_margin;
  386. vblank = mode->lower_margin + vdelay;
  387. voffset = min(mode->upper_margin / 2, 6U);
  388. /*
  389. * [3]: VSYNC polarity: Positive
  390. * [2]: HSYNC polarity: Positive
  391. * [1]: Interlace/Progressive: Progressive
  392. * [0]: External video settings enable: used.
  393. */
  394. if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
  395. sync |= 4;
  396. if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
  397. sync |= 8;
  398. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  399. htotal, hblank, hdelay, mode->hsync_len,
  400. vtotal, vblank, vdelay, mode->vsync_len, sync);
  401. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  402. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  403. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  404. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  405. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  406. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  407. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  408. hdmi_write(hdmi, mode->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  409. hdmi_write(hdmi, mode->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  410. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  411. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  412. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  413. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  414. hdmi_write(hdmi, mode->vsync_len, HDMI_EXTERNAL_V_DURATION);
  415. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  416. if (!hdmi->preprogrammed_vic)
  417. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  418. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  419. }
  420. /**
  421. * sh_hdmi_video_config()
  422. */
  423. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  424. {
  425. /*
  426. * [7:4]: Audio sampling frequency: 48kHz
  427. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  428. * [0]: Internal/External DE select: internal
  429. */
  430. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  431. /*
  432. * [7:6]: Video output format: RGB 4:4:4
  433. * [5:4]: Input video data width: 8 bit
  434. * [3:1]: EAV/SAV location: channel 1
  435. * [0]: Video input color space: RGB
  436. */
  437. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  438. /*
  439. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  440. * left at 0 by default, this configures 24bpp and sets the Color Depth
  441. * (CD) field in the General Control Packet
  442. */
  443. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  444. }
  445. /**
  446. * sh_hdmi_audio_config()
  447. */
  448. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  449. {
  450. u8 data;
  451. struct sh_mobile_hdmi_info *pdata = dev_get_platdata(hdmi->dev);
  452. /*
  453. * [7:4] L/R data swap control
  454. * [3:0] appropriate N[19:16]
  455. */
  456. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  457. /* appropriate N[15:8] */
  458. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  459. /* appropriate N[7:0] */
  460. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  461. /* [7:4] 48 kHz SPDIF not used */
  462. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  463. /*
  464. * [6:5] set required down sampling rate if required
  465. * [4:3] set required audio source
  466. */
  467. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  468. default:
  469. /* fall through */
  470. case HDMI_SND_SRC_I2S:
  471. data = 0x0 << 3;
  472. break;
  473. case HDMI_SND_SRC_SPDIF:
  474. data = 0x1 << 3;
  475. break;
  476. case HDMI_SND_SRC_DSD:
  477. data = 0x2 << 3;
  478. break;
  479. case HDMI_SND_SRC_HBR:
  480. data = 0x3 << 3;
  481. break;
  482. }
  483. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  484. /* [3:0] set sending channel number for channel status */
  485. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  486. /*
  487. * [5:2] set valid I2S source input pin
  488. * [1:0] set input I2S source mode
  489. */
  490. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  491. /* [7:4] set valid DSD source input pin */
  492. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  493. /* [7:0] set appropriate I2S input pin swap settings if required */
  494. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  495. /*
  496. * [7] set validity bit for channel status
  497. * [3:0] set original sample frequency for channel status
  498. */
  499. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  500. /*
  501. * [7] set value for channel status
  502. * [6] set value for channel status
  503. * [5] set copyright bit for channel status
  504. * [4:2] set additional information for channel status
  505. * [1:0] set clock accuracy for channel status
  506. */
  507. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  508. /* [7:0] set category code for channel status */
  509. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  510. /*
  511. * [7:4] set source number for channel status
  512. * [3:0] set word length for channel status
  513. */
  514. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  515. /* [7:4] set sample frequency for channel status */
  516. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  517. }
  518. /**
  519. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  520. */
  521. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  522. {
  523. if (hdmi->mode.pixclock < 10000) {
  524. /* for 1080p8bit 148MHz */
  525. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  526. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  527. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  528. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  529. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  530. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  531. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  532. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  533. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  534. } else if (hdmi->mode.pixclock < 30000) {
  535. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  536. /*
  537. * [1:0] Speed_A
  538. * [3:2] Speed_B
  539. * [4] PLLA_Bypass
  540. * [6] DRV_TEST_EN
  541. * [7] DRV_TEST_IN
  542. */
  543. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  544. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  545. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  546. /*
  547. * [2:0] BGR_I_OFFSET
  548. * [6:4] BGR_V_OFFSET
  549. */
  550. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  551. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  552. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  553. /*
  554. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  555. * LPF capacitance, LPF resistance[1]
  556. */
  557. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  558. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  559. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  560. /*
  561. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  562. * LPF capacitance, LPF resistance[1]
  563. */
  564. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  565. /* DRV_CONFIG, PE_CONFIG */
  566. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  567. /*
  568. * [2:0] AMON_SEL (4 == LPF voltage)
  569. * [4] PLLA_CONFIG[16]
  570. * [5] PLLB_CONFIG[16]
  571. */
  572. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  573. } else {
  574. /* for 480p8bit 27MHz */
  575. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  576. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  577. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  578. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  579. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  580. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  581. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  582. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  583. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  584. }
  585. }
  586. /**
  587. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  588. */
  589. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  590. {
  591. u8 vic;
  592. /* AVI InfoFrame */
  593. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  594. /* Packet Type = 0x82 */
  595. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  596. /* Version = 0x02 */
  597. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  598. /* Length = 13 (0x0D) */
  599. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  600. /* N. A. Checksum */
  601. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  602. /*
  603. * Y = RGB
  604. * A0 = No Data
  605. * B = Bar Data not valid
  606. * S = No Data
  607. */
  608. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  609. /*
  610. * [7:6] C = Colorimetry: no data
  611. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  612. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  613. */
  614. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  615. /*
  616. * ITC = No Data
  617. * EC = xvYCC601
  618. * Q = Default (depends on video format)
  619. * SC = No Known non_uniform Scaling
  620. */
  621. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  622. /*
  623. * VIC should be ignored if external config is used, so, we could just use 0,
  624. * but play safe and use a valid value in any case just in case
  625. */
  626. if (hdmi->preprogrammed_vic)
  627. vic = hdmi->preprogrammed_vic;
  628. else
  629. vic = 4;
  630. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  631. /* PR = No Repetition */
  632. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  633. /* Line Number of End of Top Bar (lower 8 bits) */
  634. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  635. /* Line Number of End of Top Bar (upper 8 bits) */
  636. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  637. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  638. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  639. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  640. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  641. /* Pixel Number of End of Left Bar (lower 8 bits) */
  642. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  643. /* Pixel Number of End of Left Bar (upper 8 bits) */
  644. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  645. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  646. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  647. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  648. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  649. }
  650. /**
  651. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  652. */
  653. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  654. {
  655. /* Audio InfoFrame */
  656. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  657. /* Packet Type = 0x84 */
  658. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  659. /* Version Number = 0x01 */
  660. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  661. /* 0 Length = 10 (0x0A) */
  662. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  663. /* n. a. Checksum */
  664. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  665. /* Audio Channel Count = Refer to Stream Header */
  666. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  667. /* Refer to Stream Header */
  668. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  669. /* Format depends on coding type (i.e. CT0...CT3) */
  670. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  671. /* Speaker Channel Allocation = Front Right + Front Left */
  672. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  673. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  674. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  675. /* Reserved (0) */
  676. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  677. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  678. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  679. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  680. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  681. }
  682. /**
  683. * sh_hdmi_configure() - Initialise HDMI for output
  684. */
  685. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  686. {
  687. /* Configure video format */
  688. sh_hdmi_video_config(hdmi);
  689. /* Configure audio format */
  690. sh_hdmi_audio_config(hdmi);
  691. /* Configure PHY */
  692. sh_hdmi_phy_config(hdmi);
  693. /* Auxiliary Video Information (AVI) InfoFrame */
  694. sh_hdmi_avi_infoframe_setup(hdmi);
  695. /* Audio InfoFrame */
  696. sh_hdmi_audio_infoframe_setup(hdmi);
  697. /*
  698. * Control packet auto send with VSYNC control: auto send
  699. * General control, Gamut metadata, ISRC, and ACP packets
  700. */
  701. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  702. /* FIXME */
  703. msleep(10);
  704. /* PS mode b->d, reset PLLA and PLLB */
  705. hdmi_bit_set(hdmi, 0xFC, 0x4C, HDMI_SYSTEM_CTRL);
  706. udelay(10);
  707. hdmi_bit_set(hdmi, 0xFC, 0x40, HDMI_SYSTEM_CTRL);
  708. }
  709. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  710. const struct fb_videomode *mode,
  711. unsigned long *hdmi_rate, unsigned long *parent_rate)
  712. {
  713. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  714. struct sh_mobile_hdmi_info *pdata = dev_get_platdata(hdmi->dev);
  715. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  716. if ((long)*hdmi_rate < 0)
  717. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  718. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  719. if (rate_error && pdata->clk_optimize_parent)
  720. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  721. else if (clk_get_parent(hdmi->hdmi_clk))
  722. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  723. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  724. mode->left_margin, mode->xres,
  725. mode->right_margin, mode->hsync_len,
  726. mode->upper_margin, mode->yres,
  727. mode->lower_margin, mode->vsync_len);
  728. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  729. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  730. mode->refresh, *parent_rate);
  731. return rate_error;
  732. }
  733. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  734. unsigned long *parent_rate)
  735. {
  736. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  737. const struct fb_videomode *mode, *found = NULL;
  738. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  739. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  740. bool scanning = false, preferred_bad = false;
  741. bool use_edid_mode = false;
  742. u8 edid[128];
  743. char *forced;
  744. int i;
  745. /* Read EDID */
  746. dev_dbg(hdmi->dev, "Read back EDID code:");
  747. for (i = 0; i < 128; i++) {
  748. edid[i] = (hdmi->htop1) ?
  749. (u8)hdmi_htop1_read(hdmi, HDMI_HTOP1_EDID_DATA_READ + (i * 4)) :
  750. hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  751. #ifdef DEBUG
  752. if ((i % 16) == 0) {
  753. printk(KERN_CONT "\n");
  754. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  755. } else {
  756. printk(KERN_CONT " %02X", edid[i]);
  757. }
  758. #endif
  759. }
  760. #ifdef DEBUG
  761. printk(KERN_CONT "\n");
  762. #endif
  763. if (!hdmi->edid_blocks) {
  764. fb_edid_to_monspecs(edid, &hdmi->monspec);
  765. hdmi->edid_blocks = edid[126] + 1;
  766. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  767. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  768. } else {
  769. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  770. edid[0], edid[2]);
  771. fb_edid_add_monspecs(edid, &hdmi->monspec);
  772. }
  773. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  774. (hdmi->edid_block_addr >> 7) + 1) {
  775. /* More blocks to read */
  776. if (hdmi->edid_block_addr) {
  777. hdmi->edid_block_addr = 0;
  778. hdmi->edid_segment_nr++;
  779. } else {
  780. hdmi->edid_block_addr = 0x80;
  781. }
  782. /* Set EDID word address */
  783. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  784. /* Enable EDID interrupt */
  785. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  786. /* Set EDID segment pointer - starts reading EDID */
  787. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  788. return -EAGAIN;
  789. }
  790. /* All E-EDID blocks ready */
  791. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  792. fb_get_options("sh_mobile_lcdc", &forced);
  793. if (forced && *forced) {
  794. /* Only primitive parsing so far */
  795. i = sscanf(forced, "%ux%u@%u",
  796. &f_width, &f_height, &f_refresh);
  797. if (i < 2) {
  798. f_width = 0;
  799. f_height = 0;
  800. } else {
  801. /* The user wants us to use the EDID data */
  802. scanning = true;
  803. }
  804. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  805. f_width, f_height, f_refresh);
  806. }
  807. /* Walk monitor modes to find the best or the exact match */
  808. for (i = 0, mode = hdmi->monspec.modedb;
  809. i < hdmi->monspec.modedb_len && scanning;
  810. i++, mode++) {
  811. unsigned long rate_error;
  812. if (!f_width && !f_height) {
  813. /*
  814. * A parameter string "video=sh_mobile_lcdc:0x0" means
  815. * use the preferred EDID mode. If it is rejected by
  816. * .fb_check_var(), keep looking, until an acceptable
  817. * one is found.
  818. */
  819. if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
  820. scanning = false;
  821. else
  822. continue;
  823. } else if (f_width != mode->xres || f_height != mode->yres) {
  824. /* No interest in unmatching modes */
  825. continue;
  826. }
  827. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  828. if (scanning) {
  829. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  830. /*
  831. * Exact match if either the refresh rate
  832. * matches or it hasn't been specified and we've
  833. * found a mode, for which we can configure the
  834. * clock precisely
  835. */
  836. scanning = false;
  837. else if (found && found_rate_error <= rate_error)
  838. /*
  839. * We otherwise search for the closest matching
  840. * clock rate - either if no refresh rate has
  841. * been specified or we cannot find an exactly
  842. * matching one
  843. */
  844. continue;
  845. }
  846. /* Check if supported: sufficient fb memory, supported clock-rate */
  847. if (ch && ch->notify &&
  848. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_MODE, mode,
  849. NULL)) {
  850. scanning = true;
  851. preferred_bad = true;
  852. continue;
  853. }
  854. found = mode;
  855. found_rate_error = rate_error;
  856. use_edid_mode = true;
  857. }
  858. /*
  859. * TODO 1: if no default mode is present, postpone running the config
  860. * until after the LCDC channel is initialized.
  861. * TODO 2: consider registering the HDMI platform device from the LCDC
  862. * driver.
  863. */
  864. if (!found && hdmi->entity.def_mode.xres != 0) {
  865. found = &hdmi->entity.def_mode;
  866. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate,
  867. parent_rate);
  868. }
  869. /* No cookie today */
  870. if (!found)
  871. return -ENXIO;
  872. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  873. hdmi->preprogrammed_vic = 1;
  874. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  875. hdmi->preprogrammed_vic = 2;
  876. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  877. hdmi->preprogrammed_vic = 17;
  878. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  879. hdmi->preprogrammed_vic = 4;
  880. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  881. hdmi->preprogrammed_vic = 32;
  882. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  883. hdmi->preprogrammed_vic = 31;
  884. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  885. hdmi->preprogrammed_vic = 16;
  886. else
  887. hdmi->preprogrammed_vic = 0;
  888. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), "
  889. "clock error %luHz\n", use_edid_mode ? "EDID" : "default",
  890. hdmi->preprogrammed_vic ? "VIC" : "external", found->xres,
  891. found->yres, found->refresh, PICOS2KHZ(found->pixclock) * 1000,
  892. found_rate_error);
  893. hdmi->mode = *found;
  894. sh_hdmi_external_video_param(hdmi);
  895. return 0;
  896. }
  897. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  898. {
  899. struct sh_hdmi *hdmi = dev_id;
  900. u8 status1, status2, mask1, mask2;
  901. /* mode_b and PLLA and PLLB reset */
  902. hdmi_bit_set(hdmi, 0xFC, 0x2C, HDMI_SYSTEM_CTRL);
  903. /* How long shall reset be held? */
  904. udelay(10);
  905. /* mode_b and PLLA and PLLB reset release */
  906. hdmi_bit_set(hdmi, 0xFC, 0x20, HDMI_SYSTEM_CTRL);
  907. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  908. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  909. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  910. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  911. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  912. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  913. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  914. if (printk_ratelimit())
  915. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  916. irq, status1, mask1, status2, mask2);
  917. if (!((status1 & mask1) | (status2 & mask2))) {
  918. return IRQ_NONE;
  919. } else if (status1 & 0xc0) {
  920. u8 msens;
  921. /* Datasheet specifies 10ms... */
  922. udelay(500);
  923. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  924. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  925. /* Check, if hot plug & MSENS pin status are both high */
  926. if ((msens & 0xC0) == 0xC0) {
  927. /* Display plug in */
  928. hdmi->edid_segment_nr = 0;
  929. hdmi->edid_block_addr = 0;
  930. hdmi->edid_blocks = 0;
  931. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  932. /* Set EDID word address */
  933. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  934. /* Enable EDID interrupt */
  935. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  936. /* Set EDID segment pointer - starts reading EDID */
  937. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  938. } else if (!(status1 & 0x80)) {
  939. /* Display unplug, beware multiple interrupts */
  940. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  941. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  942. schedule_delayed_work(&hdmi->edid_work, 0);
  943. }
  944. /* display_off will switch back to mode_a */
  945. }
  946. } else if (status1 & 2) {
  947. /* EDID error interrupt: retry */
  948. /* Set EDID word address */
  949. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  950. /* Set EDID segment pointer */
  951. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  952. } else if (status1 & 4) {
  953. /* Disable EDID interrupt */
  954. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  955. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  956. }
  957. return IRQ_HANDLED;
  958. }
  959. static int sh_hdmi_display_on(struct sh_mobile_lcdc_entity *entity)
  960. {
  961. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  962. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__, hdmi,
  963. hdmi->hp_state);
  964. /*
  965. * hp_state can be set to
  966. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  967. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  968. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  969. */
  970. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  971. /* PS mode d->e. All functions are active */
  972. hdmi_bit_set(hdmi, 0xFC, 0x80, HDMI_SYSTEM_CTRL);
  973. dev_dbg(hdmi->dev, "HDMI running\n");
  974. }
  975. return hdmi->hp_state == HDMI_HOTPLUG_DISCONNECTED
  976. ? SH_MOBILE_LCDC_DISPLAY_DISCONNECTED
  977. : SH_MOBILE_LCDC_DISPLAY_CONNECTED;
  978. }
  979. static void sh_hdmi_display_off(struct sh_mobile_lcdc_entity *entity)
  980. {
  981. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  982. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, hdmi);
  983. /* PS mode e->a */
  984. hdmi_bit_set(hdmi, 0xFC, 0x10, HDMI_SYSTEM_CTRL);
  985. }
  986. static const struct sh_mobile_lcdc_entity_ops sh_hdmi_ops = {
  987. .display_on = sh_hdmi_display_on,
  988. .display_off = sh_hdmi_display_off,
  989. };
  990. /**
  991. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  992. * @hdmi: driver context
  993. * @hdmi_rate: HDMI clock frequency in Hz
  994. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  995. * return: configured positive rate if successful
  996. * 0 if couldn't set the rate, but managed to enable the
  997. * clock, negative error, if couldn't enable the clock
  998. */
  999. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  1000. unsigned long parent_rate)
  1001. {
  1002. int ret;
  1003. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  1004. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  1005. if (ret < 0) {
  1006. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  1007. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  1008. } else {
  1009. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  1010. }
  1011. }
  1012. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  1013. if (ret < 0) {
  1014. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  1015. hdmi_rate = 0;
  1016. } else {
  1017. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  1018. }
  1019. return hdmi_rate;
  1020. }
  1021. /* Hotplug interrupt occurred, read EDID */
  1022. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  1023. {
  1024. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  1025. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  1026. int ret;
  1027. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__, hdmi,
  1028. hdmi->hp_state);
  1029. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  1030. unsigned long parent_rate = 0, hdmi_rate;
  1031. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  1032. if (ret < 0)
  1033. goto out;
  1034. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  1035. /* Reconfigure the clock */
  1036. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  1037. if (ret < 0)
  1038. goto out;
  1039. msleep(10);
  1040. sh_hdmi_configure(hdmi);
  1041. /* Switched to another (d) power-save mode */
  1042. msleep(10);
  1043. if (ch && ch->notify)
  1044. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_CONNECT,
  1045. &hdmi->mode, &hdmi->monspec);
  1046. } else {
  1047. hdmi->monspec.modedb_len = 0;
  1048. fb_destroy_modedb(hdmi->monspec.modedb);
  1049. hdmi->monspec.modedb = NULL;
  1050. if (ch && ch->notify)
  1051. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_DISCONNECT,
  1052. NULL, NULL);
  1053. ret = 0;
  1054. }
  1055. out:
  1056. if (ret < 0 && ret != -EAGAIN)
  1057. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  1058. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, hdmi);
  1059. }
  1060. static void sh_hdmi_htop1_init(struct sh_hdmi *hdmi)
  1061. {
  1062. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_MODE);
  1063. hdmi_htop1_write(hdmi, 0x0000000b, 0x0010);
  1064. hdmi_htop1_write(hdmi, 0x00006710, HDMI_HTOP1_HTOP_DCL_FRC_MODE);
  1065. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_1);
  1066. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y1_2);
  1067. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_1);
  1068. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB1_2);
  1069. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_1);
  1070. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR1_2);
  1071. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_1);
  1072. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_Y2_2);
  1073. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_1);
  1074. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CB2_2);
  1075. hdmi_htop1_write(hdmi, 0x01020406, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_1);
  1076. hdmi_htop1_write(hdmi, 0x07080806, HDMI_HTOP1_HTOP_DCL_FIL_PARA_CR2_2);
  1077. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_Y1);
  1078. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CB1);
  1079. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CR1);
  1080. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_Y2);
  1081. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CB2);
  1082. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_HTOP_DCL_COR_PARA_CR2);
  1083. hdmi_htop1_write(hdmi, 0x00000008, HDMI_HTOP1_CURRENT);
  1084. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_TISEMP0_1);
  1085. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_TISEMP2_C);
  1086. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_PHY_TEST_MODE);
  1087. hdmi_htop1_write(hdmi, 0x00000081, HDMI_HTOP1_TISIDRV);
  1088. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_PLLBW);
  1089. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISEN);
  1090. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISDREN);
  1091. hdmi_htop1_write(hdmi, 0x00000003, HDMI_HTOP1_ENABLE_SELECTOR);
  1092. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_MACRO_RESET);
  1093. hdmi_htop1_write(hdmi, 0x00000016, HDMI_HTOP1_CISRANGE);
  1094. msleep(100);
  1095. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_ENABLE_SELECTOR);
  1096. msleep(100);
  1097. hdmi_htop1_write(hdmi, 0x00000003, HDMI_HTOP1_ENABLE_SELECTOR);
  1098. hdmi_htop1_write(hdmi, 0x00000001, HDMI_HTOP1_MACRO_RESET);
  1099. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISEN);
  1100. hdmi_htop1_write(hdmi, 0x0000000f, HDMI_HTOP1_TISDREN);
  1101. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_VIDEO_INPUT);
  1102. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_CLK_TO_PHY);
  1103. hdmi_htop1_write(hdmi, 0x00000000, HDMI_HTOP1_VIDEO_INPUT2);
  1104. hdmi_htop1_write(hdmi, 0x0000000a, HDMI_HTOP1_CLK_SET);
  1105. }
  1106. static int __init sh_hdmi_probe(struct platform_device *pdev)
  1107. {
  1108. struct sh_mobile_hdmi_info *pdata = dev_get_platdata(&pdev->dev);
  1109. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1110. struct resource *htop1_res;
  1111. int irq = platform_get_irq(pdev, 0), ret;
  1112. struct sh_hdmi *hdmi;
  1113. long rate;
  1114. if (!res || !pdata || irq < 0)
  1115. return -ENODEV;
  1116. htop1_res = NULL;
  1117. if (pdata->flags & HDMI_HAS_HTOP1) {
  1118. htop1_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1119. if (!htop1_res) {
  1120. dev_err(&pdev->dev, "htop1 needs register base\n");
  1121. return -EINVAL;
  1122. }
  1123. }
  1124. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1125. if (!hdmi) {
  1126. dev_err(&pdev->dev, "Cannot allocate device data\n");
  1127. return -ENOMEM;
  1128. }
  1129. hdmi->dev = &pdev->dev;
  1130. hdmi->entity.owner = THIS_MODULE;
  1131. hdmi->entity.ops = &sh_hdmi_ops;
  1132. hdmi->irq = irq;
  1133. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1134. if (IS_ERR(hdmi->hdmi_clk)) {
  1135. ret = PTR_ERR(hdmi->hdmi_clk);
  1136. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1137. return ret;
  1138. }
  1139. /* select register access functions */
  1140. if (pdata->flags & HDMI_32BIT_REG) {
  1141. hdmi->write = __hdmi_write32;
  1142. hdmi->read = __hdmi_read32;
  1143. } else {
  1144. hdmi->write = __hdmi_write8;
  1145. hdmi->read = __hdmi_read8;
  1146. }
  1147. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1148. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1149. if (rate > 0)
  1150. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1151. if (rate < 0) {
  1152. ret = rate;
  1153. goto erate;
  1154. }
  1155. ret = clk_prepare_enable(hdmi->hdmi_clk);
  1156. if (ret < 0) {
  1157. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1158. goto erate;
  1159. }
  1160. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1161. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1162. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1163. ret = -EBUSY;
  1164. goto ereqreg;
  1165. }
  1166. hdmi->base = ioremap(res->start, resource_size(res));
  1167. if (!hdmi->base) {
  1168. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1169. ret = -ENOMEM;
  1170. goto emap;
  1171. }
  1172. platform_set_drvdata(pdev, &hdmi->entity);
  1173. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1174. pm_runtime_enable(&pdev->dev);
  1175. pm_runtime_get_sync(&pdev->dev);
  1176. /* init interrupt polarity */
  1177. if (pdata->flags & HDMI_OUTPUT_PUSH_PULL)
  1178. hdmi_bit_set(hdmi, 0x02, 0x02, HDMI_SYSTEM_CTRL);
  1179. if (pdata->flags & HDMI_OUTPUT_POLARITY_HI)
  1180. hdmi_bit_set(hdmi, 0x01, 0x01, HDMI_SYSTEM_CTRL);
  1181. /* enable htop1 register if needed */
  1182. if (htop1_res) {
  1183. hdmi->htop1 = ioremap(htop1_res->start, resource_size(htop1_res));
  1184. if (!hdmi->htop1) {
  1185. dev_err(&pdev->dev, "control register region already claimed\n");
  1186. ret = -ENOMEM;
  1187. goto emap_htop1;
  1188. }
  1189. sh_hdmi_htop1_init(hdmi);
  1190. }
  1191. /* Product and revision IDs are 0 in sh-mobile version */
  1192. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1193. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1194. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1195. dev_name(&pdev->dev), hdmi);
  1196. if (ret < 0) {
  1197. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1198. goto ereqirq;
  1199. }
  1200. ret = snd_soc_register_codec(&pdev->dev,
  1201. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1202. if (ret < 0) {
  1203. dev_err(&pdev->dev, "codec registration failed\n");
  1204. goto ecodec;
  1205. }
  1206. return 0;
  1207. ecodec:
  1208. free_irq(irq, hdmi);
  1209. ereqirq:
  1210. if (hdmi->htop1)
  1211. iounmap(hdmi->htop1);
  1212. emap_htop1:
  1213. pm_runtime_put(&pdev->dev);
  1214. pm_runtime_disable(&pdev->dev);
  1215. iounmap(hdmi->base);
  1216. emap:
  1217. release_mem_region(res->start, resource_size(res));
  1218. ereqreg:
  1219. clk_disable_unprepare(hdmi->hdmi_clk);
  1220. erate:
  1221. clk_put(hdmi->hdmi_clk);
  1222. return ret;
  1223. }
  1224. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1225. {
  1226. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1227. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1228. snd_soc_unregister_codec(&pdev->dev);
  1229. /* No new work will be scheduled, wait for running ISR */
  1230. free_irq(hdmi->irq, hdmi);
  1231. /* Wait for already scheduled work */
  1232. cancel_delayed_work_sync(&hdmi->edid_work);
  1233. pm_runtime_put(&pdev->dev);
  1234. pm_runtime_disable(&pdev->dev);
  1235. clk_disable_unprepare(hdmi->hdmi_clk);
  1236. clk_put(hdmi->hdmi_clk);
  1237. if (hdmi->htop1)
  1238. iounmap(hdmi->htop1);
  1239. iounmap(hdmi->base);
  1240. release_mem_region(res->start, resource_size(res));
  1241. return 0;
  1242. }
  1243. static int sh_hdmi_suspend(struct device *dev)
  1244. {
  1245. struct platform_device *pdev = to_platform_device(dev);
  1246. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1247. disable_irq(hdmi->irq);
  1248. /* Wait for already scheduled work */
  1249. cancel_delayed_work_sync(&hdmi->edid_work);
  1250. return 0;
  1251. }
  1252. static int sh_hdmi_resume(struct device *dev)
  1253. {
  1254. struct platform_device *pdev = to_platform_device(dev);
  1255. struct sh_mobile_hdmi_info *pdata = dev_get_platdata(dev);
  1256. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1257. /* Re-init interrupt polarity */
  1258. if (pdata->flags & HDMI_OUTPUT_PUSH_PULL)
  1259. hdmi_bit_set(hdmi, 0x02, 0x02, HDMI_SYSTEM_CTRL);
  1260. if (pdata->flags & HDMI_OUTPUT_POLARITY_HI)
  1261. hdmi_bit_set(hdmi, 0x01, 0x01, HDMI_SYSTEM_CTRL);
  1262. /* Re-init htop1 */
  1263. if (hdmi->htop1)
  1264. sh_hdmi_htop1_init(hdmi);
  1265. /* Now it's safe to enable interrupts again */
  1266. enable_irq(hdmi->irq);
  1267. return 0;
  1268. }
  1269. static const struct dev_pm_ops sh_hdmi_pm_ops = {
  1270. .suspend = sh_hdmi_suspend,
  1271. .resume = sh_hdmi_resume,
  1272. };
  1273. static struct platform_driver sh_hdmi_driver = {
  1274. .remove = __exit_p(sh_hdmi_remove),
  1275. .driver = {
  1276. .name = "sh-mobile-hdmi",
  1277. .pm = &sh_hdmi_pm_ops,
  1278. },
  1279. };
  1280. module_platform_driver_probe(sh_hdmi_driver, sh_hdmi_probe);
  1281. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1282. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1283. MODULE_LICENSE("GPL v2");