mb862xxfbdrv.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/uaccess.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #if defined(CONFIG_OF)
  23. #include <linux/of_platform.h>
  24. #endif
  25. #include "mb862xxfb.h"
  26. #include "mb862xx_reg.h"
  27. #define NR_PALETTE 256
  28. #define MB862XX_MEM_SIZE 0x1000000
  29. #define CORALP_MEM_SIZE 0x2000000
  30. #define CARMINE_MEM_SIZE 0x8000000
  31. #define DRV_NAME "mb862xxfb"
  32. #if defined(CONFIG_SOCRATES)
  33. static struct mb862xx_gc_mode socrates_gc_mode = {
  34. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  35. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  36. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  37. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  38. };
  39. #endif
  40. /* Helpers */
  41. static inline int h_total(struct fb_var_screeninfo *var)
  42. {
  43. return var->xres + var->left_margin +
  44. var->right_margin + var->hsync_len;
  45. }
  46. static inline int v_total(struct fb_var_screeninfo *var)
  47. {
  48. return var->yres + var->upper_margin +
  49. var->lower_margin + var->vsync_len;
  50. }
  51. static inline int hsp(struct fb_var_screeninfo *var)
  52. {
  53. return var->xres + var->right_margin - 1;
  54. }
  55. static inline int vsp(struct fb_var_screeninfo *var)
  56. {
  57. return var->yres + var->lower_margin - 1;
  58. }
  59. static inline int d_pitch(struct fb_var_screeninfo *var)
  60. {
  61. return var->xres * var->bits_per_pixel / 8;
  62. }
  63. static inline unsigned int chan_to_field(unsigned int chan,
  64. struct fb_bitfield *bf)
  65. {
  66. chan &= 0xffff;
  67. chan >>= 16 - bf->length;
  68. return chan << bf->offset;
  69. }
  70. static int mb862xxfb_setcolreg(unsigned regno,
  71. unsigned red, unsigned green, unsigned blue,
  72. unsigned transp, struct fb_info *info)
  73. {
  74. struct mb862xxfb_par *par = info->par;
  75. unsigned int val;
  76. switch (info->fix.visual) {
  77. case FB_VISUAL_TRUECOLOR:
  78. if (regno < 16) {
  79. val = chan_to_field(red, &info->var.red);
  80. val |= chan_to_field(green, &info->var.green);
  81. val |= chan_to_field(blue, &info->var.blue);
  82. par->pseudo_palette[regno] = val;
  83. }
  84. break;
  85. case FB_VISUAL_PSEUDOCOLOR:
  86. if (regno < 256) {
  87. val = (red >> 8) << 16;
  88. val |= (green >> 8) << 8;
  89. val |= blue >> 8;
  90. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  91. }
  92. break;
  93. default:
  94. return 1; /* unsupported type */
  95. }
  96. return 0;
  97. }
  98. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  99. struct fb_info *fbi)
  100. {
  101. unsigned long tmp;
  102. if (fbi->dev)
  103. dev_dbg(fbi->dev, "%s\n", __func__);
  104. /* check if these values fit into the registers */
  105. if (var->hsync_len > 255 || var->vsync_len > 255)
  106. return -EINVAL;
  107. if ((var->xres + var->right_margin) >= 4096)
  108. return -EINVAL;
  109. if ((var->yres + var->lower_margin) > 4096)
  110. return -EINVAL;
  111. if (h_total(var) > 4096 || v_total(var) > 4096)
  112. return -EINVAL;
  113. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  114. return -EINVAL;
  115. if (var->bits_per_pixel <= 8)
  116. var->bits_per_pixel = 8;
  117. else if (var->bits_per_pixel <= 16)
  118. var->bits_per_pixel = 16;
  119. else if (var->bits_per_pixel <= 32)
  120. var->bits_per_pixel = 32;
  121. /*
  122. * can cope with 8,16 or 24/32bpp if resulting
  123. * pitch is divisible by 64 without remainder
  124. */
  125. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  126. int r;
  127. var->bits_per_pixel = 0;
  128. do {
  129. var->bits_per_pixel += 8;
  130. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  131. } while (r && var->bits_per_pixel <= 32);
  132. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  133. return -EINVAL;
  134. }
  135. /* line length is going to be 128 bit aligned */
  136. tmp = (var->xres * var->bits_per_pixel) / 8;
  137. if ((tmp & 15) != 0)
  138. return -EINVAL;
  139. /* set r/g/b positions and validate bpp */
  140. switch (var->bits_per_pixel) {
  141. case 8:
  142. var->red.length = var->bits_per_pixel;
  143. var->green.length = var->bits_per_pixel;
  144. var->blue.length = var->bits_per_pixel;
  145. var->red.offset = 0;
  146. var->green.offset = 0;
  147. var->blue.offset = 0;
  148. var->transp.length = 0;
  149. break;
  150. case 16:
  151. var->red.length = 5;
  152. var->green.length = 5;
  153. var->blue.length = 5;
  154. var->red.offset = 10;
  155. var->green.offset = 5;
  156. var->blue.offset = 0;
  157. var->transp.length = 0;
  158. break;
  159. case 24:
  160. case 32:
  161. var->transp.length = 8;
  162. var->red.length = 8;
  163. var->green.length = 8;
  164. var->blue.length = 8;
  165. var->transp.offset = 24;
  166. var->red.offset = 16;
  167. var->green.offset = 8;
  168. var->blue.offset = 0;
  169. break;
  170. default:
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * set display parameters
  177. */
  178. static int mb862xxfb_set_par(struct fb_info *fbi)
  179. {
  180. struct mb862xxfb_par *par = fbi->par;
  181. unsigned long reg, sc;
  182. dev_dbg(par->dev, "%s\n", __func__);
  183. if (par->type == BT_CORALP)
  184. mb862xxfb_init_accel(fbi, fbi->var.xres);
  185. if (par->pre_init)
  186. return 0;
  187. /* disp off */
  188. reg = inreg(disp, GC_DCM1);
  189. reg &= ~GC_DCM01_DEN;
  190. outreg(disp, GC_DCM1, reg);
  191. /* set display reference clock div. */
  192. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  193. reg = inreg(disp, GC_DCM1);
  194. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  195. reg |= sc << 8;
  196. outreg(disp, GC_DCM1, reg);
  197. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  198. /* disp dimension, format */
  199. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  200. (fbi->var.yres - 1));
  201. if (fbi->var.bits_per_pixel == 16)
  202. reg |= GC_L0M_L0C_16;
  203. outreg(disp, GC_L0M, reg);
  204. if (fbi->var.bits_per_pixel == 32) {
  205. reg = inreg(disp, GC_L0EM);
  206. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  207. }
  208. outreg(disp, GC_WY_WX, 0);
  209. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  210. outreg(disp, GC_WH_WW, reg);
  211. outreg(disp, GC_L0OA0, 0);
  212. outreg(disp, GC_L0DA0, 0);
  213. outreg(disp, GC_L0DY_L0DX, 0);
  214. outreg(disp, GC_L0WY_L0WX, 0);
  215. outreg(disp, GC_L0WH_L0WW, reg);
  216. /* both HW-cursors off */
  217. reg = inreg(disp, GC_CPM_CUTC);
  218. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  219. outreg(disp, GC_CPM_CUTC, reg);
  220. /* timings */
  221. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  222. outreg(disp, GC_HDB_HDP, reg);
  223. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  224. outreg(disp, GC_VDP_VSP, reg);
  225. reg = ((fbi->var.vsync_len - 1) << 24) |
  226. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  227. outreg(disp, GC_VSW_HSW_HSP, reg);
  228. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  229. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  230. /* display on */
  231. reg = inreg(disp, GC_DCM1);
  232. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  233. reg &= ~GC_DCM01_ESY;
  234. outreg(disp, GC_DCM1, reg);
  235. return 0;
  236. }
  237. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  238. struct fb_info *info)
  239. {
  240. struct mb862xxfb_par *par = info->par;
  241. unsigned long reg;
  242. reg = pack(var->yoffset, var->xoffset);
  243. outreg(disp, GC_L0WY_L0WX, reg);
  244. reg = pack(info->var.yres_virtual, info->var.xres_virtual);
  245. outreg(disp, GC_L0WH_L0WW, reg);
  246. return 0;
  247. }
  248. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  249. {
  250. struct mb862xxfb_par *par = fbi->par;
  251. unsigned long reg;
  252. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  253. switch (mode) {
  254. case FB_BLANK_POWERDOWN:
  255. reg = inreg(disp, GC_DCM1);
  256. reg &= ~GC_DCM01_DEN;
  257. outreg(disp, GC_DCM1, reg);
  258. break;
  259. case FB_BLANK_UNBLANK:
  260. reg = inreg(disp, GC_DCM1);
  261. reg |= GC_DCM01_DEN;
  262. outreg(disp, GC_DCM1, reg);
  263. break;
  264. case FB_BLANK_NORMAL:
  265. case FB_BLANK_VSYNC_SUSPEND:
  266. case FB_BLANK_HSYNC_SUSPEND:
  267. default:
  268. return 1;
  269. }
  270. return 0;
  271. }
  272. static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
  273. unsigned long arg)
  274. {
  275. struct mb862xxfb_par *par = fbi->par;
  276. struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
  277. void __user *argp = (void __user *)arg;
  278. int *enable;
  279. u32 l1em = 0;
  280. switch (cmd) {
  281. case MB862XX_L1_GET_CFG:
  282. if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
  283. return -EFAULT;
  284. break;
  285. case MB862XX_L1_SET_CFG:
  286. if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
  287. return -EFAULT;
  288. if (l1_cfg->dh == 0 || l1_cfg->dw == 0)
  289. return -EINVAL;
  290. if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
  291. /* downscaling */
  292. outreg(cap, GC_CAP_CSC,
  293. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  294. (l1_cfg->sw << 11) / l1_cfg->dw));
  295. l1em = inreg(disp, GC_L1EM);
  296. l1em &= ~GC_L1EM_DM;
  297. } else if ((l1_cfg->sw <= l1_cfg->dw) &&
  298. (l1_cfg->sh <= l1_cfg->dh)) {
  299. /* upscaling */
  300. outreg(cap, GC_CAP_CSC,
  301. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  302. (l1_cfg->sw << 11) / l1_cfg->dw));
  303. outreg(cap, GC_CAP_CMSS,
  304. pack(l1_cfg->sw >> 1, l1_cfg->sh));
  305. outreg(cap, GC_CAP_CMDS,
  306. pack(l1_cfg->dw >> 1, l1_cfg->dh));
  307. l1em = inreg(disp, GC_L1EM);
  308. l1em |= GC_L1EM_DM;
  309. }
  310. if (l1_cfg->mirror) {
  311. outreg(cap, GC_CAP_CBM,
  312. inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
  313. l1em |= l1_cfg->dw * 2 - 8;
  314. } else {
  315. outreg(cap, GC_CAP_CBM,
  316. inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
  317. l1em &= 0xffff0000;
  318. }
  319. outreg(disp, GC_L1EM, l1em);
  320. break;
  321. case MB862XX_L1_ENABLE:
  322. enable = (int *)arg;
  323. if (*enable) {
  324. outreg(disp, GC_L1DA, par->cap_buf);
  325. outreg(cap, GC_CAP_IMG_START,
  326. pack(l1_cfg->sy >> 1, l1_cfg->sx));
  327. outreg(cap, GC_CAP_IMG_END,
  328. pack(l1_cfg->sh, l1_cfg->sw));
  329. outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
  330. (par->l1_stride << 16));
  331. outreg(disp, GC_L1WY_L1WX,
  332. pack(l1_cfg->dy, l1_cfg->dx));
  333. outreg(disp, GC_L1WH_L1WW,
  334. pack(l1_cfg->dh - 1, l1_cfg->dw));
  335. outreg(disp, GC_DLS, 1);
  336. outreg(cap, GC_CAP_VCM,
  337. GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
  338. outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
  339. GC_DCM1_DEN | GC_DCM1_L1E);
  340. } else {
  341. outreg(cap, GC_CAP_VCM,
  342. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  343. outreg(disp, GC_DCM1,
  344. inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
  345. }
  346. break;
  347. case MB862XX_L1_CAP_CTL:
  348. enable = (int *)arg;
  349. if (*enable) {
  350. outreg(cap, GC_CAP_VCM,
  351. inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
  352. } else {
  353. outreg(cap, GC_CAP_VCM,
  354. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  355. }
  356. break;
  357. default:
  358. return -EINVAL;
  359. }
  360. return 0;
  361. }
  362. /* framebuffer ops */
  363. static struct fb_ops mb862xxfb_ops = {
  364. .owner = THIS_MODULE,
  365. .fb_check_var = mb862xxfb_check_var,
  366. .fb_set_par = mb862xxfb_set_par,
  367. .fb_setcolreg = mb862xxfb_setcolreg,
  368. .fb_blank = mb862xxfb_blank,
  369. .fb_pan_display = mb862xxfb_pan,
  370. .fb_fillrect = cfb_fillrect,
  371. .fb_copyarea = cfb_copyarea,
  372. .fb_imageblit = cfb_imageblit,
  373. .fb_ioctl = mb862xxfb_ioctl,
  374. };
  375. /* initialize fb_info data */
  376. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  377. {
  378. struct mb862xxfb_par *par = fbi->par;
  379. struct mb862xx_gc_mode *mode = par->gc_mode;
  380. unsigned long reg;
  381. int stride;
  382. fbi->fbops = &mb862xxfb_ops;
  383. fbi->pseudo_palette = par->pseudo_palette;
  384. fbi->screen_base = par->fb_base;
  385. fbi->screen_size = par->mapped_vram;
  386. strcpy(fbi->fix.id, DRV_NAME);
  387. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  388. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  389. fbi->fix.mmio_len = par->mmio_len;
  390. fbi->fix.accel = FB_ACCEL_NONE;
  391. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  392. fbi->fix.type_aux = 0;
  393. fbi->fix.xpanstep = 1;
  394. fbi->fix.ypanstep = 1;
  395. fbi->fix.ywrapstep = 0;
  396. reg = inreg(disp, GC_DCM1);
  397. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  398. /* get the disp mode from active display cfg */
  399. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  400. unsigned long hsp, vsp, ht, vt;
  401. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  402. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  403. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  404. reg = inreg(disp, GC_VDP_VSP);
  405. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  406. vsp = (reg & 0x0fff) + 1;
  407. fbi->var.xres_virtual = fbi->var.xres;
  408. fbi->var.yres_virtual = fbi->var.yres;
  409. reg = inreg(disp, GC_L0EM);
  410. if (reg & GC_L0EM_L0EC_24) {
  411. fbi->var.bits_per_pixel = 32;
  412. } else {
  413. reg = inreg(disp, GC_L0M);
  414. if (reg & GC_L0M_L0C_16)
  415. fbi->var.bits_per_pixel = 16;
  416. else
  417. fbi->var.bits_per_pixel = 8;
  418. }
  419. reg = inreg(disp, GC_VSW_HSW_HSP);
  420. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  421. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  422. hsp = (reg & 0xffff) + 1;
  423. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  424. fbi->var.right_margin = hsp - fbi->var.xres;
  425. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  426. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  427. fbi->var.lower_margin = vsp - fbi->var.yres;
  428. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  429. } else if (mode) {
  430. dev_dbg(par->dev, "using supplied mode\n");
  431. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  432. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  433. } else {
  434. int ret;
  435. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  436. NULL, 0, NULL, 16);
  437. if (ret == 0 || ret == 4) {
  438. dev_err(par->dev,
  439. "failed to get initial mode\n");
  440. return -EINVAL;
  441. }
  442. }
  443. fbi->var.xoffset = 0;
  444. fbi->var.yoffset = 0;
  445. fbi->var.grayscale = 0;
  446. fbi->var.nonstd = 0;
  447. fbi->var.height = -1;
  448. fbi->var.width = -1;
  449. fbi->var.accel_flags = 0;
  450. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  451. fbi->var.activate = FB_ACTIVATE_NOW;
  452. fbi->flags = FBINFO_DEFAULT |
  453. #ifdef __BIG_ENDIAN
  454. FBINFO_FOREIGN_ENDIAN |
  455. #endif
  456. FBINFO_HWACCEL_XPAN |
  457. FBINFO_HWACCEL_YPAN;
  458. /* check and possibly fix bpp */
  459. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  460. dev_err(par->dev, "check_var() failed on initial setup?\n");
  461. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  462. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  463. fbi->fix.line_length = (fbi->var.xres_virtual *
  464. fbi->var.bits_per_pixel) / 8;
  465. fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
  466. /*
  467. * reserve space for capture buffers and two cursors
  468. * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
  469. */
  470. par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
  471. par->cap_len = 0x1bd800;
  472. par->l1_cfg.sx = 0;
  473. par->l1_cfg.sy = 0;
  474. par->l1_cfg.sw = 720;
  475. par->l1_cfg.sh = 576;
  476. par->l1_cfg.dx = 0;
  477. par->l1_cfg.dy = 0;
  478. par->l1_cfg.dw = 720;
  479. par->l1_cfg.dh = 576;
  480. stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
  481. par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
  482. outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
  483. (par->l1_stride << 16));
  484. outreg(cap, GC_CAP_CBOA, par->cap_buf);
  485. outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
  486. return 0;
  487. }
  488. /*
  489. * show some display controller and cursor registers
  490. */
  491. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  492. struct device_attribute *attr, char *buf)
  493. {
  494. struct fb_info *fbi = dev_get_drvdata(dev);
  495. struct mb862xxfb_par *par = fbi->par;
  496. char *ptr = buf;
  497. unsigned int reg;
  498. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  499. ptr += sprintf(ptr, "%08x = %08x\n",
  500. reg, inreg(disp, reg));
  501. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  502. ptr += sprintf(ptr, "%08x = %08x\n",
  503. reg, inreg(disp, reg));
  504. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  505. ptr += sprintf(ptr, "%08x = %08x\n",
  506. reg, inreg(disp, reg));
  507. for (reg = 0x400; reg <= 0x410; reg += 4)
  508. ptr += sprintf(ptr, "geo %08x = %08x\n",
  509. reg, inreg(geo, reg));
  510. for (reg = 0x400; reg <= 0x410; reg += 4)
  511. ptr += sprintf(ptr, "draw %08x = %08x\n",
  512. reg, inreg(draw, reg));
  513. for (reg = 0x440; reg <= 0x450; reg += 4)
  514. ptr += sprintf(ptr, "draw %08x = %08x\n",
  515. reg, inreg(draw, reg));
  516. return ptr - buf;
  517. }
  518. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  519. static irqreturn_t mb862xx_intr(int irq, void *dev_id)
  520. {
  521. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  522. unsigned long reg_ist, mask;
  523. if (!par)
  524. return IRQ_NONE;
  525. if (par->type == BT_CARMINE) {
  526. /* Get Interrupt Status */
  527. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  528. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  529. if (reg_ist == 0)
  530. return IRQ_HANDLED;
  531. reg_ist &= mask;
  532. if (reg_ist == 0)
  533. return IRQ_HANDLED;
  534. /* Clear interrupt status */
  535. outreg(ctrl, 0x0, reg_ist);
  536. } else {
  537. /* Get status */
  538. reg_ist = inreg(host, GC_IST);
  539. mask = inreg(host, GC_IMASK);
  540. reg_ist &= mask;
  541. if (reg_ist == 0)
  542. return IRQ_HANDLED;
  543. /* Clear status */
  544. outreg(host, GC_IST, ~reg_ist);
  545. }
  546. return IRQ_HANDLED;
  547. }
  548. #if defined(CONFIG_FB_MB862XX_LIME)
  549. /*
  550. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  551. */
  552. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  553. {
  554. unsigned long ccf, mmr;
  555. unsigned long ver, rev;
  556. if (!par)
  557. return -ENODEV;
  558. #if defined(CONFIG_FB_PRE_INIT_FB)
  559. par->pre_init = 1;
  560. #endif
  561. par->host = par->mmio_base;
  562. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  563. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  564. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  565. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  566. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  567. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  568. par->refclk = GC_DISP_REFCLK_400;
  569. ver = inreg(host, GC_CID);
  570. rev = inreg(pio, GC_REVISION);
  571. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  572. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  573. (int)rev & 0xff);
  574. par->type = BT_LIME;
  575. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  576. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  577. } else {
  578. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  579. return -ENODEV;
  580. }
  581. if (!par->pre_init) {
  582. outreg(host, GC_CCF, ccf);
  583. udelay(200);
  584. outreg(host, GC_MMR, mmr);
  585. udelay(10);
  586. }
  587. /* interrupt status */
  588. outreg(host, GC_IST, 0);
  589. outreg(host, GC_IMASK, GC_INT_EN);
  590. return 0;
  591. }
  592. static int of_platform_mb862xx_probe(struct platform_device *ofdev)
  593. {
  594. struct device_node *np = ofdev->dev.of_node;
  595. struct device *dev = &ofdev->dev;
  596. struct mb862xxfb_par *par;
  597. struct fb_info *info;
  598. struct resource res;
  599. resource_size_t res_size;
  600. unsigned long ret = -ENODEV;
  601. if (of_address_to_resource(np, 0, &res)) {
  602. dev_err(dev, "Invalid address\n");
  603. return -ENXIO;
  604. }
  605. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  606. if (info == NULL) {
  607. dev_err(dev, "cannot allocate framebuffer\n");
  608. return -ENOMEM;
  609. }
  610. par = info->par;
  611. par->info = info;
  612. par->dev = dev;
  613. par->irq = irq_of_parse_and_map(np, 0);
  614. if (par->irq == NO_IRQ) {
  615. dev_err(dev, "failed to map irq\n");
  616. ret = -ENODEV;
  617. goto fbrel;
  618. }
  619. res_size = resource_size(&res);
  620. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  621. if (par->res == NULL) {
  622. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  623. ret = -ENXIO;
  624. goto irqdisp;
  625. }
  626. #if defined(CONFIG_SOCRATES)
  627. par->gc_mode = &socrates_gc_mode;
  628. #endif
  629. par->fb_base_phys = res.start;
  630. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  631. par->mmio_len = MB862XX_MMIO_SIZE;
  632. if (par->gc_mode)
  633. par->mapped_vram = par->gc_mode->max_vram;
  634. else
  635. par->mapped_vram = MB862XX_MEM_SIZE;
  636. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  637. if (par->fb_base == NULL) {
  638. dev_err(dev, "Cannot map framebuffer\n");
  639. goto rel_reg;
  640. }
  641. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  642. if (par->mmio_base == NULL) {
  643. dev_err(dev, "Cannot map registers\n");
  644. goto fb_unmap;
  645. }
  646. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  647. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  648. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  649. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  650. if (mb862xx_gdc_init(par))
  651. goto io_unmap;
  652. if (request_irq(par->irq, mb862xx_intr, 0,
  653. DRV_NAME, (void *)par)) {
  654. dev_err(dev, "Cannot request irq\n");
  655. goto io_unmap;
  656. }
  657. mb862xxfb_init_fbinfo(info);
  658. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  659. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  660. goto free_irq;
  661. }
  662. if ((info->fbops->fb_set_par)(info))
  663. dev_err(dev, "set_var() failed on initial setup?\n");
  664. if (register_framebuffer(info)) {
  665. dev_err(dev, "failed to register framebuffer\n");
  666. goto rel_cmap;
  667. }
  668. dev_set_drvdata(dev, info);
  669. if (device_create_file(dev, &dev_attr_dispregs))
  670. dev_err(dev, "Can't create sysfs regdump file\n");
  671. return 0;
  672. rel_cmap:
  673. fb_dealloc_cmap(&info->cmap);
  674. free_irq:
  675. outreg(host, GC_IMASK, 0);
  676. free_irq(par->irq, (void *)par);
  677. io_unmap:
  678. iounmap(par->mmio_base);
  679. fb_unmap:
  680. iounmap(par->fb_base);
  681. rel_reg:
  682. release_mem_region(res.start, res_size);
  683. irqdisp:
  684. irq_dispose_mapping(par->irq);
  685. fbrel:
  686. framebuffer_release(info);
  687. return ret;
  688. }
  689. static int of_platform_mb862xx_remove(struct platform_device *ofdev)
  690. {
  691. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  692. struct mb862xxfb_par *par = fbi->par;
  693. resource_size_t res_size = resource_size(par->res);
  694. unsigned long reg;
  695. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  696. /* display off */
  697. reg = inreg(disp, GC_DCM1);
  698. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  699. outreg(disp, GC_DCM1, reg);
  700. /* disable interrupts */
  701. outreg(host, GC_IMASK, 0);
  702. free_irq(par->irq, (void *)par);
  703. irq_dispose_mapping(par->irq);
  704. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  705. unregister_framebuffer(fbi);
  706. fb_dealloc_cmap(&fbi->cmap);
  707. iounmap(par->mmio_base);
  708. iounmap(par->fb_base);
  709. release_mem_region(par->res->start, res_size);
  710. framebuffer_release(fbi);
  711. return 0;
  712. }
  713. /*
  714. * common types
  715. */
  716. static struct of_device_id of_platform_mb862xx_tbl[] = {
  717. { .compatible = "fujitsu,MB86276", },
  718. { .compatible = "fujitsu,lime", },
  719. { .compatible = "fujitsu,MB86277", },
  720. { .compatible = "fujitsu,mint", },
  721. { .compatible = "fujitsu,MB86293", },
  722. { .compatible = "fujitsu,MB86294", },
  723. { .compatible = "fujitsu,coral", },
  724. { /* end */ }
  725. };
  726. static struct platform_driver of_platform_mb862xxfb_driver = {
  727. .driver = {
  728. .name = DRV_NAME,
  729. .of_match_table = of_platform_mb862xx_tbl,
  730. },
  731. .probe = of_platform_mb862xx_probe,
  732. .remove = of_platform_mb862xx_remove,
  733. };
  734. #endif
  735. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  736. static int coralp_init(struct mb862xxfb_par *par)
  737. {
  738. int cn, ver;
  739. par->host = par->mmio_base;
  740. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  741. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  742. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  743. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  744. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  745. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  746. par->refclk = GC_DISP_REFCLK_400;
  747. if (par->mapped_vram >= 0x2000000) {
  748. /* relocate gdc registers space */
  749. writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
  750. udelay(1); /* wait at least 20 bus cycles */
  751. }
  752. ver = inreg(host, GC_CID);
  753. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  754. ver = ver & GC_CID_VERSION_MSK;
  755. if (cn == 3) {
  756. unsigned long reg;
  757. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  758. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  759. par->pdev->revision);
  760. reg = inreg(disp, GC_DCM1);
  761. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
  762. par->pre_init = 1;
  763. if (!par->pre_init) {
  764. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  765. udelay(200);
  766. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  767. udelay(10);
  768. }
  769. /* Clear interrupt status */
  770. outreg(host, GC_IST, 0);
  771. } else {
  772. return -ENODEV;
  773. }
  774. mb862xx_i2c_init(par);
  775. return 0;
  776. }
  777. static int init_dram_ctrl(struct mb862xxfb_par *par)
  778. {
  779. unsigned long i = 0;
  780. /*
  781. * Set io mode first! Spec. says IC may be destroyed
  782. * if not set to SSTL2/LVCMOS before init.
  783. */
  784. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  785. /* DRAM init */
  786. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  787. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  788. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  789. GC_EVB_DCTL_REFRESH_SETTIME2);
  790. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  791. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  792. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  793. /* DLL reset done? */
  794. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  795. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  796. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  797. dev_err(par->dev, "VRAM init failed.\n");
  798. return -EINVAL;
  799. }
  800. }
  801. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  802. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  803. return 0;
  804. }
  805. static int carmine_init(struct mb862xxfb_par *par)
  806. {
  807. unsigned long reg;
  808. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  809. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  810. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  811. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  812. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  813. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  814. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  815. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  816. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  817. par->refclk = GC_DISP_REFCLK_533;
  818. /* warm up */
  819. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  820. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  821. /* check for engine module revision */
  822. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  823. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  824. par->pdev->revision);
  825. else
  826. goto err_init;
  827. reg &= ~GC_CTRL_CLK_EN_2D3D;
  828. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  829. /* set up vram */
  830. if (init_dram_ctrl(par) < 0)
  831. goto err_init;
  832. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  833. return 0;
  834. err_init:
  835. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  836. return -EINVAL;
  837. }
  838. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  839. {
  840. switch (par->type) {
  841. case BT_CORALP:
  842. return coralp_init(par);
  843. case BT_CARMINE:
  844. return carmine_init(par);
  845. default:
  846. return -ENODEV;
  847. }
  848. }
  849. #define CHIP_ID(id) \
  850. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  851. static struct pci_device_id mb862xx_pci_tbl[] = {
  852. /* MB86295/MB86296 */
  853. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  854. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  855. /* MB86297 */
  856. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  857. { 0, }
  858. };
  859. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  860. static int mb862xx_pci_probe(struct pci_dev *pdev,
  861. const struct pci_device_id *ent)
  862. {
  863. struct mb862xxfb_par *par;
  864. struct fb_info *info;
  865. struct device *dev = &pdev->dev;
  866. int ret;
  867. ret = pci_enable_device(pdev);
  868. if (ret < 0) {
  869. dev_err(dev, "Cannot enable PCI device\n");
  870. goto out;
  871. }
  872. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  873. if (!info) {
  874. dev_err(dev, "framebuffer alloc failed\n");
  875. ret = -ENOMEM;
  876. goto dis_dev;
  877. }
  878. par = info->par;
  879. par->info = info;
  880. par->dev = dev;
  881. par->pdev = pdev;
  882. par->irq = pdev->irq;
  883. ret = pci_request_regions(pdev, DRV_NAME);
  884. if (ret < 0) {
  885. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  886. goto rel_fb;
  887. }
  888. switch (pdev->device) {
  889. case PCI_DEVICE_ID_FUJITSU_CORALP:
  890. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  891. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  892. par->mapped_vram = CORALP_MEM_SIZE;
  893. if (par->mapped_vram >= 0x2000000) {
  894. par->mmio_base_phys = par->fb_base_phys +
  895. MB862XX_MMIO_HIGH_BASE;
  896. } else {
  897. par->mmio_base_phys = par->fb_base_phys +
  898. MB862XX_MMIO_BASE;
  899. }
  900. par->mmio_len = MB862XX_MMIO_SIZE;
  901. par->type = BT_CORALP;
  902. break;
  903. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  904. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  905. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  906. par->mmio_len = pci_resource_len(par->pdev, 3);
  907. par->mapped_vram = CARMINE_MEM_SIZE;
  908. par->type = BT_CARMINE;
  909. break;
  910. default:
  911. /* should never occur */
  912. ret = -EIO;
  913. goto rel_reg;
  914. }
  915. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  916. if (par->fb_base == NULL) {
  917. dev_err(dev, "Cannot map framebuffer\n");
  918. ret = -EIO;
  919. goto rel_reg;
  920. }
  921. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  922. if (par->mmio_base == NULL) {
  923. dev_err(dev, "Cannot map registers\n");
  924. ret = -EIO;
  925. goto fb_unmap;
  926. }
  927. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  928. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  929. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  930. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  931. ret = mb862xx_pci_gdc_init(par);
  932. if (ret)
  933. goto io_unmap;
  934. ret = request_irq(par->irq, mb862xx_intr, IRQF_SHARED,
  935. DRV_NAME, (void *)par);
  936. if (ret) {
  937. dev_err(dev, "Cannot request irq\n");
  938. goto io_unmap;
  939. }
  940. mb862xxfb_init_fbinfo(info);
  941. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  942. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  943. ret = -ENOMEM;
  944. goto free_irq;
  945. }
  946. if ((info->fbops->fb_set_par)(info))
  947. dev_err(dev, "set_var() failed on initial setup?\n");
  948. ret = register_framebuffer(info);
  949. if (ret < 0) {
  950. dev_err(dev, "failed to register framebuffer\n");
  951. goto rel_cmap;
  952. }
  953. pci_set_drvdata(pdev, info);
  954. if (device_create_file(dev, &dev_attr_dispregs))
  955. dev_err(dev, "Can't create sysfs regdump file\n");
  956. if (par->type == BT_CARMINE)
  957. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  958. else
  959. outreg(host, GC_IMASK, GC_INT_EN);
  960. return 0;
  961. rel_cmap:
  962. fb_dealloc_cmap(&info->cmap);
  963. free_irq:
  964. free_irq(par->irq, (void *)par);
  965. io_unmap:
  966. iounmap(par->mmio_base);
  967. fb_unmap:
  968. iounmap(par->fb_base);
  969. rel_reg:
  970. pci_release_regions(pdev);
  971. rel_fb:
  972. framebuffer_release(info);
  973. dis_dev:
  974. pci_disable_device(pdev);
  975. out:
  976. return ret;
  977. }
  978. static void mb862xx_pci_remove(struct pci_dev *pdev)
  979. {
  980. struct fb_info *fbi = pci_get_drvdata(pdev);
  981. struct mb862xxfb_par *par = fbi->par;
  982. unsigned long reg;
  983. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  984. /* display off */
  985. reg = inreg(disp, GC_DCM1);
  986. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  987. outreg(disp, GC_DCM1, reg);
  988. if (par->type == BT_CARMINE) {
  989. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  990. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  991. } else {
  992. outreg(host, GC_IMASK, 0);
  993. }
  994. mb862xx_i2c_exit(par);
  995. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  996. unregister_framebuffer(fbi);
  997. fb_dealloc_cmap(&fbi->cmap);
  998. free_irq(par->irq, (void *)par);
  999. iounmap(par->mmio_base);
  1000. iounmap(par->fb_base);
  1001. pci_release_regions(pdev);
  1002. framebuffer_release(fbi);
  1003. pci_disable_device(pdev);
  1004. }
  1005. static struct pci_driver mb862xxfb_pci_driver = {
  1006. .name = DRV_NAME,
  1007. .id_table = mb862xx_pci_tbl,
  1008. .probe = mb862xx_pci_probe,
  1009. .remove = mb862xx_pci_remove,
  1010. };
  1011. #endif
  1012. static int mb862xxfb_init(void)
  1013. {
  1014. int ret = -ENODEV;
  1015. #if defined(CONFIG_FB_MB862XX_LIME)
  1016. ret = platform_driver_register(&of_platform_mb862xxfb_driver);
  1017. #endif
  1018. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1019. ret = pci_register_driver(&mb862xxfb_pci_driver);
  1020. #endif
  1021. return ret;
  1022. }
  1023. static void __exit mb862xxfb_exit(void)
  1024. {
  1025. #if defined(CONFIG_FB_MB862XX_LIME)
  1026. platform_driver_unregister(&of_platform_mb862xxfb_driver);
  1027. #endif
  1028. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1029. pci_unregister_driver(&mb862xxfb_pci_driver);
  1030. #endif
  1031. }
  1032. module_init(mb862xxfb_init);
  1033. module_exit(mb862xxfb_exit);
  1034. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  1035. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  1036. MODULE_LICENSE("GPL v2");