xhci-hub.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/slab.h>
  23. #include <asm/unaligned.h>
  24. #include "xhci.h"
  25. #include "xhci-trace.h"
  26. #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  27. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  28. PORT_RC | PORT_PLC | PORT_PE)
  29. /* USB 3.0 BOS descriptor and a capability descriptor, combined */
  30. static u8 usb_bos_descriptor [] = {
  31. USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
  32. USB_DT_BOS, /* __u8 bDescriptorType */
  33. 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
  34. 0x1, /* __u8 bNumDeviceCaps */
  35. /* First device capability */
  36. USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
  37. USB_DT_DEVICE_CAPABILITY, /* Device Capability */
  38. USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
  39. 0x00, /* bmAttributes, LTM off by default */
  40. USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
  41. 0x03, /* bFunctionalitySupport,
  42. USB 3.0 speed only */
  43. 0x00, /* bU1DevExitLat, set later. */
  44. 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
  45. };
  46. static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
  47. struct usb_hub_descriptor *desc, int ports)
  48. {
  49. u16 temp;
  50. desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
  51. desc->bHubContrCurrent = 0;
  52. desc->bNbrPorts = ports;
  53. temp = 0;
  54. /* Bits 1:0 - support per-port power switching, or power always on */
  55. if (HCC_PPC(xhci->hcc_params))
  56. temp |= HUB_CHAR_INDV_PORT_LPSM;
  57. else
  58. temp |= HUB_CHAR_NO_LPSM;
  59. /* Bit 2 - root hubs are not part of a compound device */
  60. /* Bits 4:3 - individual port over current protection */
  61. temp |= HUB_CHAR_INDV_PORT_OCPM;
  62. /* Bits 6:5 - no TTs in root ports */
  63. /* Bit 7 - no port indicators */
  64. desc->wHubCharacteristics = cpu_to_le16(temp);
  65. }
  66. /* Fill in the USB 2.0 roothub descriptor */
  67. static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  68. struct usb_hub_descriptor *desc)
  69. {
  70. int ports;
  71. u16 temp;
  72. __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
  73. u32 portsc;
  74. unsigned int i;
  75. ports = xhci->num_usb2_ports;
  76. xhci_common_hub_descriptor(xhci, desc, ports);
  77. desc->bDescriptorType = USB_DT_HUB;
  78. temp = 1 + (ports / 8);
  79. desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
  80. /* The Device Removable bits are reported on a byte granularity.
  81. * If the port doesn't exist within that byte, the bit is set to 0.
  82. */
  83. memset(port_removable, 0, sizeof(port_removable));
  84. for (i = 0; i < ports; i++) {
  85. portsc = readl(xhci->usb2_ports[i]);
  86. /* If a device is removable, PORTSC reports a 0, same as in the
  87. * hub descriptor DeviceRemovable bits.
  88. */
  89. if (portsc & PORT_DEV_REMOVE)
  90. /* This math is hairy because bit 0 of DeviceRemovable
  91. * is reserved, and bit 1 is for port 1, etc.
  92. */
  93. port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
  94. }
  95. /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
  96. * ports on it. The USB 2.0 specification says that there are two
  97. * variable length fields at the end of the hub descriptor:
  98. * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
  99. * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
  100. * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
  101. * 0xFF, so we initialize the both arrays (DeviceRemovable and
  102. * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
  103. * set of ports that actually exist.
  104. */
  105. memset(desc->u.hs.DeviceRemovable, 0xff,
  106. sizeof(desc->u.hs.DeviceRemovable));
  107. memset(desc->u.hs.PortPwrCtrlMask, 0xff,
  108. sizeof(desc->u.hs.PortPwrCtrlMask));
  109. for (i = 0; i < (ports + 1 + 7) / 8; i++)
  110. memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
  111. sizeof(__u8));
  112. }
  113. /* Fill in the USB 3.0 roothub descriptor */
  114. static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  115. struct usb_hub_descriptor *desc)
  116. {
  117. int ports;
  118. u16 port_removable;
  119. u32 portsc;
  120. unsigned int i;
  121. ports = xhci->num_usb3_ports;
  122. xhci_common_hub_descriptor(xhci, desc, ports);
  123. desc->bDescriptorType = USB_DT_SS_HUB;
  124. desc->bDescLength = USB_DT_SS_HUB_SIZE;
  125. /* header decode latency should be zero for roothubs,
  126. * see section 4.23.5.2.
  127. */
  128. desc->u.ss.bHubHdrDecLat = 0;
  129. desc->u.ss.wHubDelay = 0;
  130. port_removable = 0;
  131. /* bit 0 is reserved, bit 1 is for port 1, etc. */
  132. for (i = 0; i < ports; i++) {
  133. portsc = readl(xhci->usb3_ports[i]);
  134. if (portsc & PORT_DEV_REMOVE)
  135. port_removable |= 1 << (i + 1);
  136. }
  137. desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
  138. }
  139. static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  140. struct usb_hub_descriptor *desc)
  141. {
  142. if (hcd->speed == HCD_USB3)
  143. xhci_usb3_hub_descriptor(hcd, xhci, desc);
  144. else
  145. xhci_usb2_hub_descriptor(hcd, xhci, desc);
  146. }
  147. static unsigned int xhci_port_speed(unsigned int port_status)
  148. {
  149. if (DEV_LOWSPEED(port_status))
  150. return USB_PORT_STAT_LOW_SPEED;
  151. if (DEV_HIGHSPEED(port_status))
  152. return USB_PORT_STAT_HIGH_SPEED;
  153. /*
  154. * FIXME: Yes, we should check for full speed, but the core uses that as
  155. * a default in portspeed() in usb/core/hub.c (which is the only place
  156. * USB_PORT_STAT_*_SPEED is used).
  157. */
  158. return 0;
  159. }
  160. /*
  161. * These bits are Read Only (RO) and should be saved and written to the
  162. * registers: 0, 3, 10:13, 30
  163. * connect status, over-current status, port speed, and device removable.
  164. * connect status and port speed are also sticky - meaning they're in
  165. * the AUX well and they aren't changed by a hot, warm, or cold reset.
  166. */
  167. #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
  168. /*
  169. * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
  170. * bits 5:8, 9, 14:15, 25:27
  171. * link state, port power, port indicator state, "wake on" enable state
  172. */
  173. #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
  174. /*
  175. * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
  176. * bit 4 (port reset)
  177. */
  178. #define XHCI_PORT_RW1S ((1<<4))
  179. /*
  180. * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
  181. * bits 1, 17, 18, 19, 20, 21, 22, 23
  182. * port enable/disable, and
  183. * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
  184. * over-current, reset, link state, and L1 change
  185. */
  186. #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
  187. /*
  188. * Bit 16 is RW, and writing a '1' to it causes the link state control to be
  189. * latched in
  190. */
  191. #define XHCI_PORT_RW ((1<<16))
  192. /*
  193. * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
  194. * bits 2, 24, 28:31
  195. */
  196. #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
  197. /*
  198. * Given a port state, this function returns a value that would result in the
  199. * port being in the same state, if the value was written to the port status
  200. * control register.
  201. * Save Read Only (RO) bits and save read/write bits where
  202. * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
  203. * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
  204. */
  205. u32 xhci_port_state_to_neutral(u32 state)
  206. {
  207. /* Save read-only status and port state */
  208. return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
  209. }
  210. /*
  211. * find slot id based on port number.
  212. * @port: The one-based port number from one of the two split roothubs.
  213. */
  214. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  215. u16 port)
  216. {
  217. int slot_id;
  218. int i;
  219. enum usb_device_speed speed;
  220. slot_id = 0;
  221. for (i = 0; i < MAX_HC_SLOTS; i++) {
  222. if (!xhci->devs[i])
  223. continue;
  224. speed = xhci->devs[i]->udev->speed;
  225. if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
  226. && xhci->devs[i]->fake_port == port) {
  227. slot_id = i;
  228. break;
  229. }
  230. }
  231. return slot_id;
  232. }
  233. /*
  234. * Stop device
  235. * It issues stop endpoint command for EP 0 to 30. And wait the last command
  236. * to complete.
  237. * suspend will set to 1, if suspend bit need to set in command.
  238. */
  239. static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
  240. {
  241. struct xhci_virt_device *virt_dev;
  242. struct xhci_command *cmd;
  243. unsigned long flags;
  244. int ret;
  245. int i;
  246. ret = 0;
  247. virt_dev = xhci->devs[slot_id];
  248. cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  249. if (!cmd) {
  250. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  251. return -ENOMEM;
  252. }
  253. spin_lock_irqsave(&xhci->lock, flags);
  254. for (i = LAST_EP_INDEX; i > 0; i--) {
  255. if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
  256. struct xhci_command *command;
  257. command = xhci_alloc_command(xhci, false, false,
  258. GFP_NOWAIT);
  259. if (!command) {
  260. spin_unlock_irqrestore(&xhci->lock, flags);
  261. xhci_free_command(xhci, cmd);
  262. return -ENOMEM;
  263. }
  264. xhci_queue_stop_endpoint(xhci, command, slot_id, i,
  265. suspend);
  266. }
  267. }
  268. xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
  269. xhci_ring_cmd_db(xhci);
  270. spin_unlock_irqrestore(&xhci->lock, flags);
  271. /* Wait for last stop endpoint command to finish */
  272. wait_for_completion(cmd->completion);
  273. if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
  274. xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
  275. ret = -ETIME;
  276. }
  277. xhci_free_command(xhci, cmd);
  278. return ret;
  279. }
  280. /*
  281. * Ring device, it rings the all doorbells unconditionally.
  282. */
  283. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
  284. {
  285. int i, s;
  286. struct xhci_virt_ep *ep;
  287. for (i = 0; i < LAST_EP_INDEX + 1; i++) {
  288. ep = &xhci->devs[slot_id]->eps[i];
  289. if (ep->ep_state & EP_HAS_STREAMS) {
  290. for (s = 1; s < ep->stream_info->num_streams; s++)
  291. xhci_ring_ep_doorbell(xhci, slot_id, i, s);
  292. } else if (ep->ring && ep->ring->dequeue) {
  293. xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
  294. }
  295. }
  296. return;
  297. }
  298. static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  299. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  300. {
  301. /* Don't allow the USB core to disable SuperSpeed ports. */
  302. if (hcd->speed == HCD_USB3) {
  303. xhci_dbg(xhci, "Ignoring request to disable "
  304. "SuperSpeed port.\n");
  305. return;
  306. }
  307. /* Write 1 to disable the port */
  308. writel(port_status | PORT_PE, addr);
  309. port_status = readl(addr);
  310. xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
  311. wIndex, port_status);
  312. }
  313. static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
  314. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  315. {
  316. char *port_change_bit;
  317. u32 status;
  318. switch (wValue) {
  319. case USB_PORT_FEAT_C_RESET:
  320. status = PORT_RC;
  321. port_change_bit = "reset";
  322. break;
  323. case USB_PORT_FEAT_C_BH_PORT_RESET:
  324. status = PORT_WRC;
  325. port_change_bit = "warm(BH) reset";
  326. break;
  327. case USB_PORT_FEAT_C_CONNECTION:
  328. status = PORT_CSC;
  329. port_change_bit = "connect";
  330. break;
  331. case USB_PORT_FEAT_C_OVER_CURRENT:
  332. status = PORT_OCC;
  333. port_change_bit = "over-current";
  334. break;
  335. case USB_PORT_FEAT_C_ENABLE:
  336. status = PORT_PEC;
  337. port_change_bit = "enable/disable";
  338. break;
  339. case USB_PORT_FEAT_C_SUSPEND:
  340. status = PORT_PLC;
  341. port_change_bit = "suspend/resume";
  342. break;
  343. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  344. status = PORT_PLC;
  345. port_change_bit = "link state";
  346. break;
  347. case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
  348. status = PORT_CEC;
  349. port_change_bit = "config error";
  350. break;
  351. default:
  352. /* Should never happen */
  353. return;
  354. }
  355. /* Change bits are all write 1 to clear */
  356. writel(port_status | status, addr);
  357. port_status = readl(addr);
  358. xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
  359. port_change_bit, wIndex, port_status);
  360. }
  361. static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
  362. {
  363. int max_ports;
  364. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  365. if (hcd->speed == HCD_USB3) {
  366. max_ports = xhci->num_usb3_ports;
  367. *port_array = xhci->usb3_ports;
  368. } else {
  369. max_ports = xhci->num_usb2_ports;
  370. *port_array = xhci->usb2_ports;
  371. }
  372. return max_ports;
  373. }
  374. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  375. int port_id, u32 link_state)
  376. {
  377. u32 temp;
  378. temp = readl(port_array[port_id]);
  379. temp = xhci_port_state_to_neutral(temp);
  380. temp &= ~PORT_PLS_MASK;
  381. temp |= PORT_LINK_STROBE | link_state;
  382. writel(temp, port_array[port_id]);
  383. }
  384. static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
  385. __le32 __iomem **port_array, int port_id, u16 wake_mask)
  386. {
  387. u32 temp;
  388. temp = readl(port_array[port_id]);
  389. temp = xhci_port_state_to_neutral(temp);
  390. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
  391. temp |= PORT_WKCONN_E;
  392. else
  393. temp &= ~PORT_WKCONN_E;
  394. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
  395. temp |= PORT_WKDISC_E;
  396. else
  397. temp &= ~PORT_WKDISC_E;
  398. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
  399. temp |= PORT_WKOC_E;
  400. else
  401. temp &= ~PORT_WKOC_E;
  402. writel(temp, port_array[port_id]);
  403. }
  404. /* Test and clear port RWC bit */
  405. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  406. int port_id, u32 port_bit)
  407. {
  408. u32 temp;
  409. temp = readl(port_array[port_id]);
  410. if (temp & port_bit) {
  411. temp = xhci_port_state_to_neutral(temp);
  412. temp |= port_bit;
  413. writel(temp, port_array[port_id]);
  414. }
  415. }
  416. /* Updates Link Status for USB 2.1 port */
  417. static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
  418. {
  419. if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
  420. *status |= USB_PORT_STAT_L1;
  421. }
  422. /* Updates Link Status for super Speed port */
  423. static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
  424. u32 *status, u32 status_reg)
  425. {
  426. u32 pls = status_reg & PORT_PLS_MASK;
  427. /* resume state is a xHCI internal state.
  428. * Do not report it to usb core.
  429. */
  430. if (pls == XDEV_RESUME)
  431. return;
  432. /* When the CAS bit is set then warm reset
  433. * should be performed on port
  434. */
  435. if (status_reg & PORT_CAS) {
  436. /* The CAS bit can be set while the port is
  437. * in any link state.
  438. * Only roothubs have CAS bit, so we
  439. * pretend to be in compliance mode
  440. * unless we're already in compliance
  441. * or the inactive state.
  442. */
  443. if (pls != USB_SS_PORT_LS_COMP_MOD &&
  444. pls != USB_SS_PORT_LS_SS_INACTIVE) {
  445. pls = USB_SS_PORT_LS_COMP_MOD;
  446. }
  447. /* Return also connection bit -
  448. * hub state machine resets port
  449. * when this bit is set.
  450. */
  451. pls |= USB_PORT_STAT_CONNECTION;
  452. } else {
  453. /*
  454. * If CAS bit isn't set but the Port is already at
  455. * Compliance Mode, fake a connection so the USB core
  456. * notices the Compliance state and resets the port.
  457. * This resolves an issue generated by the SN65LVPE502CP
  458. * in which sometimes the port enters compliance mode
  459. * caused by a delay on the host-device negotiation.
  460. */
  461. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
  462. (pls == USB_SS_PORT_LS_COMP_MOD))
  463. pls |= USB_PORT_STAT_CONNECTION;
  464. }
  465. /* update status field */
  466. *status |= pls;
  467. }
  468. /*
  469. * Function for Compliance Mode Quirk.
  470. *
  471. * This Function verifies if all xhc USB3 ports have entered U0, if so,
  472. * the compliance mode timer is deleted. A port won't enter
  473. * compliance mode if it has previously entered U0.
  474. */
  475. static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
  476. u16 wIndex)
  477. {
  478. u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
  479. bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
  480. if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
  481. return;
  482. if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
  483. xhci->port_status_u0 |= 1 << wIndex;
  484. if (xhci->port_status_u0 == all_ports_seen_u0) {
  485. del_timer_sync(&xhci->comp_mode_recovery_timer);
  486. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  487. "All USB3 ports have entered U0 already!");
  488. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  489. "Compliance Mode Recovery Timer Deleted.");
  490. }
  491. }
  492. }
  493. /*
  494. * Converts a raw xHCI port status into the format that external USB 2.0 or USB
  495. * 3.0 hubs use.
  496. *
  497. * Possible side effects:
  498. * - Mark a port as being done with device resume,
  499. * and ring the endpoint doorbells.
  500. * - Stop the Synopsys redriver Compliance Mode polling.
  501. * - Drop and reacquire the xHCI lock, in order to wait for port resume.
  502. */
  503. static u32 xhci_get_port_status(struct usb_hcd *hcd,
  504. struct xhci_bus_state *bus_state,
  505. __le32 __iomem **port_array,
  506. u16 wIndex, u32 raw_port_status,
  507. unsigned long flags)
  508. __releases(&xhci->lock)
  509. __acquires(&xhci->lock)
  510. {
  511. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  512. u32 status = 0;
  513. int slot_id;
  514. /* wPortChange bits */
  515. if (raw_port_status & PORT_CSC)
  516. status |= USB_PORT_STAT_C_CONNECTION << 16;
  517. if (raw_port_status & PORT_PEC)
  518. status |= USB_PORT_STAT_C_ENABLE << 16;
  519. if ((raw_port_status & PORT_OCC))
  520. status |= USB_PORT_STAT_C_OVERCURRENT << 16;
  521. if ((raw_port_status & PORT_RC))
  522. status |= USB_PORT_STAT_C_RESET << 16;
  523. /* USB3.0 only */
  524. if (hcd->speed == HCD_USB3) {
  525. if ((raw_port_status & PORT_PLC))
  526. status |= USB_PORT_STAT_C_LINK_STATE << 16;
  527. if ((raw_port_status & PORT_WRC))
  528. status |= USB_PORT_STAT_C_BH_RESET << 16;
  529. if ((raw_port_status & PORT_CEC))
  530. status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
  531. }
  532. if (hcd->speed != HCD_USB3) {
  533. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
  534. && (raw_port_status & PORT_POWER))
  535. status |= USB_PORT_STAT_SUSPEND;
  536. }
  537. if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
  538. !DEV_SUPERSPEED(raw_port_status)) {
  539. if ((raw_port_status & PORT_RESET) ||
  540. !(raw_port_status & PORT_PE))
  541. return 0xffffffff;
  542. if (time_after_eq(jiffies,
  543. bus_state->resume_done[wIndex])) {
  544. int time_left;
  545. xhci_dbg(xhci, "Resume USB2 port %d\n",
  546. wIndex + 1);
  547. bus_state->resume_done[wIndex] = 0;
  548. clear_bit(wIndex, &bus_state->resuming_ports);
  549. set_bit(wIndex, &bus_state->rexit_ports);
  550. xhci_set_link_state(xhci, port_array, wIndex,
  551. XDEV_U0);
  552. spin_unlock_irqrestore(&xhci->lock, flags);
  553. time_left = wait_for_completion_timeout(
  554. &bus_state->rexit_done[wIndex],
  555. msecs_to_jiffies(
  556. XHCI_MAX_REXIT_TIMEOUT));
  557. spin_lock_irqsave(&xhci->lock, flags);
  558. if (time_left) {
  559. slot_id = xhci_find_slot_id_by_port(hcd,
  560. xhci, wIndex + 1);
  561. if (!slot_id) {
  562. xhci_dbg(xhci, "slot_id is zero\n");
  563. return 0xffffffff;
  564. }
  565. xhci_ring_device(xhci, slot_id);
  566. } else {
  567. int port_status = readl(port_array[wIndex]);
  568. xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
  569. XHCI_MAX_REXIT_TIMEOUT,
  570. port_status);
  571. status |= USB_PORT_STAT_SUSPEND;
  572. clear_bit(wIndex, &bus_state->rexit_ports);
  573. }
  574. bus_state->port_c_suspend |= 1 << wIndex;
  575. bus_state->suspended_ports &= ~(1 << wIndex);
  576. } else {
  577. /*
  578. * The resume has been signaling for less than
  579. * 20ms. Report the port status as SUSPEND,
  580. * let the usbcore check port status again
  581. * and clear resume signaling later.
  582. */
  583. status |= USB_PORT_STAT_SUSPEND;
  584. }
  585. }
  586. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
  587. && (raw_port_status & PORT_POWER)
  588. && (bus_state->suspended_ports & (1 << wIndex))) {
  589. bus_state->suspended_ports &= ~(1 << wIndex);
  590. if (hcd->speed != HCD_USB3)
  591. bus_state->port_c_suspend |= 1 << wIndex;
  592. }
  593. if (raw_port_status & PORT_CONNECT) {
  594. status |= USB_PORT_STAT_CONNECTION;
  595. status |= xhci_port_speed(raw_port_status);
  596. }
  597. if (raw_port_status & PORT_PE)
  598. status |= USB_PORT_STAT_ENABLE;
  599. if (raw_port_status & PORT_OC)
  600. status |= USB_PORT_STAT_OVERCURRENT;
  601. if (raw_port_status & PORT_RESET)
  602. status |= USB_PORT_STAT_RESET;
  603. if (raw_port_status & PORT_POWER) {
  604. if (hcd->speed == HCD_USB3)
  605. status |= USB_SS_PORT_STAT_POWER;
  606. else
  607. status |= USB_PORT_STAT_POWER;
  608. }
  609. /* Update Port Link State */
  610. if (hcd->speed == HCD_USB3) {
  611. xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
  612. /*
  613. * Verify if all USB3 Ports Have entered U0 already.
  614. * Delete Compliance Mode Timer if so.
  615. */
  616. xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
  617. } else {
  618. xhci_hub_report_usb2_link_state(&status, raw_port_status);
  619. }
  620. if (bus_state->port_c_suspend & (1 << wIndex))
  621. status |= 1 << USB_PORT_FEAT_C_SUSPEND;
  622. return status;
  623. }
  624. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  625. u16 wIndex, char *buf, u16 wLength)
  626. {
  627. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  628. int max_ports;
  629. unsigned long flags;
  630. u32 temp, status;
  631. int retval = 0;
  632. __le32 __iomem **port_array;
  633. int slot_id;
  634. struct xhci_bus_state *bus_state;
  635. u16 link_state = 0;
  636. u16 wake_mask = 0;
  637. u16 timeout = 0;
  638. max_ports = xhci_get_ports(hcd, &port_array);
  639. bus_state = &xhci->bus_state[hcd_index(hcd)];
  640. spin_lock_irqsave(&xhci->lock, flags);
  641. switch (typeReq) {
  642. case GetHubStatus:
  643. /* No power source, over-current reported per port */
  644. memset(buf, 0, 4);
  645. break;
  646. case GetHubDescriptor:
  647. /* Check to make sure userspace is asking for the USB 3.0 hub
  648. * descriptor for the USB 3.0 roothub. If not, we stall the
  649. * endpoint, like external hubs do.
  650. */
  651. if (hcd->speed == HCD_USB3 &&
  652. (wLength < USB_DT_SS_HUB_SIZE ||
  653. wValue != (USB_DT_SS_HUB << 8))) {
  654. xhci_dbg(xhci, "Wrong hub descriptor type for "
  655. "USB 3.0 roothub.\n");
  656. goto error;
  657. }
  658. xhci_hub_descriptor(hcd, xhci,
  659. (struct usb_hub_descriptor *) buf);
  660. break;
  661. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  662. if ((wValue & 0xff00) != (USB_DT_BOS << 8))
  663. goto error;
  664. if (hcd->speed != HCD_USB3)
  665. goto error;
  666. /* Set the U1 and U2 exit latencies. */
  667. memcpy(buf, &usb_bos_descriptor,
  668. USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
  669. if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
  670. temp = readl(&xhci->cap_regs->hcs_params3);
  671. buf[12] = HCS_U1_LATENCY(temp);
  672. put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
  673. }
  674. /* Indicate whether the host has LTM support. */
  675. temp = readl(&xhci->cap_regs->hcc_params);
  676. if (HCC_LTC(temp))
  677. buf[8] |= USB_LTM_SUPPORT;
  678. spin_unlock_irqrestore(&xhci->lock, flags);
  679. return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
  680. case GetPortStatus:
  681. if (!wIndex || wIndex > max_ports)
  682. goto error;
  683. wIndex--;
  684. temp = readl(port_array[wIndex]);
  685. if (temp == 0xffffffff) {
  686. retval = -ENODEV;
  687. break;
  688. }
  689. status = xhci_get_port_status(hcd, bus_state, port_array,
  690. wIndex, temp, flags);
  691. if (status == 0xffffffff)
  692. goto error;
  693. xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
  694. wIndex, temp);
  695. xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
  696. put_unaligned(cpu_to_le32(status), (__le32 *) buf);
  697. break;
  698. case SetPortFeature:
  699. if (wValue == USB_PORT_FEAT_LINK_STATE)
  700. link_state = (wIndex & 0xff00) >> 3;
  701. if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
  702. wake_mask = wIndex & 0xff00;
  703. /* The MSB of wIndex is the U1/U2 timeout */
  704. timeout = (wIndex & 0xff00) >> 8;
  705. wIndex &= 0xff;
  706. if (!wIndex || wIndex > max_ports)
  707. goto error;
  708. wIndex--;
  709. temp = readl(port_array[wIndex]);
  710. if (temp == 0xffffffff) {
  711. retval = -ENODEV;
  712. break;
  713. }
  714. temp = xhci_port_state_to_neutral(temp);
  715. /* FIXME: What new port features do we need to support? */
  716. switch (wValue) {
  717. case USB_PORT_FEAT_SUSPEND:
  718. temp = readl(port_array[wIndex]);
  719. if ((temp & PORT_PLS_MASK) != XDEV_U0) {
  720. /* Resume the port to U0 first */
  721. xhci_set_link_state(xhci, port_array, wIndex,
  722. XDEV_U0);
  723. spin_unlock_irqrestore(&xhci->lock, flags);
  724. msleep(10);
  725. spin_lock_irqsave(&xhci->lock, flags);
  726. }
  727. /* In spec software should not attempt to suspend
  728. * a port unless the port reports that it is in the
  729. * enabled (PED = ‘1’,PLS < ‘3’) state.
  730. */
  731. temp = readl(port_array[wIndex]);
  732. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
  733. || (temp & PORT_PLS_MASK) >= XDEV_U3) {
  734. xhci_warn(xhci, "USB core suspending device "
  735. "not in U0/U1/U2.\n");
  736. goto error;
  737. }
  738. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  739. wIndex + 1);
  740. if (!slot_id) {
  741. xhci_warn(xhci, "slot_id is zero\n");
  742. goto error;
  743. }
  744. /* unlock to execute stop endpoint commands */
  745. spin_unlock_irqrestore(&xhci->lock, flags);
  746. xhci_stop_device(xhci, slot_id, 1);
  747. spin_lock_irqsave(&xhci->lock, flags);
  748. xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
  749. spin_unlock_irqrestore(&xhci->lock, flags);
  750. msleep(10); /* wait device to enter */
  751. spin_lock_irqsave(&xhci->lock, flags);
  752. temp = readl(port_array[wIndex]);
  753. bus_state->suspended_ports |= 1 << wIndex;
  754. break;
  755. case USB_PORT_FEAT_LINK_STATE:
  756. temp = readl(port_array[wIndex]);
  757. /* Disable port */
  758. if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
  759. xhci_dbg(xhci, "Disable port %d\n", wIndex);
  760. temp = xhci_port_state_to_neutral(temp);
  761. /*
  762. * Clear all change bits, so that we get a new
  763. * connection event.
  764. */
  765. temp |= PORT_CSC | PORT_PEC | PORT_WRC |
  766. PORT_OCC | PORT_RC | PORT_PLC |
  767. PORT_CEC;
  768. writel(temp | PORT_PE, port_array[wIndex]);
  769. temp = readl(port_array[wIndex]);
  770. break;
  771. }
  772. /* Put link in RxDetect (enable port) */
  773. if (link_state == USB_SS_PORT_LS_RX_DETECT) {
  774. xhci_dbg(xhci, "Enable port %d\n", wIndex);
  775. xhci_set_link_state(xhci, port_array, wIndex,
  776. link_state);
  777. temp = readl(port_array[wIndex]);
  778. break;
  779. }
  780. /* Software should not attempt to set
  781. * port link state above '3' (U3) and the port
  782. * must be enabled.
  783. */
  784. if ((temp & PORT_PE) == 0 ||
  785. (link_state > USB_SS_PORT_LS_U3)) {
  786. xhci_warn(xhci, "Cannot set link state.\n");
  787. goto error;
  788. }
  789. if (link_state == USB_SS_PORT_LS_U3) {
  790. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  791. wIndex + 1);
  792. if (slot_id) {
  793. /* unlock to execute stop endpoint
  794. * commands */
  795. spin_unlock_irqrestore(&xhci->lock,
  796. flags);
  797. xhci_stop_device(xhci, slot_id, 1);
  798. spin_lock_irqsave(&xhci->lock, flags);
  799. }
  800. }
  801. xhci_set_link_state(xhci, port_array, wIndex,
  802. link_state);
  803. spin_unlock_irqrestore(&xhci->lock, flags);
  804. msleep(20); /* wait device to enter */
  805. spin_lock_irqsave(&xhci->lock, flags);
  806. temp = readl(port_array[wIndex]);
  807. if (link_state == USB_SS_PORT_LS_U3)
  808. bus_state->suspended_ports |= 1 << wIndex;
  809. break;
  810. case USB_PORT_FEAT_POWER:
  811. /*
  812. * Turn on ports, even if there isn't per-port switching.
  813. * HC will report connect events even before this is set.
  814. * However, hub_wq will ignore the roothub events until
  815. * the roothub is registered.
  816. */
  817. writel(temp | PORT_POWER, port_array[wIndex]);
  818. temp = readl(port_array[wIndex]);
  819. xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
  820. spin_unlock_irqrestore(&xhci->lock, flags);
  821. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  822. wIndex);
  823. if (temp)
  824. usb_acpi_set_power_state(hcd->self.root_hub,
  825. wIndex, true);
  826. spin_lock_irqsave(&xhci->lock, flags);
  827. break;
  828. case USB_PORT_FEAT_RESET:
  829. temp = (temp | PORT_RESET);
  830. writel(temp, port_array[wIndex]);
  831. temp = readl(port_array[wIndex]);
  832. xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
  833. break;
  834. case USB_PORT_FEAT_REMOTE_WAKE_MASK:
  835. xhci_set_remote_wake_mask(xhci, port_array,
  836. wIndex, wake_mask);
  837. temp = readl(port_array[wIndex]);
  838. xhci_dbg(xhci, "set port remote wake mask, "
  839. "actual port %d status = 0x%x\n",
  840. wIndex, temp);
  841. break;
  842. case USB_PORT_FEAT_BH_PORT_RESET:
  843. temp |= PORT_WR;
  844. writel(temp, port_array[wIndex]);
  845. temp = readl(port_array[wIndex]);
  846. break;
  847. case USB_PORT_FEAT_U1_TIMEOUT:
  848. if (hcd->speed != HCD_USB3)
  849. goto error;
  850. temp = readl(port_array[wIndex] + PORTPMSC);
  851. temp &= ~PORT_U1_TIMEOUT_MASK;
  852. temp |= PORT_U1_TIMEOUT(timeout);
  853. writel(temp, port_array[wIndex] + PORTPMSC);
  854. break;
  855. case USB_PORT_FEAT_U2_TIMEOUT:
  856. if (hcd->speed != HCD_USB3)
  857. goto error;
  858. temp = readl(port_array[wIndex] + PORTPMSC);
  859. temp &= ~PORT_U2_TIMEOUT_MASK;
  860. temp |= PORT_U2_TIMEOUT(timeout);
  861. writel(temp, port_array[wIndex] + PORTPMSC);
  862. break;
  863. default:
  864. goto error;
  865. }
  866. /* unblock any posted writes */
  867. temp = readl(port_array[wIndex]);
  868. break;
  869. case ClearPortFeature:
  870. if (!wIndex || wIndex > max_ports)
  871. goto error;
  872. wIndex--;
  873. temp = readl(port_array[wIndex]);
  874. if (temp == 0xffffffff) {
  875. retval = -ENODEV;
  876. break;
  877. }
  878. /* FIXME: What new port features do we need to support? */
  879. temp = xhci_port_state_to_neutral(temp);
  880. switch (wValue) {
  881. case USB_PORT_FEAT_SUSPEND:
  882. temp = readl(port_array[wIndex]);
  883. xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
  884. xhci_dbg(xhci, "PORTSC %04x\n", temp);
  885. if (temp & PORT_RESET)
  886. goto error;
  887. if ((temp & PORT_PLS_MASK) == XDEV_U3) {
  888. if ((temp & PORT_PE) == 0)
  889. goto error;
  890. xhci_set_link_state(xhci, port_array, wIndex,
  891. XDEV_RESUME);
  892. spin_unlock_irqrestore(&xhci->lock, flags);
  893. msleep(20);
  894. spin_lock_irqsave(&xhci->lock, flags);
  895. xhci_set_link_state(xhci, port_array, wIndex,
  896. XDEV_U0);
  897. }
  898. bus_state->port_c_suspend |= 1 << wIndex;
  899. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  900. wIndex + 1);
  901. if (!slot_id) {
  902. xhci_dbg(xhci, "slot_id is zero\n");
  903. goto error;
  904. }
  905. xhci_ring_device(xhci, slot_id);
  906. break;
  907. case USB_PORT_FEAT_C_SUSPEND:
  908. bus_state->port_c_suspend &= ~(1 << wIndex);
  909. case USB_PORT_FEAT_C_RESET:
  910. case USB_PORT_FEAT_C_BH_PORT_RESET:
  911. case USB_PORT_FEAT_C_CONNECTION:
  912. case USB_PORT_FEAT_C_OVER_CURRENT:
  913. case USB_PORT_FEAT_C_ENABLE:
  914. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  915. case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
  916. xhci_clear_port_change_bit(xhci, wValue, wIndex,
  917. port_array[wIndex], temp);
  918. break;
  919. case USB_PORT_FEAT_ENABLE:
  920. xhci_disable_port(hcd, xhci, wIndex,
  921. port_array[wIndex], temp);
  922. break;
  923. case USB_PORT_FEAT_POWER:
  924. writel(temp & ~PORT_POWER, port_array[wIndex]);
  925. spin_unlock_irqrestore(&xhci->lock, flags);
  926. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  927. wIndex);
  928. if (temp)
  929. usb_acpi_set_power_state(hcd->self.root_hub,
  930. wIndex, false);
  931. spin_lock_irqsave(&xhci->lock, flags);
  932. break;
  933. default:
  934. goto error;
  935. }
  936. break;
  937. default:
  938. error:
  939. /* "stall" on error */
  940. retval = -EPIPE;
  941. }
  942. spin_unlock_irqrestore(&xhci->lock, flags);
  943. return retval;
  944. }
  945. /*
  946. * Returns 0 if the status hasn't changed, or the number of bytes in buf.
  947. * Ports are 0-indexed from the HCD point of view,
  948. * and 1-indexed from the USB core pointer of view.
  949. *
  950. * Note that the status change bits will be cleared as soon as a port status
  951. * change event is generated, so we use the saved status from that event.
  952. */
  953. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
  954. {
  955. unsigned long flags;
  956. u32 temp, status;
  957. u32 mask;
  958. int i, retval;
  959. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  960. int max_ports;
  961. __le32 __iomem **port_array;
  962. struct xhci_bus_state *bus_state;
  963. bool reset_change = false;
  964. max_ports = xhci_get_ports(hcd, &port_array);
  965. bus_state = &xhci->bus_state[hcd_index(hcd)];
  966. /* Initial status is no changes */
  967. retval = (max_ports + 8) / 8;
  968. memset(buf, 0, retval);
  969. /*
  970. * Inform the usbcore about resume-in-progress by returning
  971. * a non-zero value even if there are no status changes.
  972. */
  973. status = bus_state->resuming_ports;
  974. mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
  975. spin_lock_irqsave(&xhci->lock, flags);
  976. /* For each port, did anything change? If so, set that bit in buf. */
  977. for (i = 0; i < max_ports; i++) {
  978. temp = readl(port_array[i]);
  979. if (temp == 0xffffffff) {
  980. retval = -ENODEV;
  981. break;
  982. }
  983. if ((temp & mask) != 0 ||
  984. (bus_state->port_c_suspend & 1 << i) ||
  985. (bus_state->resume_done[i] && time_after_eq(
  986. jiffies, bus_state->resume_done[i]))) {
  987. buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
  988. status = 1;
  989. }
  990. if ((temp & PORT_RC))
  991. reset_change = true;
  992. }
  993. if (!status && !reset_change) {
  994. xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
  995. clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  996. }
  997. spin_unlock_irqrestore(&xhci->lock, flags);
  998. return status ? retval : 0;
  999. }
  1000. #ifdef CONFIG_PM
  1001. int xhci_bus_suspend(struct usb_hcd *hcd)
  1002. {
  1003. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1004. int max_ports, port_index;
  1005. __le32 __iomem **port_array;
  1006. struct xhci_bus_state *bus_state;
  1007. unsigned long flags;
  1008. max_ports = xhci_get_ports(hcd, &port_array);
  1009. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1010. spin_lock_irqsave(&xhci->lock, flags);
  1011. if (hcd->self.root_hub->do_remote_wakeup) {
  1012. if (bus_state->resuming_ports) {
  1013. spin_unlock_irqrestore(&xhci->lock, flags);
  1014. xhci_dbg(xhci, "suspend failed because "
  1015. "a port is resuming\n");
  1016. return -EBUSY;
  1017. }
  1018. }
  1019. port_index = max_ports;
  1020. bus_state->bus_suspended = 0;
  1021. while (port_index--) {
  1022. /* suspend the port if the port is not suspended */
  1023. u32 t1, t2;
  1024. int slot_id;
  1025. t1 = readl(port_array[port_index]);
  1026. t2 = xhci_port_state_to_neutral(t1);
  1027. if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
  1028. xhci_dbg(xhci, "port %d not suspended\n", port_index);
  1029. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1030. port_index + 1);
  1031. if (slot_id) {
  1032. spin_unlock_irqrestore(&xhci->lock, flags);
  1033. xhci_stop_device(xhci, slot_id, 1);
  1034. spin_lock_irqsave(&xhci->lock, flags);
  1035. }
  1036. t2 &= ~PORT_PLS_MASK;
  1037. t2 |= PORT_LINK_STROBE | XDEV_U3;
  1038. set_bit(port_index, &bus_state->bus_suspended);
  1039. }
  1040. /* USB core sets remote wake mask for USB 3.0 hubs,
  1041. * including the USB 3.0 roothub, but only if CONFIG_PM
  1042. * is enabled, so also enable remote wake here.
  1043. */
  1044. if (hcd->self.root_hub->do_remote_wakeup) {
  1045. if (t1 & PORT_CONNECT) {
  1046. t2 |= PORT_WKOC_E | PORT_WKDISC_E;
  1047. t2 &= ~PORT_WKCONN_E;
  1048. } else {
  1049. t2 |= PORT_WKOC_E | PORT_WKCONN_E;
  1050. t2 &= ~PORT_WKDISC_E;
  1051. }
  1052. } else
  1053. t2 &= ~PORT_WAKE_BITS;
  1054. t1 = xhci_port_state_to_neutral(t1);
  1055. if (t1 != t2)
  1056. writel(t2, port_array[port_index]);
  1057. }
  1058. hcd->state = HC_STATE_SUSPENDED;
  1059. bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
  1060. spin_unlock_irqrestore(&xhci->lock, flags);
  1061. return 0;
  1062. }
  1063. int xhci_bus_resume(struct usb_hcd *hcd)
  1064. {
  1065. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1066. int max_ports, port_index;
  1067. __le32 __iomem **port_array;
  1068. struct xhci_bus_state *bus_state;
  1069. u32 temp;
  1070. unsigned long flags;
  1071. unsigned long port_was_suspended = 0;
  1072. bool need_usb2_u3_exit = false;
  1073. int slot_id;
  1074. int sret;
  1075. max_ports = xhci_get_ports(hcd, &port_array);
  1076. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1077. if (time_before(jiffies, bus_state->next_statechange))
  1078. msleep(5);
  1079. spin_lock_irqsave(&xhci->lock, flags);
  1080. if (!HCD_HW_ACCESSIBLE(hcd)) {
  1081. spin_unlock_irqrestore(&xhci->lock, flags);
  1082. return -ESHUTDOWN;
  1083. }
  1084. /* delay the irqs */
  1085. temp = readl(&xhci->op_regs->command);
  1086. temp &= ~CMD_EIE;
  1087. writel(temp, &xhci->op_regs->command);
  1088. port_index = max_ports;
  1089. while (port_index--) {
  1090. /* Check whether need resume ports. If needed
  1091. resume port and disable remote wakeup */
  1092. u32 temp;
  1093. temp = readl(port_array[port_index]);
  1094. if (DEV_SUPERSPEED(temp))
  1095. temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
  1096. else
  1097. temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
  1098. if (test_bit(port_index, &bus_state->bus_suspended) &&
  1099. (temp & PORT_PLS_MASK)) {
  1100. set_bit(port_index, &port_was_suspended);
  1101. if (!DEV_SUPERSPEED(temp)) {
  1102. xhci_set_link_state(xhci, port_array,
  1103. port_index, XDEV_RESUME);
  1104. need_usb2_u3_exit = true;
  1105. }
  1106. } else
  1107. writel(temp, port_array[port_index]);
  1108. }
  1109. if (need_usb2_u3_exit) {
  1110. spin_unlock_irqrestore(&xhci->lock, flags);
  1111. msleep(20);
  1112. spin_lock_irqsave(&xhci->lock, flags);
  1113. }
  1114. port_index = max_ports;
  1115. while (port_index--) {
  1116. if (!(port_was_suspended & BIT(port_index)))
  1117. continue;
  1118. /* Clear PLC to poll it later after XDEV_U0 */
  1119. xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
  1120. xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
  1121. }
  1122. port_index = max_ports;
  1123. while (port_index--) {
  1124. if (!(port_was_suspended & BIT(port_index)))
  1125. continue;
  1126. /* Poll and Clear PLC */
  1127. sret = xhci_handshake(port_array[port_index], PORT_PLC,
  1128. PORT_PLC, 10 * 1000);
  1129. if (sret)
  1130. xhci_warn(xhci, "port %d resume PLC timeout\n",
  1131. port_index);
  1132. xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
  1133. slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
  1134. if (slot_id)
  1135. xhci_ring_device(xhci, slot_id);
  1136. }
  1137. (void) readl(&xhci->op_regs->command);
  1138. bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
  1139. /* re-enable irqs */
  1140. temp = readl(&xhci->op_regs->command);
  1141. temp |= CMD_EIE;
  1142. writel(temp, &xhci->op_regs->command);
  1143. temp = readl(&xhci->op_regs->command);
  1144. spin_unlock_irqrestore(&xhci->lock, flags);
  1145. return 0;
  1146. }
  1147. #endif /* CONFIG_PM */