pci-quirks.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /*
  2. * This file contains code to reset and initialize USB host controllers.
  3. * Some of it includes work-arounds for PCI hardware and BIOS quirks.
  4. * It may need to run early during booting -- before USB would normally
  5. * initialize -- to ensure that Linux doesn't use any legacy modes.
  6. *
  7. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  8. * (and others)
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/delay.h>
  15. #include <linux/export.h>
  16. #include <linux/acpi.h>
  17. #include <linux/dmi.h>
  18. #include "pci-quirks.h"
  19. #include "xhci-ext-caps.h"
  20. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  21. #define UHCI_USBCMD 0 /* command register */
  22. #define UHCI_USBINTR 4 /* interrupt register */
  23. #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  24. #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  25. #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
  26. #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
  27. #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  28. #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
  29. #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  30. #define OHCI_CONTROL 0x04
  31. #define OHCI_CMDSTATUS 0x08
  32. #define OHCI_INTRSTATUS 0x0c
  33. #define OHCI_INTRENABLE 0x10
  34. #define OHCI_INTRDISABLE 0x14
  35. #define OHCI_FMINTERVAL 0x34
  36. #define OHCI_HCFS (3 << 6) /* hc functional state */
  37. #define OHCI_HCR (1 << 0) /* host controller reset */
  38. #define OHCI_OCR (1 << 3) /* ownership change request */
  39. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  40. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  41. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  42. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  43. #define EHCI_USBCMD 0 /* command register */
  44. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  45. #define EHCI_USBSTS 4 /* status register */
  46. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  47. #define EHCI_USBINTR 8 /* interrupt register */
  48. #define EHCI_CONFIGFLAG 0x40 /* configured flag register */
  49. #define EHCI_USBLEGSUP 0 /* legacy support register */
  50. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  51. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  52. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  53. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  54. /* AMD quirk use */
  55. #define AB_REG_BAR_LOW 0xe0
  56. #define AB_REG_BAR_HIGH 0xe1
  57. #define AB_REG_BAR_SB700 0xf0
  58. #define AB_INDX(addr) ((addr) + 0x00)
  59. #define AB_DATA(addr) ((addr) + 0x04)
  60. #define AX_INDXC 0x30
  61. #define AX_DATAC 0x34
  62. #define NB_PCIE_INDX_ADDR 0xe0
  63. #define NB_PCIE_INDX_DATA 0xe4
  64. #define PCIE_P_CNTL 0x10040
  65. #define BIF_NB 0x10002
  66. #define NB_PIF0_PWRDOWN_0 0x01100012
  67. #define NB_PIF0_PWRDOWN_1 0x01100013
  68. #define USB_INTEL_XUSB2PR 0xD0
  69. #define USB_INTEL_USB2PRM 0xD4
  70. #define USB_INTEL_USB3_PSSEN 0xD8
  71. #define USB_INTEL_USB3PRM 0xDC
  72. /*
  73. * amd_chipset_gen values represent AMD different chipset generations
  74. */
  75. enum amd_chipset_gen {
  76. NOT_AMD_CHIPSET = 0,
  77. AMD_CHIPSET_SB600,
  78. AMD_CHIPSET_SB700,
  79. AMD_CHIPSET_SB800,
  80. AMD_CHIPSET_HUDSON2,
  81. AMD_CHIPSET_BOLTON,
  82. AMD_CHIPSET_YANGTZE,
  83. AMD_CHIPSET_UNKNOWN,
  84. };
  85. struct amd_chipset_type {
  86. enum amd_chipset_gen gen;
  87. u8 rev;
  88. };
  89. static struct amd_chipset_info {
  90. struct pci_dev *nb_dev;
  91. struct pci_dev *smbus_dev;
  92. int nb_type;
  93. struct amd_chipset_type sb_type;
  94. int isoc_reqs;
  95. int probe_count;
  96. int probe_result;
  97. } amd_chipset;
  98. static DEFINE_SPINLOCK(amd_lock);
  99. /*
  100. * amd_chipset_sb_type_init - initialize amd chipset southbridge type
  101. *
  102. * AMD FCH/SB generation and revision is identified by SMBus controller
  103. * vendor, device and revision IDs.
  104. *
  105. * Returns: 1 if it is an AMD chipset, 0 otherwise.
  106. */
  107. static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
  108. {
  109. u8 rev = 0;
  110. pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
  111. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
  112. PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
  113. if (pinfo->smbus_dev) {
  114. rev = pinfo->smbus_dev->revision;
  115. if (rev >= 0x10 && rev <= 0x1f)
  116. pinfo->sb_type.gen = AMD_CHIPSET_SB600;
  117. else if (rev >= 0x30 && rev <= 0x3f)
  118. pinfo->sb_type.gen = AMD_CHIPSET_SB700;
  119. else if (rev >= 0x40 && rev <= 0x4f)
  120. pinfo->sb_type.gen = AMD_CHIPSET_SB800;
  121. } else {
  122. pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  123. PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
  124. if (!pinfo->smbus_dev) {
  125. pinfo->sb_type.gen = NOT_AMD_CHIPSET;
  126. return 0;
  127. }
  128. rev = pinfo->smbus_dev->revision;
  129. if (rev >= 0x11 && rev <= 0x14)
  130. pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
  131. else if (rev >= 0x15 && rev <= 0x18)
  132. pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
  133. else if (rev >= 0x39 && rev <= 0x3a)
  134. pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
  135. }
  136. pinfo->sb_type.rev = rev;
  137. return 1;
  138. }
  139. void sb800_prefetch(struct device *dev, int on)
  140. {
  141. u16 misc;
  142. struct pci_dev *pdev = to_pci_dev(dev);
  143. pci_read_config_word(pdev, 0x50, &misc);
  144. if (on == 0)
  145. pci_write_config_word(pdev, 0x50, misc & 0xfcff);
  146. else
  147. pci_write_config_word(pdev, 0x50, misc | 0x0300);
  148. }
  149. EXPORT_SYMBOL_GPL(sb800_prefetch);
  150. int usb_amd_find_chipset_info(void)
  151. {
  152. unsigned long flags;
  153. struct amd_chipset_info info;
  154. int ret;
  155. spin_lock_irqsave(&amd_lock, flags);
  156. /* probe only once */
  157. if (amd_chipset.probe_count > 0) {
  158. amd_chipset.probe_count++;
  159. spin_unlock_irqrestore(&amd_lock, flags);
  160. return amd_chipset.probe_result;
  161. }
  162. memset(&info, 0, sizeof(info));
  163. spin_unlock_irqrestore(&amd_lock, flags);
  164. if (!amd_chipset_sb_type_init(&info)) {
  165. ret = 0;
  166. goto commit;
  167. }
  168. /* Below chipset generations needn't enable AMD PLL quirk */
  169. if (info.sb_type.gen == AMD_CHIPSET_UNKNOWN ||
  170. info.sb_type.gen == AMD_CHIPSET_SB600 ||
  171. info.sb_type.gen == AMD_CHIPSET_YANGTZE ||
  172. (info.sb_type.gen == AMD_CHIPSET_SB700 &&
  173. info.sb_type.rev > 0x3b)) {
  174. if (info.smbus_dev) {
  175. pci_dev_put(info.smbus_dev);
  176. info.smbus_dev = NULL;
  177. }
  178. ret = 0;
  179. goto commit;
  180. }
  181. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
  182. if (info.nb_dev) {
  183. info.nb_type = 1;
  184. } else {
  185. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
  186. if (info.nb_dev) {
  187. info.nb_type = 2;
  188. } else {
  189. info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
  190. 0x9600, NULL);
  191. if (info.nb_dev)
  192. info.nb_type = 3;
  193. }
  194. }
  195. ret = info.probe_result = 1;
  196. printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
  197. commit:
  198. spin_lock_irqsave(&amd_lock, flags);
  199. if (amd_chipset.probe_count > 0) {
  200. /* race - someone else was faster - drop devices */
  201. /* Mark that we where here */
  202. amd_chipset.probe_count++;
  203. ret = amd_chipset.probe_result;
  204. spin_unlock_irqrestore(&amd_lock, flags);
  205. pci_dev_put(info.nb_dev);
  206. pci_dev_put(info.smbus_dev);
  207. } else {
  208. /* no race - commit the result */
  209. info.probe_count++;
  210. amd_chipset = info;
  211. spin_unlock_irqrestore(&amd_lock, flags);
  212. }
  213. return ret;
  214. }
  215. EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
  216. int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
  217. {
  218. /* Make sure amd chipset type has already been initialized */
  219. usb_amd_find_chipset_info();
  220. if (amd_chipset.sb_type.gen != AMD_CHIPSET_YANGTZE)
  221. return 0;
  222. dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
  223. return 1;
  224. }
  225. EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
  226. bool usb_amd_hang_symptom_quirk(void)
  227. {
  228. u8 rev;
  229. usb_amd_find_chipset_info();
  230. rev = amd_chipset.sb_type.rev;
  231. /* SB600 and old version of SB700 have hang symptom bug */
  232. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
  233. (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  234. rev >= 0x3a && rev <= 0x3b);
  235. }
  236. EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
  237. bool usb_amd_prefetch_quirk(void)
  238. {
  239. usb_amd_find_chipset_info();
  240. /* SB800 needs pre-fetch fix */
  241. return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
  242. }
  243. EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
  244. /*
  245. * The hardware normally enables the A-link power management feature, which
  246. * lets the system lower the power consumption in idle states.
  247. *
  248. * This USB quirk prevents the link going into that lower power state
  249. * during isochronous transfers.
  250. *
  251. * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
  252. * some AMD platforms may stutter or have breaks occasionally.
  253. */
  254. static void usb_amd_quirk_pll(int disable)
  255. {
  256. u32 addr, addr_low, addr_high, val;
  257. u32 bit = disable ? 0 : 1;
  258. unsigned long flags;
  259. spin_lock_irqsave(&amd_lock, flags);
  260. if (disable) {
  261. amd_chipset.isoc_reqs++;
  262. if (amd_chipset.isoc_reqs > 1) {
  263. spin_unlock_irqrestore(&amd_lock, flags);
  264. return;
  265. }
  266. } else {
  267. amd_chipset.isoc_reqs--;
  268. if (amd_chipset.isoc_reqs > 0) {
  269. spin_unlock_irqrestore(&amd_lock, flags);
  270. return;
  271. }
  272. }
  273. if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
  274. amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
  275. amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
  276. outb_p(AB_REG_BAR_LOW, 0xcd6);
  277. addr_low = inb_p(0xcd7);
  278. outb_p(AB_REG_BAR_HIGH, 0xcd6);
  279. addr_high = inb_p(0xcd7);
  280. addr = addr_high << 8 | addr_low;
  281. outl_p(0x30, AB_INDX(addr));
  282. outl_p(0x40, AB_DATA(addr));
  283. outl_p(0x34, AB_INDX(addr));
  284. val = inl_p(AB_DATA(addr));
  285. } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
  286. amd_chipset.sb_type.rev <= 0x3b) {
  287. pci_read_config_dword(amd_chipset.smbus_dev,
  288. AB_REG_BAR_SB700, &addr);
  289. outl(AX_INDXC, AB_INDX(addr));
  290. outl(0x40, AB_DATA(addr));
  291. outl(AX_DATAC, AB_INDX(addr));
  292. val = inl(AB_DATA(addr));
  293. } else {
  294. spin_unlock_irqrestore(&amd_lock, flags);
  295. return;
  296. }
  297. if (disable) {
  298. val &= ~0x08;
  299. val |= (1 << 4) | (1 << 9);
  300. } else {
  301. val |= 0x08;
  302. val &= ~((1 << 4) | (1 << 9));
  303. }
  304. outl_p(val, AB_DATA(addr));
  305. if (!amd_chipset.nb_dev) {
  306. spin_unlock_irqrestore(&amd_lock, flags);
  307. return;
  308. }
  309. if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
  310. addr = PCIE_P_CNTL;
  311. pci_write_config_dword(amd_chipset.nb_dev,
  312. NB_PCIE_INDX_ADDR, addr);
  313. pci_read_config_dword(amd_chipset.nb_dev,
  314. NB_PCIE_INDX_DATA, &val);
  315. val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
  316. val |= bit | (bit << 3) | (bit << 12);
  317. val |= ((!bit) << 4) | ((!bit) << 9);
  318. pci_write_config_dword(amd_chipset.nb_dev,
  319. NB_PCIE_INDX_DATA, val);
  320. addr = BIF_NB;
  321. pci_write_config_dword(amd_chipset.nb_dev,
  322. NB_PCIE_INDX_ADDR, addr);
  323. pci_read_config_dword(amd_chipset.nb_dev,
  324. NB_PCIE_INDX_DATA, &val);
  325. val &= ~(1 << 8);
  326. val |= bit << 8;
  327. pci_write_config_dword(amd_chipset.nb_dev,
  328. NB_PCIE_INDX_DATA, val);
  329. } else if (amd_chipset.nb_type == 2) {
  330. addr = NB_PIF0_PWRDOWN_0;
  331. pci_write_config_dword(amd_chipset.nb_dev,
  332. NB_PCIE_INDX_ADDR, addr);
  333. pci_read_config_dword(amd_chipset.nb_dev,
  334. NB_PCIE_INDX_DATA, &val);
  335. if (disable)
  336. val &= ~(0x3f << 7);
  337. else
  338. val |= 0x3f << 7;
  339. pci_write_config_dword(amd_chipset.nb_dev,
  340. NB_PCIE_INDX_DATA, val);
  341. addr = NB_PIF0_PWRDOWN_1;
  342. pci_write_config_dword(amd_chipset.nb_dev,
  343. NB_PCIE_INDX_ADDR, addr);
  344. pci_read_config_dword(amd_chipset.nb_dev,
  345. NB_PCIE_INDX_DATA, &val);
  346. if (disable)
  347. val &= ~(0x3f << 7);
  348. else
  349. val |= 0x3f << 7;
  350. pci_write_config_dword(amd_chipset.nb_dev,
  351. NB_PCIE_INDX_DATA, val);
  352. }
  353. spin_unlock_irqrestore(&amd_lock, flags);
  354. return;
  355. }
  356. void usb_amd_quirk_pll_disable(void)
  357. {
  358. usb_amd_quirk_pll(1);
  359. }
  360. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
  361. void usb_amd_quirk_pll_enable(void)
  362. {
  363. usb_amd_quirk_pll(0);
  364. }
  365. EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
  366. void usb_amd_dev_put(void)
  367. {
  368. struct pci_dev *nb, *smbus;
  369. unsigned long flags;
  370. spin_lock_irqsave(&amd_lock, flags);
  371. amd_chipset.probe_count--;
  372. if (amd_chipset.probe_count > 0) {
  373. spin_unlock_irqrestore(&amd_lock, flags);
  374. return;
  375. }
  376. /* save them to pci_dev_put outside of spinlock */
  377. nb = amd_chipset.nb_dev;
  378. smbus = amd_chipset.smbus_dev;
  379. amd_chipset.nb_dev = NULL;
  380. amd_chipset.smbus_dev = NULL;
  381. amd_chipset.nb_type = 0;
  382. memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
  383. amd_chipset.isoc_reqs = 0;
  384. amd_chipset.probe_result = 0;
  385. spin_unlock_irqrestore(&amd_lock, flags);
  386. pci_dev_put(nb);
  387. pci_dev_put(smbus);
  388. }
  389. EXPORT_SYMBOL_GPL(usb_amd_dev_put);
  390. /*
  391. * Make sure the controller is completely inactive, unable to
  392. * generate interrupts or do DMA.
  393. */
  394. void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
  395. {
  396. /* Turn off PIRQ enable and SMI enable. (This also turns off the
  397. * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
  398. */
  399. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
  400. /* Reset the HC - this will force us to get a
  401. * new notification of any already connected
  402. * ports due to the virtual disconnect that it
  403. * implies.
  404. */
  405. outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
  406. mb();
  407. udelay(5);
  408. if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
  409. dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
  410. /* Just to be safe, disable interrupt requests and
  411. * make sure the controller is stopped.
  412. */
  413. outw(0, base + UHCI_USBINTR);
  414. outw(0, base + UHCI_USBCMD);
  415. }
  416. EXPORT_SYMBOL_GPL(uhci_reset_hc);
  417. /*
  418. * Initialize a controller that was newly discovered or has just been
  419. * resumed. In either case we can't be sure of its previous state.
  420. *
  421. * Returns: 1 if the controller was reset, 0 otherwise.
  422. */
  423. int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
  424. {
  425. u16 legsup;
  426. unsigned int cmd, intr;
  427. /*
  428. * When restarting a suspended controller, we expect all the
  429. * settings to be the same as we left them:
  430. *
  431. * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
  432. * Controller is stopped and configured with EGSM set;
  433. * No interrupts enabled except possibly Resume Detect.
  434. *
  435. * If any of these conditions are violated we do a complete reset.
  436. */
  437. pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
  438. if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
  439. dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
  440. __func__, legsup);
  441. goto reset_needed;
  442. }
  443. cmd = inw(base + UHCI_USBCMD);
  444. if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
  445. !(cmd & UHCI_USBCMD_EGSM)) {
  446. dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
  447. __func__, cmd);
  448. goto reset_needed;
  449. }
  450. intr = inw(base + UHCI_USBINTR);
  451. if (intr & (~UHCI_USBINTR_RESUME)) {
  452. dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
  453. __func__, intr);
  454. goto reset_needed;
  455. }
  456. return 0;
  457. reset_needed:
  458. dev_dbg(&pdev->dev, "Performing full reset\n");
  459. uhci_reset_hc(pdev, base);
  460. return 1;
  461. }
  462. EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
  463. static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
  464. {
  465. u16 cmd;
  466. return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
  467. }
  468. #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
  469. #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
  470. static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
  471. {
  472. unsigned long base = 0;
  473. int i;
  474. if (!pio_enabled(pdev))
  475. return;
  476. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  477. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  478. base = pci_resource_start(pdev, i);
  479. break;
  480. }
  481. if (base)
  482. uhci_check_and_reset_hc(pdev, base);
  483. }
  484. static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
  485. {
  486. return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
  487. }
  488. static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
  489. {
  490. void __iomem *base;
  491. u32 control;
  492. u32 fminterval = 0;
  493. bool no_fminterval = false;
  494. int cnt;
  495. if (!mmio_resource_enabled(pdev, 0))
  496. return;
  497. base = pci_ioremap_bar(pdev, 0);
  498. if (base == NULL)
  499. return;
  500. /*
  501. * ULi M5237 OHCI controller locks the whole system when accessing
  502. * the OHCI_FMINTERVAL offset.
  503. */
  504. if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
  505. no_fminterval = true;
  506. control = readl(base + OHCI_CONTROL);
  507. /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
  508. #ifdef __hppa__
  509. #define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
  510. #else
  511. #define OHCI_CTRL_MASK OHCI_CTRL_RWC
  512. if (control & OHCI_CTRL_IR) {
  513. int wait_time = 500; /* arbitrary; 5 seconds */
  514. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  515. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  516. while (wait_time > 0 &&
  517. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  518. wait_time -= 10;
  519. msleep(10);
  520. }
  521. if (wait_time <= 0)
  522. dev_warn(&pdev->dev,
  523. "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
  524. readl(base + OHCI_CONTROL));
  525. }
  526. #endif
  527. /* disable interrupts */
  528. writel((u32) ~0, base + OHCI_INTRDISABLE);
  529. /* Reset the USB bus, if the controller isn't already in RESET */
  530. if (control & OHCI_HCFS) {
  531. /* Go into RESET, preserving RWC (and possibly IR) */
  532. writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
  533. readl(base + OHCI_CONTROL);
  534. /* drive bus reset for at least 50 ms (7.1.7.5) */
  535. msleep(50);
  536. }
  537. /* software reset of the controller, preserving HcFmInterval */
  538. if (!no_fminterval)
  539. fminterval = readl(base + OHCI_FMINTERVAL);
  540. writel(OHCI_HCR, base + OHCI_CMDSTATUS);
  541. /* reset requires max 10 us delay */
  542. for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
  543. if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
  544. break;
  545. udelay(1);
  546. }
  547. if (!no_fminterval)
  548. writel(fminterval, base + OHCI_FMINTERVAL);
  549. /* Now the controller is safely in SUSPEND and nothing can wake it up */
  550. iounmap(base);
  551. }
  552. static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
  553. {
  554. /* Pegatron Lucid (ExoPC) */
  555. .matches = {
  556. DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
  557. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
  558. },
  559. },
  560. {
  561. /* Pegatron Lucid (Ordissimo AIRIS) */
  562. .matches = {
  563. DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
  564. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  565. },
  566. },
  567. {
  568. /* Pegatron Lucid (Ordissimo) */
  569. .matches = {
  570. DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
  571. DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
  572. },
  573. },
  574. {
  575. /* HASEE E200 */
  576. .matches = {
  577. DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
  578. DMI_MATCH(DMI_BOARD_NAME, "E210"),
  579. DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
  580. },
  581. },
  582. { }
  583. };
  584. static void ehci_bios_handoff(struct pci_dev *pdev,
  585. void __iomem *op_reg_base,
  586. u32 cap, u8 offset)
  587. {
  588. int try_handoff = 1, tried_handoff = 0;
  589. /*
  590. * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
  591. * the handoff on its unused controller. Skip it.
  592. *
  593. * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
  594. */
  595. if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
  596. pdev->device == 0x27cc)) {
  597. if (dmi_check_system(ehci_dmi_nohandoff_table))
  598. try_handoff = 0;
  599. }
  600. if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
  601. dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
  602. #if 0
  603. /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
  604. * but that seems dubious in general (the BIOS left it off intentionally)
  605. * and is known to prevent some systems from booting. so we won't do this
  606. * unless maybe we can determine when we're on a system that needs SMI forced.
  607. */
  608. /* BIOS workaround (?): be sure the pre-Linux code
  609. * receives the SMI
  610. */
  611. pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
  612. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
  613. val | EHCI_USBLEGCTLSTS_SOOE);
  614. #endif
  615. /* some systems get upset if this semaphore is
  616. * set for any other reason than forcing a BIOS
  617. * handoff..
  618. */
  619. pci_write_config_byte(pdev, offset + 3, 1);
  620. }
  621. /* if boot firmware now owns EHCI, spin till it hands it over. */
  622. if (try_handoff) {
  623. int msec = 1000;
  624. while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
  625. tried_handoff = 1;
  626. msleep(10);
  627. msec -= 10;
  628. pci_read_config_dword(pdev, offset, &cap);
  629. }
  630. }
  631. if (cap & EHCI_USBLEGSUP_BIOS) {
  632. /* well, possibly buggy BIOS... try to shut it down,
  633. * and hope nothing goes too wrong
  634. */
  635. if (try_handoff)
  636. dev_warn(&pdev->dev,
  637. "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
  638. cap);
  639. pci_write_config_byte(pdev, offset + 2, 0);
  640. }
  641. /* just in case, always disable EHCI SMIs */
  642. pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
  643. /* If the BIOS ever owned the controller then we can't expect
  644. * any power sessions to remain intact.
  645. */
  646. if (tried_handoff)
  647. writel(0, op_reg_base + EHCI_CONFIGFLAG);
  648. }
  649. static void quirk_usb_disable_ehci(struct pci_dev *pdev)
  650. {
  651. void __iomem *base, *op_reg_base;
  652. u32 hcc_params, cap, val;
  653. u8 offset, cap_length;
  654. int wait_time, count = 256/4;
  655. if (!mmio_resource_enabled(pdev, 0))
  656. return;
  657. base = pci_ioremap_bar(pdev, 0);
  658. if (base == NULL)
  659. return;
  660. cap_length = readb(base);
  661. op_reg_base = base + cap_length;
  662. /* EHCI 0.96 and later may have "extended capabilities"
  663. * spec section 5.1 explains the bios handoff, e.g. for
  664. * booting from USB disk or using a usb keyboard
  665. */
  666. hcc_params = readl(base + EHCI_HCC_PARAMS);
  667. offset = (hcc_params >> 8) & 0xff;
  668. while (offset && --count) {
  669. pci_read_config_dword(pdev, offset, &cap);
  670. switch (cap & 0xff) {
  671. case 1:
  672. ehci_bios_handoff(pdev, op_reg_base, cap, offset);
  673. break;
  674. case 0: /* Illegal reserved cap, set cap=0 so we exit */
  675. cap = 0; /* then fallthrough... */
  676. default:
  677. dev_warn(&pdev->dev,
  678. "EHCI: unrecognized capability %02x\n",
  679. cap & 0xff);
  680. }
  681. offset = (cap >> 8) & 0xff;
  682. }
  683. if (!count)
  684. dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
  685. /*
  686. * halt EHCI & disable its interrupts in any case
  687. */
  688. val = readl(op_reg_base + EHCI_USBSTS);
  689. if ((val & EHCI_USBSTS_HALTED) == 0) {
  690. val = readl(op_reg_base + EHCI_USBCMD);
  691. val &= ~EHCI_USBCMD_RUN;
  692. writel(val, op_reg_base + EHCI_USBCMD);
  693. wait_time = 2000;
  694. do {
  695. writel(0x3f, op_reg_base + EHCI_USBSTS);
  696. udelay(100);
  697. wait_time -= 100;
  698. val = readl(op_reg_base + EHCI_USBSTS);
  699. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  700. break;
  701. }
  702. } while (wait_time > 0);
  703. }
  704. writel(0, op_reg_base + EHCI_USBINTR);
  705. writel(0x3f, op_reg_base + EHCI_USBSTS);
  706. iounmap(base);
  707. }
  708. /*
  709. * handshake - spin reading a register until handshake completes
  710. * @ptr: address of hc register to be read
  711. * @mask: bits to look at in result of read
  712. * @done: value of those bits when handshake succeeds
  713. * @wait_usec: timeout in microseconds
  714. * @delay_usec: delay in microseconds to wait between polling
  715. *
  716. * Polls a register every delay_usec microseconds.
  717. * Returns 0 when the mask bits have the value done.
  718. * Returns -ETIMEDOUT if this condition is not true after
  719. * wait_usec microseconds have passed.
  720. */
  721. static int handshake(void __iomem *ptr, u32 mask, u32 done,
  722. int wait_usec, int delay_usec)
  723. {
  724. u32 result;
  725. do {
  726. result = readl(ptr);
  727. result &= mask;
  728. if (result == done)
  729. return 0;
  730. udelay(delay_usec);
  731. wait_usec -= delay_usec;
  732. } while (wait_usec > 0);
  733. return -ETIMEDOUT;
  734. }
  735. /*
  736. * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
  737. * share some number of ports. These ports can be switched between either
  738. * controller. Not all of the ports under the EHCI host controller may be
  739. * switchable.
  740. *
  741. * The ports should be switched over to xHCI before PCI probes for any device
  742. * start. This avoids active devices under EHCI being disconnected during the
  743. * port switchover, which could cause loss of data on USB storage devices, or
  744. * failed boot when the root file system is on a USB mass storage device and is
  745. * enumerated under EHCI first.
  746. *
  747. * We write into the xHC's PCI configuration space in some Intel-specific
  748. * registers to switch the ports over. The USB 3.0 terminations and the USB
  749. * 2.0 data wires are switched separately. We want to enable the SuperSpeed
  750. * terminations before switching the USB 2.0 wires over, so that USB 3.0
  751. * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
  752. */
  753. void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
  754. {
  755. u32 ports_available;
  756. bool ehci_found = false;
  757. struct pci_dev *companion = NULL;
  758. /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
  759. * switching ports from EHCI to xHCI
  760. */
  761. if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
  762. xhci_pdev->subsystem_device == 0x90a8)
  763. return;
  764. /* make sure an intel EHCI controller exists */
  765. for_each_pci_dev(companion) {
  766. if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
  767. companion->vendor == PCI_VENDOR_ID_INTEL) {
  768. ehci_found = true;
  769. break;
  770. }
  771. }
  772. if (!ehci_found)
  773. return;
  774. /* Don't switchover the ports if the user hasn't compiled the xHCI
  775. * driver. Otherwise they will see "dead" USB ports that don't power
  776. * the devices.
  777. */
  778. if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
  779. dev_warn(&xhci_pdev->dev,
  780. "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
  781. dev_warn(&xhci_pdev->dev,
  782. "USB 3.0 devices will work at USB 2.0 speeds.\n");
  783. usb_disable_xhci_ports(xhci_pdev);
  784. return;
  785. }
  786. /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
  787. * Indicate the ports that can be changed from OS.
  788. */
  789. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
  790. &ports_available);
  791. dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
  792. ports_available);
  793. /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
  794. * Register, to turn on SuperSpeed terminations for the
  795. * switchable ports.
  796. */
  797. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  798. ports_available);
  799. pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
  800. &ports_available);
  801. dev_dbg(&xhci_pdev->dev,
  802. "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
  803. ports_available);
  804. /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
  805. * Indicate the USB 2.0 ports to be controlled by the xHCI host.
  806. */
  807. pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
  808. &ports_available);
  809. dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
  810. ports_available);
  811. /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
  812. * switch the USB 2.0 power and data lines over to the xHCI
  813. * host.
  814. */
  815. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  816. ports_available);
  817. pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
  818. &ports_available);
  819. dev_dbg(&xhci_pdev->dev,
  820. "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
  821. ports_available);
  822. }
  823. EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
  824. void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
  825. {
  826. pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
  827. pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
  828. }
  829. EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
  830. /**
  831. * PCI Quirks for xHCI.
  832. *
  833. * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
  834. * It signals to the BIOS that the OS wants control of the host controller,
  835. * and then waits 5 seconds for the BIOS to hand over control.
  836. * If we timeout, assume the BIOS is broken and take control anyway.
  837. */
  838. static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
  839. {
  840. void __iomem *base;
  841. int ext_cap_offset;
  842. void __iomem *op_reg_base;
  843. u32 val;
  844. int timeout;
  845. int len = pci_resource_len(pdev, 0);
  846. if (!mmio_resource_enabled(pdev, 0))
  847. return;
  848. base = ioremap_nocache(pci_resource_start(pdev, 0), len);
  849. if (base == NULL)
  850. return;
  851. /*
  852. * Find the Legacy Support Capability register -
  853. * this is optional for xHCI host controllers.
  854. */
  855. ext_cap_offset = xhci_find_next_cap_offset(base, XHCI_HCC_PARAMS_OFFSET);
  856. do {
  857. if ((ext_cap_offset + sizeof(val)) > len) {
  858. /* We're reading garbage from the controller */
  859. dev_warn(&pdev->dev,
  860. "xHCI controller failing to respond");
  861. return;
  862. }
  863. if (!ext_cap_offset)
  864. /* We've reached the end of the extended capabilities */
  865. goto hc_init;
  866. val = readl(base + ext_cap_offset);
  867. if (XHCI_EXT_CAPS_ID(val) == XHCI_EXT_CAPS_LEGACY)
  868. break;
  869. ext_cap_offset = xhci_find_next_cap_offset(base, ext_cap_offset);
  870. } while (1);
  871. /* If the BIOS owns the HC, signal that the OS wants it, and wait */
  872. if (val & XHCI_HC_BIOS_OWNED) {
  873. writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
  874. /* Wait for 5 seconds with 10 microsecond polling interval */
  875. timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
  876. 0, 5000, 10);
  877. /* Assume a buggy BIOS and take HC ownership anyway */
  878. if (timeout) {
  879. dev_warn(&pdev->dev,
  880. "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
  881. val);
  882. writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
  883. }
  884. }
  885. val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  886. /* Mask off (turn off) any enabled SMIs */
  887. val &= XHCI_LEGACY_DISABLE_SMI;
  888. /* Mask all SMI events bits, RW1C */
  889. val |= XHCI_LEGACY_SMI_EVENTS;
  890. /* Disable any BIOS SMIs and clear all SMI events*/
  891. writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
  892. hc_init:
  893. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  894. usb_enable_intel_xhci_ports(pdev);
  895. op_reg_base = base + XHCI_HC_LENGTH(readl(base));
  896. /* Wait for the host controller to be ready before writing any
  897. * operational or runtime registers. Wait 5 seconds and no more.
  898. */
  899. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
  900. 5000, 10);
  901. /* Assume a buggy HC and start HC initialization anyway */
  902. if (timeout) {
  903. val = readl(op_reg_base + XHCI_STS_OFFSET);
  904. dev_warn(&pdev->dev,
  905. "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
  906. val);
  907. }
  908. /* Send the halt and disable interrupts command */
  909. val = readl(op_reg_base + XHCI_CMD_OFFSET);
  910. val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
  911. writel(val, op_reg_base + XHCI_CMD_OFFSET);
  912. /* Wait for the HC to halt - poll every 125 usec (one microframe). */
  913. timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
  914. XHCI_MAX_HALT_USEC, 125);
  915. if (timeout) {
  916. val = readl(op_reg_base + XHCI_STS_OFFSET);
  917. dev_warn(&pdev->dev,
  918. "xHCI HW did not halt within %d usec status = 0x%x\n",
  919. XHCI_MAX_HALT_USEC, val);
  920. }
  921. iounmap(base);
  922. }
  923. static void quirk_usb_early_handoff(struct pci_dev *pdev)
  924. {
  925. /* Skip Netlogic mips SoC's internal PCI USB controller.
  926. * This device does not need/support EHCI/OHCI handoff
  927. */
  928. if (pdev->vendor == 0x184e) /* vendor Netlogic */
  929. return;
  930. if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
  931. pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
  932. pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
  933. pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
  934. return;
  935. if (pci_enable_device(pdev) < 0) {
  936. dev_warn(&pdev->dev,
  937. "Can't enable PCI device, BIOS handoff failed.\n");
  938. return;
  939. }
  940. if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
  941. quirk_usb_handoff_uhci(pdev);
  942. else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
  943. quirk_usb_handoff_ohci(pdev);
  944. else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
  945. quirk_usb_disable_ehci(pdev);
  946. else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
  947. quirk_usb_handoff_xhci(pdev);
  948. pci_disable_device(pdev);
  949. }
  950. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  951. PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);