fusbh200.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. #ifndef __LINUX_FUSBH200_H
  2. #define __LINUX_FUSBH200_H
  3. #include <linux/usb/ehci-dbgp.h>
  4. /* definitions used for the EHCI driver */
  5. /*
  6. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  7. * __leXX (normally) or __beXX (given FUSBH200_BIG_ENDIAN_DESC), depending on
  8. * the host controller implementation.
  9. *
  10. * To facilitate the strongest possible byte-order checking from "sparse"
  11. * and so on, we use __leXX unless that's not practical.
  12. */
  13. #define __hc32 __le32
  14. #define __hc16 __le16
  15. /* statistics can be kept for tuning/monitoring */
  16. struct fusbh200_stats {
  17. /* irq usage */
  18. unsigned long normal;
  19. unsigned long error;
  20. unsigned long iaa;
  21. unsigned long lost_iaa;
  22. /* termination of urbs from core */
  23. unsigned long complete;
  24. unsigned long unlink;
  25. };
  26. /* fusbh200_hcd->lock guards shared data against other CPUs:
  27. * fusbh200_hcd: async, unlink, periodic (and shadow), ...
  28. * usb_host_endpoint: hcpriv
  29. * fusbh200_qh: qh_next, qtd_list
  30. * fusbh200_qtd: qtd_list
  31. *
  32. * Also, hold this lock when talking to HC registers or
  33. * when updating hw_* fields in shared qh/qtd/... structures.
  34. */
  35. #define FUSBH200_MAX_ROOT_PORTS 1 /* see HCS_N_PORTS */
  36. /*
  37. * fusbh200_rh_state values of FUSBH200_RH_RUNNING or above mean that the
  38. * controller may be doing DMA. Lower values mean there's no DMA.
  39. */
  40. enum fusbh200_rh_state {
  41. FUSBH200_RH_HALTED,
  42. FUSBH200_RH_SUSPENDED,
  43. FUSBH200_RH_RUNNING,
  44. FUSBH200_RH_STOPPING
  45. };
  46. /*
  47. * Timer events, ordered by increasing delay length.
  48. * Always update event_delays_ns[] and event_handlers[] (defined in
  49. * ehci-timer.c) in parallel with this list.
  50. */
  51. enum fusbh200_hrtimer_event {
  52. FUSBH200_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  53. FUSBH200_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  54. FUSBH200_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  55. FUSBH200_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  56. FUSBH200_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  57. FUSBH200_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  58. FUSBH200_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  59. FUSBH200_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  60. FUSBH200_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  61. FUSBH200_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  62. FUSBH200_HRTIMER_NUM_EVENTS /* Must come last */
  63. };
  64. #define FUSBH200_HRTIMER_NO_EVENT 99
  65. struct fusbh200_hcd { /* one per controller */
  66. /* timing support */
  67. enum fusbh200_hrtimer_event next_hrtimer_event;
  68. unsigned enabled_hrtimer_events;
  69. ktime_t hr_timeouts[FUSBH200_HRTIMER_NUM_EVENTS];
  70. struct hrtimer hrtimer;
  71. int PSS_poll_count;
  72. int ASS_poll_count;
  73. int died_poll_count;
  74. /* glue to PCI and HCD framework */
  75. struct fusbh200_caps __iomem *caps;
  76. struct fusbh200_regs __iomem *regs;
  77. struct ehci_dbg_port __iomem *debug;
  78. __u32 hcs_params; /* cached register copy */
  79. spinlock_t lock;
  80. enum fusbh200_rh_state rh_state;
  81. /* general schedule support */
  82. bool scanning:1;
  83. bool need_rescan:1;
  84. bool intr_unlinking:1;
  85. bool async_unlinking:1;
  86. bool shutdown:1;
  87. struct fusbh200_qh *qh_scan_next;
  88. /* async schedule support */
  89. struct fusbh200_qh *async;
  90. struct fusbh200_qh *dummy; /* For AMD quirk use */
  91. struct fusbh200_qh *async_unlink;
  92. struct fusbh200_qh *async_unlink_last;
  93. struct fusbh200_qh *async_iaa;
  94. unsigned async_unlink_cycle;
  95. unsigned async_count; /* async activity count */
  96. /* periodic schedule support */
  97. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  98. unsigned periodic_size;
  99. __hc32 *periodic; /* hw periodic table */
  100. dma_addr_t periodic_dma;
  101. struct list_head intr_qh_list;
  102. unsigned i_thresh; /* uframes HC might cache */
  103. union fusbh200_shadow *pshadow; /* mirror hw periodic table */
  104. struct fusbh200_qh *intr_unlink;
  105. struct fusbh200_qh *intr_unlink_last;
  106. unsigned intr_unlink_cycle;
  107. unsigned now_frame; /* frame from HC hardware */
  108. unsigned next_frame; /* scan periodic, start here */
  109. unsigned intr_count; /* intr activity count */
  110. unsigned isoc_count; /* isoc activity count */
  111. unsigned periodic_count; /* periodic activity count */
  112. unsigned uframe_periodic_max; /* max periodic time per uframe */
  113. /* list of itds completed while now_frame was still active */
  114. struct list_head cached_itd_list;
  115. struct fusbh200_itd *last_itd_to_free;
  116. /* per root hub port */
  117. unsigned long reset_done [FUSBH200_MAX_ROOT_PORTS];
  118. /* bit vectors (one bit per port) */
  119. unsigned long bus_suspended; /* which ports were
  120. already suspended at the start of a bus suspend */
  121. unsigned long companion_ports; /* which ports are
  122. dedicated to the companion controller */
  123. unsigned long owned_ports; /* which ports are
  124. owned by the companion during a bus suspend */
  125. unsigned long port_c_suspend; /* which ports have
  126. the change-suspend feature turned on */
  127. unsigned long suspended_ports; /* which ports are
  128. suspended */
  129. unsigned long resuming_ports; /* which ports have
  130. started to resume */
  131. /* per-HC memory pools (could be per-bus, but ...) */
  132. struct dma_pool *qh_pool; /* qh per active urb */
  133. struct dma_pool *qtd_pool; /* one or more per qh */
  134. struct dma_pool *itd_pool; /* itd per iso urb */
  135. unsigned random_frame;
  136. unsigned long next_statechange;
  137. ktime_t last_periodic_enable;
  138. u32 command;
  139. /* SILICON QUIRKS */
  140. unsigned need_io_watchdog:1;
  141. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  142. u8 sbrn; /* packed release number */
  143. /* irq statistics */
  144. struct fusbh200_stats stats;
  145. # define COUNT(x) do { (x)++; } while (0)
  146. /* debug files */
  147. struct dentry *debug_dir;
  148. };
  149. /* convert between an HCD pointer and the corresponding FUSBH200_HCD */
  150. static inline struct fusbh200_hcd *hcd_to_fusbh200 (struct usb_hcd *hcd)
  151. {
  152. return (struct fusbh200_hcd *) (hcd->hcd_priv);
  153. }
  154. static inline struct usb_hcd *fusbh200_to_hcd (struct fusbh200_hcd *fusbh200)
  155. {
  156. return container_of ((void *) fusbh200, struct usb_hcd, hcd_priv);
  157. }
  158. /*-------------------------------------------------------------------------*/
  159. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  160. /* Section 2.2 Host Controller Capability Registers */
  161. struct fusbh200_caps {
  162. /* these fields are specified as 8 and 16 bit registers,
  163. * but some hosts can't perform 8 or 16 bit PCI accesses.
  164. * some hosts treat caplength and hciversion as parts of a 32-bit
  165. * register, others treat them as two separate registers, this
  166. * affects the memory map for big endian controllers.
  167. */
  168. u32 hc_capbase;
  169. #define HC_LENGTH(fusbh200, p) (0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
  170. (fusbh200_big_endian_capbase(fusbh200) ? 24 : 0)))
  171. #define HC_VERSION(fusbh200, p) (0xffff&((p) >> /* bits 31:16 / offset 02h */ \
  172. (fusbh200_big_endian_capbase(fusbh200) ? 0 : 16)))
  173. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  174. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  175. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  176. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  177. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  178. u8 portroute[8]; /* nibbles for routing - offset 0xC */
  179. };
  180. /* Section 2.3 Host Controller Operational Registers */
  181. struct fusbh200_regs {
  182. /* USBCMD: offset 0x00 */
  183. u32 command;
  184. /* EHCI 1.1 addendum */
  185. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  186. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  187. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  188. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  189. #define CMD_ASE (1<<5) /* async schedule enable */
  190. #define CMD_PSE (1<<4) /* periodic schedule enable */
  191. /* 3:2 is periodic frame list size */
  192. #define CMD_RESET (1<<1) /* reset HC not bus */
  193. #define CMD_RUN (1<<0) /* start/stop HC */
  194. /* USBSTS: offset 0x04 */
  195. u32 status;
  196. #define STS_ASS (1<<15) /* Async Schedule Status */
  197. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  198. #define STS_RECL (1<<13) /* Reclamation */
  199. #define STS_HALT (1<<12) /* Not running (any reason) */
  200. /* some bits reserved */
  201. /* these STS_* flags are also intr_enable bits (USBINTR) */
  202. #define STS_IAA (1<<5) /* Interrupted on async advance */
  203. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  204. #define STS_FLR (1<<3) /* frame list rolled over */
  205. #define STS_PCD (1<<2) /* port change detect */
  206. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  207. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  208. /* USBINTR: offset 0x08 */
  209. u32 intr_enable;
  210. /* FRINDEX: offset 0x0C */
  211. u32 frame_index; /* current microframe number */
  212. /* CTRLDSSEGMENT: offset 0x10 */
  213. u32 segment; /* address bits 63:32 if needed */
  214. /* PERIODICLISTBASE: offset 0x14 */
  215. u32 frame_list; /* points to periodic list */
  216. /* ASYNCLISTADDR: offset 0x18 */
  217. u32 async_next; /* address of next async queue head */
  218. u32 reserved1;
  219. /* PORTSC: offset 0x20 */
  220. u32 port_status;
  221. /* 31:23 reserved */
  222. #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */
  223. #define PORT_RESET (1<<8) /* reset port */
  224. #define PORT_SUSPEND (1<<7) /* suspend port */
  225. #define PORT_RESUME (1<<6) /* resume it */
  226. #define PORT_PEC (1<<3) /* port enable change */
  227. #define PORT_PE (1<<2) /* port enable */
  228. #define PORT_CSC (1<<1) /* connect status change */
  229. #define PORT_CONNECT (1<<0) /* device connected */
  230. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC)
  231. u32 reserved2[3];
  232. /* BMCSR: offset 0x30 */
  233. u32 bmcsr; /* Bus Moniter Control/Status Register */
  234. #define BMCSR_HOST_SPD_TYP (3<<9)
  235. #define BMCSR_VBUS_OFF (1<<4)
  236. #define BMCSR_INT_POLARITY (1<<3)
  237. /* BMISR: offset 0x34 */
  238. u32 bmisr; /* Bus Moniter Interrupt Status Register*/
  239. #define BMISR_OVC (1<<1)
  240. /* BMIER: offset 0x38 */
  241. u32 bmier; /* Bus Moniter Interrupt Enable Register */
  242. #define BMIER_OVC_EN (1<<1)
  243. #define BMIER_VBUS_ERR_EN (1<<0)
  244. };
  245. /*-------------------------------------------------------------------------*/
  246. #define QTD_NEXT(fusbh200, dma) cpu_to_hc32(fusbh200, (u32)dma)
  247. /*
  248. * EHCI Specification 0.95 Section 3.5
  249. * QTD: describe data transfer components (buffer, direction, ...)
  250. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  251. *
  252. * These are associated only with "QH" (Queue Head) structures,
  253. * used with control, bulk, and interrupt transfers.
  254. */
  255. struct fusbh200_qtd {
  256. /* first part defined by EHCI spec */
  257. __hc32 hw_next; /* see EHCI 3.5.1 */
  258. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  259. __hc32 hw_token; /* see EHCI 3.5.3 */
  260. #define QTD_TOGGLE (1 << 31) /* data toggle */
  261. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  262. #define QTD_IOC (1 << 15) /* interrupt on complete */
  263. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  264. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  265. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  266. #define QTD_STS_HALT (1 << 6) /* halted on error */
  267. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  268. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  269. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  270. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  271. #define QTD_STS_STS (1 << 1) /* split transaction state */
  272. #define QTD_STS_PING (1 << 0) /* issue PING? */
  273. #define ACTIVE_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_ACTIVE)
  274. #define HALT_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_HALT)
  275. #define STATUS_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_STS)
  276. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  277. __hc32 hw_buf_hi [5]; /* Appendix B */
  278. /* the rest is HCD-private */
  279. dma_addr_t qtd_dma; /* qtd address */
  280. struct list_head qtd_list; /* sw qtd list */
  281. struct urb *urb; /* qtd's urb */
  282. size_t length; /* length of buffer */
  283. } __attribute__ ((aligned (32)));
  284. /* mask NakCnt+T in qh->hw_alt_next */
  285. #define QTD_MASK(fusbh200) cpu_to_hc32 (fusbh200, ~0x1f)
  286. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  287. /*-------------------------------------------------------------------------*/
  288. /* type tag from {qh,itd,fstn}->hw_next */
  289. #define Q_NEXT_TYPE(fusbh200,dma) ((dma) & cpu_to_hc32(fusbh200, 3 << 1))
  290. /*
  291. * Now the following defines are not converted using the
  292. * cpu_to_le32() macro anymore, since we have to support
  293. * "dynamic" switching between be and le support, so that the driver
  294. * can be used on one system with SoC EHCI controller using big-endian
  295. * descriptors as well as a normal little-endian PCI EHCI controller.
  296. */
  297. /* values for that type tag */
  298. #define Q_TYPE_ITD (0 << 1)
  299. #define Q_TYPE_QH (1 << 1)
  300. #define Q_TYPE_SITD (2 << 1)
  301. #define Q_TYPE_FSTN (3 << 1)
  302. /* next async queue entry, or pointer to interrupt/periodic QH */
  303. #define QH_NEXT(fusbh200,dma) (cpu_to_hc32(fusbh200, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  304. /* for periodic/async schedules and qtd lists, mark end of list */
  305. #define FUSBH200_LIST_END(fusbh200) cpu_to_hc32(fusbh200, 1) /* "null pointer" to hw */
  306. /*
  307. * Entries in periodic shadow table are pointers to one of four kinds
  308. * of data structure. That's dictated by the hardware; a type tag is
  309. * encoded in the low bits of the hardware's periodic schedule. Use
  310. * Q_NEXT_TYPE to get the tag.
  311. *
  312. * For entries in the async schedule, the type tag always says "qh".
  313. */
  314. union fusbh200_shadow {
  315. struct fusbh200_qh *qh; /* Q_TYPE_QH */
  316. struct fusbh200_itd *itd; /* Q_TYPE_ITD */
  317. struct fusbh200_fstn *fstn; /* Q_TYPE_FSTN */
  318. __hc32 *hw_next; /* (all types) */
  319. void *ptr;
  320. };
  321. /*-------------------------------------------------------------------------*/
  322. /*
  323. * EHCI Specification 0.95 Section 3.6
  324. * QH: describes control/bulk/interrupt endpoints
  325. * See Fig 3-7 "Queue Head Structure Layout".
  326. *
  327. * These appear in both the async and (for interrupt) periodic schedules.
  328. */
  329. /* first part defined by EHCI spec */
  330. struct fusbh200_qh_hw {
  331. __hc32 hw_next; /* see EHCI 3.6.1 */
  332. __hc32 hw_info1; /* see EHCI 3.6.2 */
  333. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  334. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  335. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  336. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  337. #define QH_LOW_SPEED (1 << 12)
  338. #define QH_FULL_SPEED (0 << 12)
  339. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  340. __hc32 hw_info2; /* see EHCI 3.6.2 */
  341. #define QH_SMASK 0x000000ff
  342. #define QH_CMASK 0x0000ff00
  343. #define QH_HUBADDR 0x007f0000
  344. #define QH_HUBPORT 0x3f800000
  345. #define QH_MULT 0xc0000000
  346. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  347. /* qtd overlay (hardware parts of a struct fusbh200_qtd) */
  348. __hc32 hw_qtd_next;
  349. __hc32 hw_alt_next;
  350. __hc32 hw_token;
  351. __hc32 hw_buf [5];
  352. __hc32 hw_buf_hi [5];
  353. } __attribute__ ((aligned(32)));
  354. struct fusbh200_qh {
  355. struct fusbh200_qh_hw *hw; /* Must come first */
  356. /* the rest is HCD-private */
  357. dma_addr_t qh_dma; /* address of qh */
  358. union fusbh200_shadow qh_next; /* ptr to qh; or periodic */
  359. struct list_head qtd_list; /* sw qtd list */
  360. struct list_head intr_node; /* list of intr QHs */
  361. struct fusbh200_qtd *dummy;
  362. struct fusbh200_qh *unlink_next; /* next on unlink list */
  363. unsigned unlink_cycle;
  364. u8 needs_rescan; /* Dequeue during giveback */
  365. u8 qh_state;
  366. #define QH_STATE_LINKED 1 /* HC sees this */
  367. #define QH_STATE_UNLINK 2 /* HC may still see this */
  368. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  369. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  370. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  371. u8 xacterrs; /* XactErr retry counter */
  372. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  373. /* periodic schedule info */
  374. u8 usecs; /* intr bandwidth */
  375. u8 gap_uf; /* uframes split/csplit gap */
  376. u8 c_usecs; /* ... split completion bw */
  377. u16 tt_usecs; /* tt downstream bandwidth */
  378. unsigned short period; /* polling interval */
  379. unsigned short start; /* where polling starts */
  380. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  381. struct usb_device *dev; /* access to TT */
  382. unsigned is_out:1; /* bulk or intr OUT */
  383. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  384. };
  385. /*-------------------------------------------------------------------------*/
  386. /* description of one iso transaction (up to 3 KB data if highspeed) */
  387. struct fusbh200_iso_packet {
  388. /* These will be copied to iTD when scheduling */
  389. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  390. __hc32 transaction; /* itd->hw_transaction[i] |= */
  391. u8 cross; /* buf crosses pages */
  392. /* for full speed OUT splits */
  393. u32 buf1;
  394. };
  395. /* temporary schedule data for packets from iso urbs (both speeds)
  396. * each packet is one logical usb transaction to the device (not TT),
  397. * beginning at stream->next_uframe
  398. */
  399. struct fusbh200_iso_sched {
  400. struct list_head td_list;
  401. unsigned span;
  402. struct fusbh200_iso_packet packet [0];
  403. };
  404. /*
  405. * fusbh200_iso_stream - groups all (s)itds for this endpoint.
  406. * acts like a qh would, if EHCI had them for ISO.
  407. */
  408. struct fusbh200_iso_stream {
  409. /* first field matches fusbh200_hq, but is NULL */
  410. struct fusbh200_qh_hw *hw;
  411. u8 bEndpointAddress;
  412. u8 highspeed;
  413. struct list_head td_list; /* queued itds */
  414. struct list_head free_list; /* list of unused itds */
  415. struct usb_device *udev;
  416. struct usb_host_endpoint *ep;
  417. /* output of (re)scheduling */
  418. int next_uframe;
  419. __hc32 splits;
  420. /* the rest is derived from the endpoint descriptor,
  421. * trusting urb->interval == f(epdesc->bInterval) and
  422. * including the extra info for hw_bufp[0..2]
  423. */
  424. u8 usecs, c_usecs;
  425. u16 interval;
  426. u16 tt_usecs;
  427. u16 maxp;
  428. u16 raw_mask;
  429. unsigned bandwidth;
  430. /* This is used to initialize iTD's hw_bufp fields */
  431. __hc32 buf0;
  432. __hc32 buf1;
  433. __hc32 buf2;
  434. /* this is used to initialize sITD's tt info */
  435. __hc32 address;
  436. };
  437. /*-------------------------------------------------------------------------*/
  438. /*
  439. * EHCI Specification 0.95 Section 3.3
  440. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  441. *
  442. * Schedule records for high speed iso xfers
  443. */
  444. struct fusbh200_itd {
  445. /* first part defined by EHCI spec */
  446. __hc32 hw_next; /* see EHCI 3.3.1 */
  447. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  448. #define FUSBH200_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  449. #define FUSBH200_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  450. #define FUSBH200_ISOC_BABBLE (1<<29) /* babble detected */
  451. #define FUSBH200_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  452. #define FUSBH200_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  453. #define FUSBH200_ITD_IOC (1 << 15) /* interrupt on complete */
  454. #define ITD_ACTIVE(fusbh200) cpu_to_hc32(fusbh200, FUSBH200_ISOC_ACTIVE)
  455. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  456. __hc32 hw_bufp_hi [7]; /* Appendix B */
  457. /* the rest is HCD-private */
  458. dma_addr_t itd_dma; /* for this itd */
  459. union fusbh200_shadow itd_next; /* ptr to periodic q entry */
  460. struct urb *urb;
  461. struct fusbh200_iso_stream *stream; /* endpoint's queue */
  462. struct list_head itd_list; /* list of stream's itds */
  463. /* any/all hw_transactions here may be used by that urb */
  464. unsigned frame; /* where scheduled */
  465. unsigned pg;
  466. unsigned index[8]; /* in urb->iso_frame_desc */
  467. } __attribute__ ((aligned (32)));
  468. /*-------------------------------------------------------------------------*/
  469. /*
  470. * EHCI Specification 0.96 Section 3.7
  471. * Periodic Frame Span Traversal Node (FSTN)
  472. *
  473. * Manages split interrupt transactions (using TT) that span frame boundaries
  474. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  475. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  476. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  477. */
  478. struct fusbh200_fstn {
  479. __hc32 hw_next; /* any periodic q entry */
  480. __hc32 hw_prev; /* qh or FUSBH200_LIST_END */
  481. /* the rest is HCD-private */
  482. dma_addr_t fstn_dma;
  483. union fusbh200_shadow fstn_next; /* ptr to periodic q entry */
  484. } __attribute__ ((aligned (32)));
  485. /*-------------------------------------------------------------------------*/
  486. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  487. #define fusbh200_prepare_ports_for_controller_suspend(fusbh200, do_wakeup) \
  488. fusbh200_adjust_port_wakeup_flags(fusbh200, true, do_wakeup);
  489. #define fusbh200_prepare_ports_for_controller_resume(fusbh200) \
  490. fusbh200_adjust_port_wakeup_flags(fusbh200, false, false);
  491. /*-------------------------------------------------------------------------*/
  492. /*
  493. * Some EHCI controllers have a Transaction Translator built into the
  494. * root hub. This is a non-standard feature. Each controller will need
  495. * to add code to the following inline functions, and call them as
  496. * needed (mostly in root hub code).
  497. */
  498. static inline unsigned int
  499. fusbh200_get_speed(struct fusbh200_hcd *fusbh200, unsigned int portsc)
  500. {
  501. return (readl(&fusbh200->regs->bmcsr)
  502. & BMCSR_HOST_SPD_TYP) >> 9;
  503. }
  504. /* Returns the speed of a device attached to a port on the root hub. */
  505. static inline unsigned int
  506. fusbh200_port_speed(struct fusbh200_hcd *fusbh200, unsigned int portsc)
  507. {
  508. switch (fusbh200_get_speed(fusbh200, portsc)) {
  509. case 0:
  510. return 0;
  511. case 1:
  512. return USB_PORT_STAT_LOW_SPEED;
  513. case 2:
  514. default:
  515. return USB_PORT_STAT_HIGH_SPEED;
  516. }
  517. }
  518. /*-------------------------------------------------------------------------*/
  519. #define fusbh200_has_fsl_portno_bug(e) (0)
  520. /*
  521. * While most USB host controllers implement their registers in
  522. * little-endian format, a minority (celleb companion chip) implement
  523. * them in big endian format.
  524. *
  525. * This attempts to support either format at compile time without a
  526. * runtime penalty, or both formats with the additional overhead
  527. * of checking a flag bit.
  528. *
  529. */
  530. #define fusbh200_big_endian_mmio(e) 0
  531. #define fusbh200_big_endian_capbase(e) 0
  532. static inline unsigned int fusbh200_readl(const struct fusbh200_hcd *fusbh200,
  533. __u32 __iomem * regs)
  534. {
  535. return readl(regs);
  536. }
  537. static inline void fusbh200_writel(const struct fusbh200_hcd *fusbh200,
  538. const unsigned int val, __u32 __iomem *regs)
  539. {
  540. writel(val, regs);
  541. }
  542. /* cpu to fusbh200 */
  543. static inline __hc32 cpu_to_hc32 (const struct fusbh200_hcd *fusbh200, const u32 x)
  544. {
  545. return cpu_to_le32(x);
  546. }
  547. /* fusbh200 to cpu */
  548. static inline u32 hc32_to_cpu (const struct fusbh200_hcd *fusbh200, const __hc32 x)
  549. {
  550. return le32_to_cpu(x);
  551. }
  552. static inline u32 hc32_to_cpup (const struct fusbh200_hcd *fusbh200, const __hc32 *x)
  553. {
  554. return le32_to_cpup(x);
  555. }
  556. /*-------------------------------------------------------------------------*/
  557. static inline unsigned fusbh200_read_frame_index(struct fusbh200_hcd *fusbh200)
  558. {
  559. return fusbh200_readl(fusbh200, &fusbh200->regs->frame_index);
  560. }
  561. #define fusbh200_itdlen(urb, desc, t) ({ \
  562. usb_pipein((urb)->pipe) ? \
  563. (desc)->length - FUSBH200_ITD_LENGTH(t) : \
  564. FUSBH200_ITD_LENGTH(t); \
  565. })
  566. /*-------------------------------------------------------------------------*/
  567. #endif /* __LINUX_FUSBH200_H */