bits.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * bits.h - register bits of the ChipIdea USB IP core
  3. *
  4. * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
  5. *
  6. * Author: David Lopo
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __DRIVERS_USB_CHIPIDEA_BITS_H
  13. #define __DRIVERS_USB_CHIPIDEA_BITS_H
  14. #include <linux/usb/ehci_def.h>
  15. /*
  16. * ID
  17. * For 1.x revision, bit24 - bit31 are reserved
  18. * For 2.x revision, bit25 - bit28 are 0x2
  19. */
  20. #define TAG (0x1F << 16)
  21. #define REVISION (0xF << 21)
  22. #define VERSION (0xF << 25)
  23. #define CIVERSION (0x7 << 29)
  24. /* HCCPARAMS */
  25. #define HCCPARAMS_LEN BIT(17)
  26. /* DCCPARAMS */
  27. #define DCCPARAMS_DEN (0x1F << 0)
  28. #define DCCPARAMS_DC BIT(7)
  29. #define DCCPARAMS_HC BIT(8)
  30. /* TESTMODE */
  31. #define TESTMODE_FORCE BIT(0)
  32. /* USBCMD */
  33. #define USBCMD_RS BIT(0)
  34. #define USBCMD_RST BIT(1)
  35. #define USBCMD_SUTW BIT(13)
  36. #define USBCMD_ATDTW BIT(14)
  37. /* USBSTS & USBINTR */
  38. #define USBi_UI BIT(0)
  39. #define USBi_UEI BIT(1)
  40. #define USBi_PCI BIT(2)
  41. #define USBi_URI BIT(6)
  42. #define USBi_SLI BIT(8)
  43. /* DEVICEADDR */
  44. #define DEVICEADDR_USBADRA BIT(24)
  45. #define DEVICEADDR_USBADR (0x7FUL << 25)
  46. /* PORTSC */
  47. #define PORTSC_CCS BIT(0)
  48. #define PORTSC_CSC BIT(1)
  49. #define PORTSC_PEC BIT(3)
  50. #define PORTSC_OCC BIT(5)
  51. #define PORTSC_FPR BIT(6)
  52. #define PORTSC_SUSP BIT(7)
  53. #define PORTSC_HSP BIT(9)
  54. #define PORTSC_PP BIT(12)
  55. #define PORTSC_PTC (0x0FUL << 16)
  56. #define PORTSC_WKCN BIT(20)
  57. #define PORTSC_PHCD(d) ((d) ? BIT(22) : BIT(23))
  58. /* PTS and PTW for non lpm version only */
  59. #define PORTSC_PFSC BIT(24)
  60. #define PORTSC_PTS(d) \
  61. (u32)((((d) & 0x3) << 30) | (((d) & 0x4) ? BIT(25) : 0))
  62. #define PORTSC_PTW BIT(28)
  63. #define PORTSC_STS BIT(29)
  64. #define PORTSC_W1C_BITS \
  65. (PORTSC_CSC | PORTSC_PEC | PORTSC_OCC)
  66. /* DEVLC */
  67. #define DEVLC_PFSC BIT(23)
  68. #define DEVLC_PSPD (0x03UL << 25)
  69. #define DEVLC_PSPD_HS (0x02UL << 25)
  70. #define DEVLC_PTW BIT(27)
  71. #define DEVLC_STS BIT(28)
  72. #define DEVLC_PTS(d) (u32)(((d) & 0x7) << 29)
  73. /* Encoding for DEVLC_PTS and PORTSC_PTS */
  74. #define PTS_UTMI 0
  75. #define PTS_ULPI 2
  76. #define PTS_SERIAL 3
  77. #define PTS_HSIC 4
  78. /* OTGSC */
  79. #define OTGSC_IDPU BIT(5)
  80. #define OTGSC_HADP BIT(6)
  81. #define OTGSC_HABA BIT(7)
  82. #define OTGSC_ID BIT(8)
  83. #define OTGSC_AVV BIT(9)
  84. #define OTGSC_ASV BIT(10)
  85. #define OTGSC_BSV BIT(11)
  86. #define OTGSC_BSE BIT(12)
  87. #define OTGSC_IDIS BIT(16)
  88. #define OTGSC_AVVIS BIT(17)
  89. #define OTGSC_ASVIS BIT(18)
  90. #define OTGSC_BSVIS BIT(19)
  91. #define OTGSC_BSEIS BIT(20)
  92. #define OTGSC_1MSIS BIT(21)
  93. #define OTGSC_DPIS BIT(22)
  94. #define OTGSC_IDIE BIT(24)
  95. #define OTGSC_AVVIE BIT(25)
  96. #define OTGSC_ASVIE BIT(26)
  97. #define OTGSC_BSVIE BIT(27)
  98. #define OTGSC_BSEIE BIT(28)
  99. #define OTGSC_1MSIE BIT(29)
  100. #define OTGSC_DPIE BIT(30)
  101. #define OTGSC_INT_EN_BITS (OTGSC_IDIE | OTGSC_AVVIE | OTGSC_ASVIE \
  102. | OTGSC_BSVIE | OTGSC_BSEIE | OTGSC_1MSIE \
  103. | OTGSC_DPIE)
  104. #define OTGSC_INT_STATUS_BITS (OTGSC_IDIS | OTGSC_AVVIS | OTGSC_ASVIS \
  105. | OTGSC_BSVIS | OTGSC_BSEIS | OTGSC_1MSIS \
  106. | OTGSC_DPIS)
  107. /* USBMODE */
  108. #define USBMODE_CM (0x03UL << 0)
  109. #define USBMODE_CM_DC (0x02UL << 0)
  110. #define USBMODE_SLOM BIT(3)
  111. #define USBMODE_CI_SDIS BIT(4)
  112. /* ENDPTCTRL */
  113. #define ENDPTCTRL_RXS BIT(0)
  114. #define ENDPTCTRL_RXT (0x03UL << 2)
  115. #define ENDPTCTRL_RXR BIT(6) /* reserved for port 0 */
  116. #define ENDPTCTRL_RXE BIT(7)
  117. #define ENDPTCTRL_TXS BIT(16)
  118. #define ENDPTCTRL_TXT (0x03UL << 18)
  119. #define ENDPTCTRL_TXR BIT(22) /* reserved for port 0 */
  120. #define ENDPTCTRL_TXE BIT(23)
  121. #endif /* __DRIVERS_USB_CHIPIDEA_BITS_H */