sh-sci.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. #include <linux/bitops.h>
  2. #include <linux/serial_core.h>
  3. #include <linux/io.h>
  4. #include <linux/gpio.h>
  5. #define SCI_MAJOR 204
  6. #define SCI_MINOR_START 8
  7. /*
  8. * SCI register subset common for all port types.
  9. * Not all registers will exist on all parts.
  10. */
  11. enum {
  12. SCSMR, /* Serial Mode Register */
  13. SCBRR, /* Bit Rate Register */
  14. SCSCR, /* Serial Control Register */
  15. SCxSR, /* Serial Status Register */
  16. SCFCR, /* FIFO Control Register */
  17. SCFDR, /* FIFO Data Count Register */
  18. SCxTDR, /* Transmit (FIFO) Data Register */
  19. SCxRDR, /* Receive (FIFO) Data Register */
  20. SCLSR, /* Line Status Register */
  21. SCTFDR, /* Transmit FIFO Data Count Register */
  22. SCRFDR, /* Receive FIFO Data Count Register */
  23. SCSPTR, /* Serial Port Register */
  24. HSSRR, /* Sampling Rate Register */
  25. SCPCR, /* Serial Port Control Register */
  26. SCPDR, /* Serial Port Data Register */
  27. SCIx_NR_REGS,
  28. };
  29. /* SCSMR (Serial Mode Register) */
  30. #define SCSMR_CHR BIT(6) /* 7-bit Character Length */
  31. #define SCSMR_PE BIT(5) /* Parity Enable */
  32. #define SCSMR_ODD BIT(4) /* Odd Parity */
  33. #define SCSMR_STOP BIT(3) /* Stop Bit Length */
  34. #define SCSMR_CKS 0x0003 /* Clock Select */
  35. /* Serial Control Register, SCIFA/SCIFB only bits */
  36. #define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
  37. #define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
  38. /* SCxSR (Serial Status Register) on SCI */
  39. #define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
  40. #define SCI_RDRF BIT(6) /* Receive Data Register Full */
  41. #define SCI_ORER BIT(5) /* Overrun Error */
  42. #define SCI_FER BIT(4) /* Framing Error */
  43. #define SCI_PER BIT(3) /* Parity Error */
  44. #define SCI_TEND BIT(2) /* Transmit End */
  45. #define SCI_RESERVED 0x03 /* All reserved bits */
  46. #define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
  47. #define SCI_RDxF_CLEAR ~(SCI_RESERVED | SCI_RDRF)
  48. #define SCI_ERROR_CLEAR ~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER)
  49. #define SCI_TDxE_CLEAR ~(SCI_RESERVED | SCI_TEND | SCI_TDRE)
  50. #define SCI_BREAK_CLEAR ~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER)
  51. /* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
  52. #define SCIF_ER BIT(7) /* Receive Error */
  53. #define SCIF_TEND BIT(6) /* Transmission End */
  54. #define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
  55. #define SCIF_BRK BIT(4) /* Break Detect */
  56. #define SCIF_FER BIT(3) /* Framing Error */
  57. #define SCIF_PER BIT(2) /* Parity Error */
  58. #define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
  59. #define SCIF_DR BIT(0) /* Receive Data Ready */
  60. /* SCIF only (optional) */
  61. #define SCIF_PERC 0xf000 /* Number of Parity Errors */
  62. #define SCIF_FERC 0x0f00 /* Number of Framing Errors */
  63. /*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
  64. #define SCIFA_ORER BIT(9) /* Overrun Error */
  65. #define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
  66. #define SCIF_RDxF_CLEAR ~(SCIF_DR | SCIF_RDF)
  67. #define SCIF_ERROR_CLEAR ~(SCIFA_ORER | SCIF_PER | SCIF_FER | SCIF_ER)
  68. #define SCIF_TDxE_CLEAR ~(SCIF_TDFE)
  69. #define SCIF_BREAK_CLEAR ~(SCIF_PER | SCIF_FER | SCIF_BRK)
  70. /* SCFCR (FIFO Control Register) */
  71. #define SCFCR_MCE BIT(3) /* Modem Control Enable */
  72. #define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
  73. #define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
  74. #define SCFCR_LOOP BIT(0) /* Loopback Test */
  75. /* SCLSR (Line Status Register) on (H)SCIF */
  76. #define SCLSR_ORER BIT(0) /* Overrun Error */
  77. /* SCSPTR (Serial Port Register), optional */
  78. #define SCSPTR_RTSIO BIT(7) /* Serial Port RTS Pin Input/Output */
  79. #define SCSPTR_RTSDT BIT(6) /* Serial Port RTS Pin Data */
  80. #define SCSPTR_CTSIO BIT(5) /* Serial Port CTS Pin Input/Output */
  81. #define SCSPTR_CTSDT BIT(4) /* Serial Port CTS Pin Data */
  82. #define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
  83. #define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
  84. /* HSSRR HSCIF */
  85. #define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
  86. /* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
  87. #define SCPCR_RTSC BIT(4) /* Serial Port RTS Pin / Output Pin */
  88. #define SCPCR_CTSC BIT(3) /* Serial Port CTS Pin / Input Pin */
  89. /* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
  90. #define SCPDR_RTSD BIT(4) /* Serial Port RTS Output Pin Data */
  91. #define SCPDR_CTSD BIT(3) /* Serial Port CTS Input Pin Data */
  92. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  93. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  94. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  95. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  96. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  97. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  98. #define SCxSR_ERRORS(port) (to_sci_port(port)->error_mask)
  99. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  100. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  101. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  102. defined(CONFIG_ARCH_SH73A0) || \
  103. defined(CONFIG_ARCH_R8A7740)
  104. # define SCxSR_RDxF_CLEAR(port) \
  105. (serial_port_in(port, SCxSR) & SCIF_RDxF_CLEAR)
  106. # define SCxSR_ERROR_CLEAR(port) \
  107. (serial_port_in(port, SCxSR) & SCIF_ERROR_CLEAR)
  108. # define SCxSR_TDxE_CLEAR(port) \
  109. (serial_port_in(port, SCxSR) & SCIF_TDxE_CLEAR)
  110. # define SCxSR_BREAK_CLEAR(port) \
  111. (serial_port_in(port, SCxSR) & SCIF_BREAK_CLEAR)
  112. #else
  113. # define SCxSR_RDxF_CLEAR(port) \
  114. ((((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR) & 0xff)
  115. # define SCxSR_ERROR_CLEAR(port) \
  116. ((((port)->type == PORT_SCI) ? SCI_ERROR_CLEAR : SCIF_ERROR_CLEAR) & 0xff)
  117. # define SCxSR_TDxE_CLEAR(port) \
  118. ((((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR) & 0xff)
  119. # define SCxSR_BREAK_CLEAR(port) \
  120. ((((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR) & 0xff)
  121. #endif