sm7xx.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * Silicon Motion SM712 frame buffer device
  3. *
  4. * Copyright (C) 2006 Silicon Motion Technology Corp.
  5. * Authors: Ge Wang, gewang@siliconmotion.com
  6. * Boyod boyod.yang@siliconmotion.com.cn
  7. *
  8. * Copyright (C) 2009 Lemote, Inc.
  9. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive for
  13. * more details.
  14. */
  15. #define NR_PALETTE 256
  16. #define FB_ACCEL_SMI_LYNX 88
  17. #define SCREEN_X_RES 1024
  18. #define SCREEN_Y_RES 600
  19. #define SCREEN_BPP 16
  20. /*Assume SM712 graphics chip has 4MB VRAM */
  21. #define SM712_VIDEOMEMORYSIZE 0x00400000
  22. /*Assume SM722 graphics chip has 8MB VRAM */
  23. #define SM722_VIDEOMEMORYSIZE 0x00800000
  24. #define dac_reg (0x3c8)
  25. #define dac_val (0x3c9)
  26. extern void __iomem *smtc_regbaseaddress;
  27. #define smtc_mmiowb(dat, reg) writeb(dat, smtc_regbaseaddress + reg)
  28. #define smtc_mmioww(dat, reg) writew(dat, smtc_regbaseaddress + reg)
  29. #define smtc_mmiowl(dat, reg) writel(dat, smtc_regbaseaddress + reg)
  30. #define smtc_mmiorb(reg) readb(smtc_regbaseaddress + reg)
  31. #define smtc_mmiorw(reg) readw(smtc_regbaseaddress + reg)
  32. #define smtc_mmiorl(reg) readl(smtc_regbaseaddress + reg)
  33. #define SIZE_SR00_SR04 (0x04 - 0x00 + 1)
  34. #define SIZE_SR10_SR24 (0x24 - 0x10 + 1)
  35. #define SIZE_SR30_SR75 (0x75 - 0x30 + 1)
  36. #define SIZE_SR80_SR93 (0x93 - 0x80 + 1)
  37. #define SIZE_SRA0_SRAF (0xAF - 0xA0 + 1)
  38. #define SIZE_GR00_GR08 (0x08 - 0x00 + 1)
  39. #define SIZE_AR00_AR14 (0x14 - 0x00 + 1)
  40. #define SIZE_CR00_CR18 (0x18 - 0x00 + 1)
  41. #define SIZE_CR30_CR4D (0x4D - 0x30 + 1)
  42. #define SIZE_CR90_CRA7 (0xA7 - 0x90 + 1)
  43. #define SIZE_VPR (0x6C + 1)
  44. #define SIZE_DPR (0x44 + 1)
  45. static inline void smtc_crtcw(int reg, int val)
  46. {
  47. smtc_mmiowb(reg, 0x3d4);
  48. smtc_mmiowb(val, 0x3d5);
  49. }
  50. static inline unsigned int smtc_crtcr(int reg)
  51. {
  52. smtc_mmiowb(reg, 0x3d4);
  53. return smtc_mmiorb(0x3d5);
  54. }
  55. static inline void smtc_grphw(int reg, int val)
  56. {
  57. smtc_mmiowb(reg, 0x3ce);
  58. smtc_mmiowb(val, 0x3cf);
  59. }
  60. static inline unsigned int smtc_grphr(int reg)
  61. {
  62. smtc_mmiowb(reg, 0x3ce);
  63. return smtc_mmiorb(0x3cf);
  64. }
  65. static inline void smtc_attrw(int reg, int val)
  66. {
  67. smtc_mmiorb(0x3da);
  68. smtc_mmiowb(reg, 0x3c0);
  69. smtc_mmiorb(0x3c1);
  70. smtc_mmiowb(val, 0x3c0);
  71. }
  72. static inline void smtc_seqw(int reg, int val)
  73. {
  74. smtc_mmiowb(reg, 0x3c4);
  75. smtc_mmiowb(val, 0x3c5);
  76. }
  77. static inline unsigned int smtc_seqr(int reg)
  78. {
  79. smtc_mmiowb(reg, 0x3c4);
  80. return smtc_mmiorb(0x3c5);
  81. }
  82. /* The next structure holds all information relevant for a specific video mode.
  83. */
  84. struct modeinit {
  85. int mmsizex;
  86. int mmsizey;
  87. int bpp;
  88. int hz;
  89. unsigned char init_misc;
  90. unsigned char init_sr00_sr04[SIZE_SR00_SR04];
  91. unsigned char init_sr10_sr24[SIZE_SR10_SR24];
  92. unsigned char init_sr30_sr75[SIZE_SR30_SR75];
  93. unsigned char init_sr80_sr93[SIZE_SR80_SR93];
  94. unsigned char init_sra0_sraf[SIZE_SRA0_SRAF];
  95. unsigned char init_gr00_gr08[SIZE_GR00_GR08];
  96. unsigned char init_ar00_ar14[SIZE_AR00_AR14];
  97. unsigned char init_cr00_cr18[SIZE_CR00_CR18];
  98. unsigned char init_cr30_cr4d[SIZE_CR30_CR4D];
  99. unsigned char init_cr90_cra7[SIZE_CR90_CRA7];
  100. };