ql4_def.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <linux/bsg-lib.h>
  27. #include <linux/vmalloc.h>
  28. #include <net/tcp.h>
  29. #include <scsi/scsi.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/scsi_device.h>
  32. #include <scsi/scsi_cmnd.h>
  33. #include <scsi/scsi_transport.h>
  34. #include <scsi/scsi_transport_iscsi.h>
  35. #include <scsi/scsi_bsg_iscsi.h>
  36. #include <scsi/scsi_netlink.h>
  37. #include <scsi/libiscsi.h>
  38. #include "ql4_dbg.h"
  39. #include "ql4_nx.h"
  40. #include "ql4_fw.h"
  41. #include "ql4_nvram.h"
  42. #include "ql4_83xx.h"
  43. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  44. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  45. #endif
  46. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  47. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  48. #endif
  49. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  50. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  51. #endif
  52. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  53. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  54. #endif
  55. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
  56. #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
  57. #endif
  58. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8042
  59. #define PCI_DEVICE_ID_QLOGIC_ISP8042 0x8042
  60. #endif
  61. #define ISP4XXX_PCI_FN_1 0x1
  62. #define ISP4XXX_PCI_FN_2 0x3
  63. #define QLA_SUCCESS 0
  64. #define QLA_ERROR 1
  65. #define STATUS(status) status == QLA_ERROR ? "FAILED" : "SUCCEEDED"
  66. /*
  67. * Data bit definitions
  68. */
  69. #define BIT_0 0x1
  70. #define BIT_1 0x2
  71. #define BIT_2 0x4
  72. #define BIT_3 0x8
  73. #define BIT_4 0x10
  74. #define BIT_5 0x20
  75. #define BIT_6 0x40
  76. #define BIT_7 0x80
  77. #define BIT_8 0x100
  78. #define BIT_9 0x200
  79. #define BIT_10 0x400
  80. #define BIT_11 0x800
  81. #define BIT_12 0x1000
  82. #define BIT_13 0x2000
  83. #define BIT_14 0x4000
  84. #define BIT_15 0x8000
  85. #define BIT_16 0x10000
  86. #define BIT_17 0x20000
  87. #define BIT_18 0x40000
  88. #define BIT_19 0x80000
  89. #define BIT_20 0x100000
  90. #define BIT_21 0x200000
  91. #define BIT_22 0x400000
  92. #define BIT_23 0x800000
  93. #define BIT_24 0x1000000
  94. #define BIT_25 0x2000000
  95. #define BIT_26 0x4000000
  96. #define BIT_27 0x8000000
  97. #define BIT_28 0x10000000
  98. #define BIT_29 0x20000000
  99. #define BIT_30 0x40000000
  100. #define BIT_31 0x80000000
  101. /**
  102. * Macros to help code, maintain, etc.
  103. **/
  104. #define ql4_printk(level, ha, format, arg...) \
  105. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  106. /*
  107. * Host adapter default definitions
  108. ***********************************/
  109. #define MAX_HBAS 16
  110. #define MAX_BUSES 1
  111. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  112. #define MAX_LUNS 0xffff
  113. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  114. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  115. #define MAX_PDU_ENTRIES 32
  116. #define INVALID_ENTRY 0xFFFF
  117. #define MAX_CMDS_TO_RISC 1024
  118. #define MAX_SRBS MAX_CMDS_TO_RISC
  119. #define MBOX_AEN_REG_COUNT 8
  120. #define MAX_INIT_RETRIES 5
  121. /*
  122. * Buffer sizes
  123. */
  124. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  125. #define RESPONSE_QUEUE_DEPTH 64
  126. #define QUEUE_SIZE 64
  127. #define DMA_BUFFER_SIZE 512
  128. #define IOCB_HIWAT_CUSHION 4
  129. /*
  130. * Misc
  131. */
  132. #define MAC_ADDR_LEN 6 /* in bytes */
  133. #define IP_ADDR_LEN 4 /* in bytes */
  134. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  135. #define DRIVER_NAME "qla4xxx"
  136. #define MAX_LINKED_CMDS_PER_LUN 3
  137. #define MAX_REQS_SERVICED_PER_INTR 1
  138. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  139. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  140. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  141. #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
  142. /* recovery timeout */
  143. #define LSDW(x) ((u32)((u64)(x)))
  144. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  145. #define DEV_DB_NON_PERSISTENT 0
  146. #define DEV_DB_PERSISTENT 1
  147. #define COPY_ISID(dst_isid, src_isid) { \
  148. int i, j; \
  149. for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
  150. dst_isid[i++] = src_isid[j--]; \
  151. }
  152. #define SET_BITVAL(o, n, v) { \
  153. if (o) \
  154. n |= v; \
  155. else \
  156. n &= ~v; \
  157. }
  158. #define OP_STATE(o, f, p) { \
  159. p = (o & f) ? "enable" : "disable"; \
  160. }
  161. /*
  162. * Retry & Timeout Values
  163. */
  164. #define MBOX_TOV 60
  165. #define SOFT_RESET_TOV 30
  166. #define RESET_INTR_TOV 3
  167. #define SEMAPHORE_TOV 10
  168. #define ADAPTER_INIT_TOV 30
  169. #define ADAPTER_RESET_TOV 180
  170. #define EXTEND_CMD_TOV 60
  171. #define WAIT_CMD_TOV 5
  172. #define EH_WAIT_CMD_TOV 120
  173. #define FIRMWARE_UP_TOV 60
  174. #define RESET_FIRMWARE_TOV 30
  175. #define LOGOUT_TOV 10
  176. #define IOCB_TOV_MARGIN 10
  177. #define RELOGIN_TOV 18
  178. #define ISNS_DEREG_TOV 5
  179. #define HBA_ONLINE_TOV 30
  180. #define DISABLE_ACB_TOV 30
  181. #define IP_CONFIG_TOV 30
  182. #define LOGIN_TOV 12
  183. #define BOOT_LOGIN_RESP_TOV 60
  184. #define MAX_RESET_HA_RETRIES 2
  185. #define FW_ALIVE_WAIT_TOV 3
  186. #define IDC_EXTEND_TOV 8
  187. #define IDC_COMP_TOV 5
  188. #define LINK_UP_COMP_TOV 30
  189. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  190. /*
  191. * SCSI Request Block structure (srb) that is placed
  192. * on cmd->SCp location of every I/O [We have 22 bytes available]
  193. */
  194. struct srb {
  195. struct list_head list; /* (8) */
  196. struct scsi_qla_host *ha; /* HA the SP is queued on */
  197. struct ddb_entry *ddb;
  198. uint16_t flags; /* (1) Status flags. */
  199. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  200. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  201. uint8_t state; /* (1) Status flags. */
  202. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  203. #define SRB_FREE_STATE 1
  204. #define SRB_ACTIVE_STATE 3
  205. #define SRB_ACTIVE_TIMEOUT_STATE 4
  206. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  207. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  208. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  209. struct kref srb_ref; /* reference count for this srb */
  210. uint8_t err_id; /* error id */
  211. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  212. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  213. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  214. #define SRB_ERR_OTHER 4
  215. uint16_t reserved;
  216. uint16_t iocb_tov;
  217. uint16_t iocb_cnt; /* Number of used iocbs */
  218. uint16_t cc_stat;
  219. /* Used for extended sense / status continuation */
  220. uint8_t *req_sense_ptr;
  221. uint16_t req_sense_len;
  222. uint16_t reserved2;
  223. };
  224. /* Mailbox request block structure */
  225. struct mrb {
  226. struct scsi_qla_host *ha;
  227. struct mbox_cmd_iocb *mbox;
  228. uint32_t mbox_cmd;
  229. uint16_t iocb_cnt; /* Number of used iocbs */
  230. uint32_t pid;
  231. };
  232. /*
  233. * Asynchronous Event Queue structure
  234. */
  235. struct aen {
  236. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  237. };
  238. struct ql4_aen_log {
  239. int count;
  240. struct aen entry[MAX_AEN_ENTRIES];
  241. };
  242. /*
  243. * Device Database (DDB) structure
  244. */
  245. struct ddb_entry {
  246. struct scsi_qla_host *ha;
  247. struct iscsi_cls_session *sess;
  248. struct iscsi_cls_conn *conn;
  249. uint16_t fw_ddb_index; /* DDB firmware index */
  250. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  251. uint16_t ddb_type;
  252. #define FLASH_DDB 0x01
  253. struct dev_db_entry fw_ddb_entry;
  254. int (*unblock_sess)(struct iscsi_cls_session *cls_session);
  255. int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
  256. struct ddb_entry *ddb_entry, uint32_t state);
  257. /* Driver Re-login */
  258. unsigned long flags; /* DDB Flags */
  259. #define DDB_CONN_CLOSE_FAILURE 0 /* 0x00000001 */
  260. uint16_t default_relogin_timeout; /* Max time to wait for
  261. * relogin to complete */
  262. atomic_t retry_relogin_timer; /* Min Time between relogins
  263. * (4000 only) */
  264. atomic_t relogin_timer; /* Max Time to wait for
  265. * relogin to complete */
  266. atomic_t relogin_retry_count; /* Num of times relogin has been
  267. * retried */
  268. uint32_t default_time2wait; /* Default Min time between
  269. * relogins (+aens) */
  270. uint16_t chap_tbl_idx;
  271. };
  272. struct qla_ddb_index {
  273. struct list_head list;
  274. uint16_t fw_ddb_idx;
  275. uint16_t flash_ddb_idx;
  276. struct dev_db_entry fw_ddb;
  277. uint8_t flash_isid[6];
  278. };
  279. #define DDB_IPADDR_LEN 64
  280. struct ql4_tuple_ddb {
  281. int port;
  282. int tpgt;
  283. char ip_addr[DDB_IPADDR_LEN];
  284. char iscsi_name[ISCSI_NAME_SIZE];
  285. uint16_t options;
  286. #define DDB_OPT_IPV6 0x0e0e
  287. #define DDB_OPT_IPV4 0x0f0f
  288. uint8_t isid[6];
  289. };
  290. /*
  291. * DDB states.
  292. */
  293. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  294. * this device */
  295. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  296. * commands */
  297. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  298. * to re-login */
  299. /*
  300. * DDB flags.
  301. */
  302. #define DF_RELOGIN 0 /* Relogin to device */
  303. #define DF_BOOT_TGT 1 /* Boot target entry */
  304. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  305. #define DF_FO_MASKED 3
  306. #define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */
  307. enum qla4_work_type {
  308. QLA4_EVENT_AEN,
  309. QLA4_EVENT_PING_STATUS,
  310. };
  311. struct qla4_work_evt {
  312. struct list_head list;
  313. enum qla4_work_type type;
  314. union {
  315. struct {
  316. enum iscsi_host_event_code code;
  317. uint32_t data_size;
  318. uint8_t data[0];
  319. } aen;
  320. struct {
  321. uint32_t status;
  322. uint32_t pid;
  323. uint32_t data_size;
  324. uint8_t data[0];
  325. } ping;
  326. } u;
  327. };
  328. struct ql82xx_hw_data {
  329. /* Offsets for flash/nvram access (set to ~0 if not used). */
  330. uint32_t flash_conf_off;
  331. uint32_t flash_data_off;
  332. uint32_t fdt_wrt_disable;
  333. uint32_t fdt_erase_cmd;
  334. uint32_t fdt_block_size;
  335. uint32_t fdt_unprotect_sec_cmd;
  336. uint32_t fdt_protect_sec_cmd;
  337. uint32_t flt_region_flt;
  338. uint32_t flt_region_fdt;
  339. uint32_t flt_region_boot;
  340. uint32_t flt_region_bootload;
  341. uint32_t flt_region_fw;
  342. uint32_t flt_iscsi_param;
  343. uint32_t flt_region_chap;
  344. uint32_t flt_chap_size;
  345. uint32_t flt_region_ddb;
  346. uint32_t flt_ddb_size;
  347. };
  348. struct qla4_8xxx_legacy_intr_set {
  349. uint32_t int_vec_bit;
  350. uint32_t tgt_status_reg;
  351. uint32_t tgt_mask_reg;
  352. uint32_t pci_int_reg;
  353. };
  354. /* MSI-X Support */
  355. #define QLA_MSIX_DEFAULT 0x00
  356. #define QLA_MSIX_RSP_Q 0x01
  357. #define QLA_MSIX_ENTRIES 2
  358. #define QLA_MIDX_DEFAULT 0
  359. #define QLA_MIDX_RSP_Q 1
  360. struct ql4_msix_entry {
  361. int have_irq;
  362. uint16_t msix_vector;
  363. uint16_t msix_entry;
  364. };
  365. /*
  366. * ISP Operations
  367. */
  368. struct isp_operations {
  369. int (*iospace_config) (struct scsi_qla_host *ha);
  370. void (*pci_config) (struct scsi_qla_host *);
  371. void (*disable_intrs) (struct scsi_qla_host *);
  372. void (*enable_intrs) (struct scsi_qla_host *);
  373. int (*start_firmware) (struct scsi_qla_host *);
  374. int (*restart_firmware) (struct scsi_qla_host *);
  375. irqreturn_t (*intr_handler) (int , void *);
  376. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  377. int (*need_reset) (struct scsi_qla_host *);
  378. int (*reset_chip) (struct scsi_qla_host *);
  379. int (*reset_firmware) (struct scsi_qla_host *);
  380. void (*queue_iocb) (struct scsi_qla_host *);
  381. void (*complete_iocb) (struct scsi_qla_host *);
  382. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  383. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  384. int (*get_sys_info) (struct scsi_qla_host *);
  385. uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
  386. void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
  387. int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
  388. int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
  389. int (*idc_lock) (struct scsi_qla_host *);
  390. void (*idc_unlock) (struct scsi_qla_host *);
  391. void (*rom_lock_recovery) (struct scsi_qla_host *);
  392. void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
  393. void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
  394. };
  395. struct ql4_mdump_size_table {
  396. uint32_t size;
  397. uint32_t size_cmask_02;
  398. uint32_t size_cmask_04;
  399. uint32_t size_cmask_08;
  400. uint32_t size_cmask_10;
  401. uint32_t size_cmask_FF;
  402. uint32_t version;
  403. };
  404. /*qla4xxx ipaddress configuration details */
  405. struct ipaddress_config {
  406. uint16_t ipv4_options;
  407. uint16_t tcp_options;
  408. uint16_t ipv4_vlan_tag;
  409. uint8_t ipv4_addr_state;
  410. uint8_t ip_address[IP_ADDR_LEN];
  411. uint8_t subnet_mask[IP_ADDR_LEN];
  412. uint8_t gateway[IP_ADDR_LEN];
  413. uint32_t ipv6_options;
  414. uint32_t ipv6_addl_options;
  415. uint8_t ipv6_link_local_state;
  416. uint8_t ipv6_addr0_state;
  417. uint8_t ipv6_addr1_state;
  418. uint8_t ipv6_default_router_state;
  419. uint16_t ipv6_vlan_tag;
  420. struct in6_addr ipv6_link_local_addr;
  421. struct in6_addr ipv6_addr0;
  422. struct in6_addr ipv6_addr1;
  423. struct in6_addr ipv6_default_router_addr;
  424. uint16_t eth_mtu_size;
  425. uint16_t ipv4_port;
  426. uint16_t ipv6_port;
  427. uint8_t control;
  428. uint16_t ipv6_tcp_options;
  429. uint8_t tcp_wsf;
  430. uint8_t ipv6_tcp_wsf;
  431. uint8_t ipv4_tos;
  432. uint8_t ipv4_cache_id;
  433. uint8_t ipv6_cache_id;
  434. uint8_t ipv4_alt_cid_len;
  435. uint8_t ipv4_alt_cid[11];
  436. uint8_t ipv4_vid_len;
  437. uint8_t ipv4_vid[11];
  438. uint8_t ipv4_ttl;
  439. uint16_t ipv6_flow_lbl;
  440. uint8_t ipv6_traffic_class;
  441. uint8_t ipv6_hop_limit;
  442. uint32_t ipv6_nd_reach_time;
  443. uint32_t ipv6_nd_rexmit_timer;
  444. uint32_t ipv6_nd_stale_timeout;
  445. uint8_t ipv6_dup_addr_detect_count;
  446. uint32_t ipv6_gw_advrt_mtu;
  447. uint16_t def_timeout;
  448. uint8_t abort_timer;
  449. uint16_t iscsi_options;
  450. uint16_t iscsi_max_pdu_size;
  451. uint16_t iscsi_first_burst_len;
  452. uint16_t iscsi_max_outstnd_r2t;
  453. uint16_t iscsi_max_burst_len;
  454. uint8_t iscsi_name[224];
  455. };
  456. #define QL4_CHAP_MAX_NAME_LEN 256
  457. #define QL4_CHAP_MAX_SECRET_LEN 100
  458. #define LOCAL_CHAP 0
  459. #define BIDI_CHAP 1
  460. struct ql4_chap_format {
  461. u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
  462. u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
  463. u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
  464. u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
  465. u16 intr_chap_name_length;
  466. u16 intr_secret_length;
  467. u16 target_chap_name_length;
  468. u16 target_secret_length;
  469. };
  470. struct ip_address_format {
  471. u8 ip_type;
  472. u8 ip_address[16];
  473. };
  474. struct ql4_conn_info {
  475. u16 dest_port;
  476. struct ip_address_format dest_ipaddr;
  477. struct ql4_chap_format chap;
  478. };
  479. struct ql4_boot_session_info {
  480. u8 target_name[224];
  481. struct ql4_conn_info conn_list[1];
  482. };
  483. struct ql4_boot_tgt_info {
  484. struct ql4_boot_session_info boot_pri_sess;
  485. struct ql4_boot_session_info boot_sec_sess;
  486. };
  487. /*
  488. * Linux Host Adapter structure
  489. */
  490. struct scsi_qla_host {
  491. /* Linux adapter configuration data */
  492. unsigned long flags;
  493. #define AF_ONLINE 0 /* 0x00000001 */
  494. #define AF_INIT_DONE 1 /* 0x00000002 */
  495. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  496. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  497. #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
  498. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  499. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  500. #define AF_LINK_UP 8 /* 0x00000100 */
  501. #define AF_LOOPBACK 9 /* 0x00000200 */
  502. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  503. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  504. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  505. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  506. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  507. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  508. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  509. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  510. #define AF_EEH_BUSY 20 /* 0x00100000 */
  511. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  512. #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
  513. #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
  514. #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
  515. #define AF_82XX_DUMP_READING 26 /* 0x04000000 */
  516. #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
  517. #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
  518. unsigned long dpc_flags;
  519. #define DPC_RESET_HA 1 /* 0x00000002 */
  520. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  521. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  522. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  523. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  524. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  525. #define DPC_AEN 9 /* 0x00000200 */
  526. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  527. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  528. #define DPC_RESET_ACTIVE 20 /* 0x00100000 */
  529. #define DPC_HA_UNRECOVERABLE 21 /* 0x00200000 ISP-82xx only*/
  530. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00400000 ISP-82xx only*/
  531. #define DPC_POST_IDC_ACK 23 /* 0x00800000 */
  532. #define DPC_RESTORE_ACB 24 /* 0x01000000 */
  533. #define DPC_SYSFS_DDB_EXPORT 25 /* 0x02000000 */
  534. struct Scsi_Host *host; /* pointer to host data */
  535. uint32_t tot_ddbs;
  536. uint16_t iocb_cnt;
  537. uint16_t iocb_hiwat;
  538. /* SRB cache. */
  539. #define SRB_MIN_REQ 128
  540. mempool_t *srb_mempool;
  541. /* pci information */
  542. struct pci_dev *pdev;
  543. struct isp_reg __iomem *reg; /* Base I/O address */
  544. unsigned long pio_address;
  545. unsigned long pio_length;
  546. #define MIN_IOBASE_LEN 0x100
  547. uint16_t req_q_count;
  548. unsigned long host_no;
  549. /* NVRAM registers */
  550. struct eeprom_data *nvram;
  551. spinlock_t hardware_lock ____cacheline_aligned;
  552. uint32_t eeprom_cmd_data;
  553. /* Counters for general statistics */
  554. uint64_t isr_count;
  555. uint64_t adapter_error_count;
  556. uint64_t device_error_count;
  557. uint64_t total_io_count;
  558. uint64_t total_mbytes_xferred;
  559. uint64_t link_failure_count;
  560. uint64_t invalid_crc_count;
  561. uint32_t bytes_xfered;
  562. uint32_t spurious_int_count;
  563. uint32_t aborted_io_count;
  564. uint32_t io_timeout_count;
  565. uint32_t mailbox_timeout_count;
  566. uint32_t seconds_since_last_intr;
  567. uint32_t seconds_since_last_heartbeat;
  568. uint32_t mac_index;
  569. /* Info Needed for Management App */
  570. /* --- From GetFwVersion --- */
  571. uint32_t firmware_version[2];
  572. uint32_t patch_number;
  573. uint32_t build_number;
  574. uint32_t board_id;
  575. /* --- From Init_FW --- */
  576. /* init_cb_t *init_cb; */
  577. uint16_t firmware_options;
  578. uint8_t alias[32];
  579. uint8_t name_string[256];
  580. uint8_t heartbeat_interval;
  581. /* --- From FlashSysInfo --- */
  582. uint8_t my_mac[MAC_ADDR_LEN];
  583. uint8_t serial_number[16];
  584. uint16_t port_num;
  585. /* --- From GetFwState --- */
  586. uint32_t firmware_state;
  587. uint32_t addl_fw_state;
  588. /* Linux kernel thread */
  589. struct workqueue_struct *dpc_thread;
  590. struct work_struct dpc_work;
  591. /* Linux timer thread */
  592. struct timer_list timer;
  593. uint32_t timer_active;
  594. /* Recovery Timers */
  595. atomic_t check_relogin_timeouts;
  596. uint32_t retry_reset_ha_cnt;
  597. uint32_t isp_reset_timer; /* reset test timer */
  598. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  599. int eh_start;
  600. struct list_head free_srb_q;
  601. uint16_t free_srb_q_count;
  602. uint16_t num_srbs_allocated;
  603. /* DMA Memory Block */
  604. void *queues;
  605. dma_addr_t queues_dma;
  606. unsigned long queues_len;
  607. #define MEM_ALIGN_VALUE \
  608. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  609. sizeof(struct queue_entry))
  610. /* request and response queue variables */
  611. dma_addr_t request_dma;
  612. struct queue_entry *request_ring;
  613. struct queue_entry *request_ptr;
  614. dma_addr_t response_dma;
  615. struct queue_entry *response_ring;
  616. struct queue_entry *response_ptr;
  617. dma_addr_t shadow_regs_dma;
  618. struct shadow_regs *shadow_regs;
  619. uint16_t request_in; /* Current indexes. */
  620. uint16_t request_out;
  621. uint16_t response_in;
  622. uint16_t response_out;
  623. /* aen queue variables */
  624. uint16_t aen_q_count; /* Number of available aen_q entries */
  625. uint16_t aen_in; /* Current indexes */
  626. uint16_t aen_out;
  627. struct aen aen_q[MAX_AEN_ENTRIES];
  628. struct ql4_aen_log aen_log;/* tracks all aens */
  629. /* This mutex protects several threads to do mailbox commands
  630. * concurrently.
  631. */
  632. struct mutex mbox_sem;
  633. /* temporary mailbox status registers */
  634. volatile uint8_t mbox_status_count;
  635. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  636. /* FW ddb index map */
  637. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  638. /* Saved srb for status continuation entry processing */
  639. struct srb *status_srb;
  640. uint8_t acb_version;
  641. /* qla82xx specific fields */
  642. struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
  643. unsigned long nx_pcibase; /* Base I/O address */
  644. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  645. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  646. unsigned long first_page_group_start;
  647. unsigned long first_page_group_end;
  648. uint32_t crb_win;
  649. uint32_t curr_window;
  650. uint32_t ddr_mn_window;
  651. unsigned long mn_win_crb;
  652. unsigned long ms_win_crb;
  653. int qdr_sn_window;
  654. rwlock_t hw_lock;
  655. uint16_t func_num;
  656. int link_width;
  657. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  658. u32 nx_crb_mask;
  659. uint8_t revision_id;
  660. uint32_t fw_heartbeat_counter;
  661. struct isp_operations *isp_ops;
  662. struct ql82xx_hw_data hw;
  663. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  664. uint32_t nx_dev_init_timeout;
  665. uint32_t nx_reset_timeout;
  666. void *fw_dump;
  667. uint32_t fw_dump_size;
  668. uint32_t fw_dump_capture_mask;
  669. void *fw_dump_tmplt_hdr;
  670. uint32_t fw_dump_tmplt_size;
  671. uint32_t fw_dump_skip_size;
  672. struct completion mbx_intr_comp;
  673. struct ipaddress_config ip_config;
  674. struct iscsi_iface *iface_ipv4;
  675. struct iscsi_iface *iface_ipv6_0;
  676. struct iscsi_iface *iface_ipv6_1;
  677. /* --- From About Firmware --- */
  678. struct about_fw_info fw_info;
  679. uint32_t fw_uptime_secs; /* seconds elapsed since fw bootup */
  680. uint32_t fw_uptime_msecs; /* milliseconds beyond elapsed seconds */
  681. uint16_t def_timeout; /* Default login timeout */
  682. uint32_t flash_state;
  683. #define QLFLASH_WAITING 0
  684. #define QLFLASH_READING 1
  685. #define QLFLASH_WRITING 2
  686. struct dma_pool *chap_dma_pool;
  687. uint8_t *chap_list; /* CHAP table cache */
  688. struct mutex chap_sem;
  689. #define CHAP_DMA_BLOCK_SIZE 512
  690. struct workqueue_struct *task_wq;
  691. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  692. #define SYSFS_FLAG_FW_SEL_BOOT 2
  693. struct iscsi_boot_kset *boot_kset;
  694. struct ql4_boot_tgt_info boot_tgt;
  695. uint16_t phy_port_num;
  696. uint16_t phy_port_cnt;
  697. uint16_t iscsi_pci_func_cnt;
  698. uint8_t model_name[16];
  699. struct completion disable_acb_comp;
  700. struct dma_pool *fw_ddb_dma_pool;
  701. #define DDB_DMA_BLOCK_SIZE 512
  702. uint16_t pri_ddb_idx;
  703. uint16_t sec_ddb_idx;
  704. int is_reset;
  705. uint16_t temperature;
  706. /* event work list */
  707. struct list_head work_list;
  708. spinlock_t work_lock;
  709. /* mbox iocb */
  710. #define MAX_MRB 128
  711. struct mrb *active_mrb_array[MAX_MRB];
  712. uint32_t mrb_index;
  713. uint32_t *reg_tbl;
  714. struct qla4_83xx_reset_template reset_tmplt;
  715. struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
  716. for ISP8324 and
  717. and ISP8042 */
  718. uint32_t pf_bit;
  719. struct qla4_83xx_idc_information idc_info;
  720. struct addr_ctrl_blk *saved_acb;
  721. int notify_idc_comp;
  722. int notify_link_up_comp;
  723. int idc_extend_tmo;
  724. struct completion idc_comp;
  725. struct completion link_up_comp;
  726. };
  727. struct ql4_task_data {
  728. struct scsi_qla_host *ha;
  729. uint8_t iocb_req_cnt;
  730. dma_addr_t data_dma;
  731. void *req_buffer;
  732. dma_addr_t req_dma;
  733. uint32_t req_len;
  734. void *resp_buffer;
  735. dma_addr_t resp_dma;
  736. uint32_t resp_len;
  737. struct iscsi_task *task;
  738. struct passthru_status sts;
  739. struct work_struct task_work;
  740. };
  741. struct qla_endpoint {
  742. struct Scsi_Host *host;
  743. struct sockaddr_storage dst_addr;
  744. };
  745. struct qla_conn {
  746. struct qla_endpoint *qla_ep;
  747. };
  748. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  749. {
  750. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  751. }
  752. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  753. {
  754. return ((ha->ip_config.ipv6_options &
  755. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  756. }
  757. static inline int is_qla4010(struct scsi_qla_host *ha)
  758. {
  759. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  760. }
  761. static inline int is_qla4022(struct scsi_qla_host *ha)
  762. {
  763. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  764. }
  765. static inline int is_qla4032(struct scsi_qla_host *ha)
  766. {
  767. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  768. }
  769. static inline int is_qla40XX(struct scsi_qla_host *ha)
  770. {
  771. return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
  772. }
  773. static inline int is_qla8022(struct scsi_qla_host *ha)
  774. {
  775. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  776. }
  777. static inline int is_qla8032(struct scsi_qla_host *ha)
  778. {
  779. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
  780. }
  781. static inline int is_qla8042(struct scsi_qla_host *ha)
  782. {
  783. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042;
  784. }
  785. static inline int is_qla80XX(struct scsi_qla_host *ha)
  786. {
  787. return is_qla8022(ha) || is_qla8032(ha) || is_qla8042(ha);
  788. }
  789. static inline int is_aer_supported(struct scsi_qla_host *ha)
  790. {
  791. return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
  792. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324) ||
  793. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042));
  794. }
  795. static inline int adapter_up(struct scsi_qla_host *ha)
  796. {
  797. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  798. (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
  799. (!test_bit(AF_LOOPBACK, &ha->flags));
  800. }
  801. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  802. {
  803. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  804. }
  805. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  806. {
  807. return (is_qla4010(ha) ?
  808. &ha->reg->u1.isp4010.nvram :
  809. &ha->reg->u1.isp4022.semaphore);
  810. }
  811. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  812. {
  813. return (is_qla4010(ha) ?
  814. &ha->reg->u1.isp4010.nvram :
  815. &ha->reg->u1.isp4022.nvram);
  816. }
  817. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  818. {
  819. return (is_qla4010(ha) ?
  820. &ha->reg->u2.isp4010.ext_hw_conf :
  821. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  822. }
  823. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  824. {
  825. return (is_qla4010(ha) ?
  826. &ha->reg->u2.isp4010.port_status :
  827. &ha->reg->u2.isp4022.p0.port_status);
  828. }
  829. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  830. {
  831. return (is_qla4010(ha) ?
  832. &ha->reg->u2.isp4010.port_ctrl :
  833. &ha->reg->u2.isp4022.p0.port_ctrl);
  834. }
  835. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  836. {
  837. return (is_qla4010(ha) ?
  838. &ha->reg->u2.isp4010.port_err_status :
  839. &ha->reg->u2.isp4022.p0.port_err_status);
  840. }
  841. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  842. {
  843. return (is_qla4010(ha) ?
  844. &ha->reg->u2.isp4010.gp_out :
  845. &ha->reg->u2.isp4022.p0.gp_out);
  846. }
  847. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  848. {
  849. return (is_qla4010(ha) ?
  850. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  851. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  852. }
  853. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  854. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  855. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  856. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  857. {
  858. if (is_qla4010(a))
  859. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  860. QL4010_FLASH_SEM_BITS);
  861. else
  862. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  863. (QL4022_RESOURCE_BITS_BASE_CODE |
  864. (a->mac_index)) << 13);
  865. }
  866. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  867. {
  868. if (is_qla4010(a))
  869. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  870. else
  871. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  872. }
  873. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  874. {
  875. if (is_qla4010(a))
  876. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  877. QL4010_NVRAM_SEM_BITS);
  878. else
  879. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  880. (QL4022_RESOURCE_BITS_BASE_CODE |
  881. (a->mac_index)) << 10);
  882. }
  883. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  884. {
  885. if (is_qla4010(a))
  886. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  887. else
  888. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  889. }
  890. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  891. {
  892. if (is_qla4010(a))
  893. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  894. QL4010_DRVR_SEM_BITS);
  895. else
  896. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  897. (QL4022_RESOURCE_BITS_BASE_CODE |
  898. (a->mac_index)) << 1);
  899. }
  900. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  901. {
  902. if (is_qla4010(a))
  903. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  904. else
  905. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  906. }
  907. static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
  908. {
  909. return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
  910. test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
  911. test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
  912. test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
  913. test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
  914. test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
  915. }
  916. static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
  917. const uint32_t crb_reg)
  918. {
  919. return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
  920. }
  921. static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
  922. const uint32_t crb_reg,
  923. const uint32_t value)
  924. {
  925. ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
  926. }
  927. /*---------------------------------------------------------------------------*/
  928. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  929. #define INIT_ADAPTER 0
  930. #define RESET_ADAPTER 1
  931. #define PRESERVE_DDB_LIST 0
  932. #define REBUILD_DDB_LIST 1
  933. /* Defines for process_aen() */
  934. #define PROCESS_ALL_AENS 0
  935. #define FLUSH_DDB_CHANGED_AENS 1
  936. /* Defines for udev events */
  937. #define QL4_UEVENT_CODE_FW_DUMP 0
  938. #endif /*_QLA4XXX_H */