qla_nx2.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_NX2_H
  8. #define __QLA_NX2_H
  9. #define QSNT_ACK_TOV 30
  10. #define INTENT_TO_RECOVER 0x01
  11. #define PROCEED_TO_RECOVER 0x02
  12. #define IDC_LOCK_RECOVERY_OWNER_MASK 0x3C
  13. #define IDC_LOCK_RECOVERY_STATE_MASK 0x3
  14. #define IDC_LOCK_RECOVERY_STATE_SHIFT_BITS 2
  15. #define QLA8044_DRV_LOCK_MSLEEP 200
  16. #define QLA8044_ADDR_DDR_NET (0x0000000000000000ULL)
  17. #define QLA8044_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
  18. #define MD_MIU_TEST_AGT_WRDATA_LO 0x410000A0
  19. #define MD_MIU_TEST_AGT_WRDATA_HI 0x410000A4
  20. #define MD_MIU_TEST_AGT_WRDATA_ULO 0x410000B0
  21. #define MD_MIU_TEST_AGT_WRDATA_UHI 0x410000B4
  22. #define MD_MIU_TEST_AGT_RDDATA_LO 0x410000A8
  23. #define MD_MIU_TEST_AGT_RDDATA_HI 0x410000AC
  24. #define MD_MIU_TEST_AGT_RDDATA_ULO 0x410000B8
  25. #define MD_MIU_TEST_AGT_RDDATA_UHI 0x410000BC
  26. /* MIU_TEST_AGT_CTRL flags. work for SIU as well */
  27. #define MIU_TA_CTL_WRITE_ENABLE (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE)
  28. #define MIU_TA_CTL_WRITE_START (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE | \
  29. MIU_TA_CTL_START)
  30. #define MIU_TA_CTL_START_ENABLE (MIU_TA_CTL_START | MIU_TA_CTL_ENABLE)
  31. /* Imbus address bit used to indicate a host address. This bit is
  32. * eliminated by the pcie bar and bar select before presentation
  33. * over pcie. */
  34. /* host memory via IMBUS */
  35. #define QLA8044_P2_ADDR_PCIE (0x0000000800000000ULL)
  36. #define QLA8044_P3_ADDR_PCIE (0x0000008000000000ULL)
  37. #define QLA8044_ADDR_PCIE_MAX (0x0000000FFFFFFFFFULL)
  38. #define QLA8044_ADDR_OCM0 (0x0000000200000000ULL)
  39. #define QLA8044_ADDR_OCM0_MAX (0x00000002000fffffULL)
  40. #define QLA8044_ADDR_OCM1 (0x0000000200400000ULL)
  41. #define QLA8044_ADDR_OCM1_MAX (0x00000002004fffffULL)
  42. #define QLA8044_ADDR_QDR_NET (0x0000000300000000ULL)
  43. #define QLA8044_P2_ADDR_QDR_NET_MAX (0x00000003001fffffULL)
  44. #define QLA8044_P3_ADDR_QDR_NET_MAX (0x0000000303ffffffULL)
  45. #define QLA8044_ADDR_QDR_NET_MAX (0x0000000307ffffffULL)
  46. #define QLA8044_PCI_CRBSPACE ((unsigned long)0x06000000)
  47. #define QLA8044_PCI_DIRECT_CRB ((unsigned long)0x04400000)
  48. #define QLA8044_PCI_CAMQM ((unsigned long)0x04800000)
  49. #define QLA8044_PCI_CAMQM_MAX ((unsigned long)0x04ffffff)
  50. #define QLA8044_PCI_DDR_NET ((unsigned long)0x00000000)
  51. #define QLA8044_PCI_QDR_NET ((unsigned long)0x04000000)
  52. #define QLA8044_PCI_QDR_NET_MAX ((unsigned long)0x043fffff)
  53. /* PCI Windowing for DDR regions. */
  54. #define QLA8044_ADDR_IN_RANGE(addr, low, high) \
  55. (((addr) <= (high)) && ((addr) >= (low)))
  56. /* Indirectly Mapped Registers */
  57. #define QLA8044_FLASH_SPI_STATUS 0x2808E010
  58. #define QLA8044_FLASH_SPI_CONTROL 0x2808E014
  59. #define QLA8044_FLASH_STATUS 0x42100004
  60. #define QLA8044_FLASH_CONTROL 0x42110004
  61. #define QLA8044_FLASH_ADDR 0x42110008
  62. #define QLA8044_FLASH_WRDATA 0x4211000C
  63. #define QLA8044_FLASH_RDDATA 0x42110018
  64. #define QLA8044_FLASH_DIRECT_WINDOW 0x42110030
  65. #define QLA8044_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
  66. /* Flash access regs */
  67. #define QLA8044_FLASH_LOCK 0x3850
  68. #define QLA8044_FLASH_UNLOCK 0x3854
  69. #define QLA8044_FLASH_LOCK_ID 0x3500
  70. /* Driver Lock regs */
  71. #define QLA8044_DRV_LOCK 0x3868
  72. #define QLA8044_DRV_UNLOCK 0x386C
  73. #define QLA8044_DRV_LOCK_ID 0x3504
  74. #define QLA8044_DRV_LOCKRECOVERY 0x379C
  75. /* IDC version */
  76. #define QLA8044_IDC_VER_MAJ_VALUE 0x1
  77. #define QLA8044_IDC_VER_MIN_VALUE 0x0
  78. /* IDC Registers : Driver Coexistence Defines */
  79. #define QLA8044_CRB_IDC_VER_MAJOR 0x3780
  80. #define QLA8044_CRB_IDC_VER_MINOR 0x3798
  81. #define QLA8044_IDC_DRV_AUDIT 0x3794
  82. #define QLA8044_SRE_SHIM_CONTROL 0x0D200284
  83. #define QLA8044_PORT0_RXB_PAUSE_THRS 0x0B2003A4
  84. #define QLA8044_PORT1_RXB_PAUSE_THRS 0x0B2013A4
  85. #define QLA8044_PORT0_RXB_TC_MAX_CELL 0x0B200388
  86. #define QLA8044_PORT1_RXB_TC_MAX_CELL 0x0B201388
  87. #define QLA8044_PORT0_RXB_TC_STATS 0x0B20039C
  88. #define QLA8044_PORT1_RXB_TC_STATS 0x0B20139C
  89. #define QLA8044_PORT2_IFB_PAUSE_THRS 0x0B200704
  90. #define QLA8044_PORT3_IFB_PAUSE_THRS 0x0B201704
  91. /* set value to pause threshold value */
  92. #define QLA8044_SET_PAUSE_VAL 0x0
  93. #define QLA8044_SET_TC_MAX_CELL_VAL 0x03FF03FF
  94. #define QLA8044_PEG_HALT_STATUS1 0x34A8
  95. #define QLA8044_PEG_HALT_STATUS2 0x34AC
  96. #define QLA8044_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */
  97. #define QLA8044_FW_CAPABILITIES 0x3528
  98. #define QLA8044_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */
  99. #define QLA8044_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */
  100. #define QLA8044_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */
  101. #define QLA8044_CRB_DRV_SCRATCH 0x3548
  102. #define QLA8044_CRB_DEV_PART_INFO1 0x37E0
  103. #define QLA8044_CRB_DEV_PART_INFO2 0x37E4
  104. #define QLA8044_FW_VER_MAJOR 0x3550
  105. #define QLA8044_FW_VER_MINOR 0x3554
  106. #define QLA8044_FW_VER_SUB 0x3558
  107. #define QLA8044_NPAR_STATE 0x359C
  108. #define QLA8044_FW_IMAGE_VALID 0x35FC
  109. #define QLA8044_CMDPEG_STATE 0x3650
  110. #define QLA8044_ASIC_TEMP 0x37B4
  111. #define QLA8044_FW_API 0x356C
  112. #define QLA8044_DRV_OP_MODE 0x3570
  113. #define QLA8044_CRB_WIN_BASE 0x3800
  114. #define QLA8044_CRB_WIN_FUNC(f) (QLA8044_CRB_WIN_BASE+((f)*4))
  115. #define QLA8044_SEM_LOCK_BASE 0x3840
  116. #define QLA8044_SEM_UNLOCK_BASE 0x3844
  117. #define QLA8044_SEM_LOCK_FUNC(f) (QLA8044_SEM_LOCK_BASE+((f)*8))
  118. #define QLA8044_SEM_UNLOCK_FUNC(f) (QLA8044_SEM_UNLOCK_BASE+((f)*8))
  119. #define QLA8044_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
  120. #define QLA8044_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
  121. #define QLA8044_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4))
  122. #define QLA8044_LINK_SPEED_FACTOR 10
  123. #define QLA8044_FUN7_ACTIVE_INDEX 0x80
  124. /* FLASH API Defines */
  125. #define QLA8044_FLASH_MAX_WAIT_USEC 100
  126. #define QLA8044_FLASH_LOCK_TIMEOUT 10000
  127. #define QLA8044_FLASH_SECTOR_SIZE 65536
  128. #define QLA8044_DRV_LOCK_TIMEOUT 2000
  129. #define QLA8044_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
  130. #define QLA8044_FLASH_WRITE_CMD 0xdacdacda
  131. #define QLA8044_FLASH_BUFFER_WRITE_CMD 0xcadcadca
  132. #define QLA8044_FLASH_READ_RETRY_COUNT 2000
  133. #define QLA8044_FLASH_STATUS_READY 0x6
  134. #define QLA8044_FLASH_BUFFER_WRITE_MIN 2
  135. #define QLA8044_FLASH_BUFFER_WRITE_MAX 64
  136. #define QLA8044_FLASH_STATUS_REG_POLL_DELAY 1
  137. #define QLA8044_ERASE_MODE 1
  138. #define QLA8044_WRITE_MODE 2
  139. #define QLA8044_DWORD_WRITE_MODE 3
  140. #define QLA8044_GLOBAL_RESET 0x38CC
  141. #define QLA8044_WILDCARD 0x38F0
  142. #define QLA8044_INFORMANT 0x38FC
  143. #define QLA8044_HOST_MBX_CTRL 0x3038
  144. #define QLA8044_FW_MBX_CTRL 0x303C
  145. #define QLA8044_BOOTLOADER_ADDR 0x355C
  146. #define QLA8044_BOOTLOADER_SIZE 0x3560
  147. #define QLA8044_FW_IMAGE_ADDR 0x3564
  148. #define QLA8044_MBX_INTR_ENABLE 0x1000
  149. #define QLA8044_MBX_INTR_MASK 0x1200
  150. /* IDC Control Register bit defines */
  151. #define DONTRESET_BIT0 0x1
  152. #define GRACEFUL_RESET_BIT1 0x2
  153. /* ISP8044 PEG_HALT_STATUS1 bits */
  154. #define QLA8044_HALT_STATUS_INFORMATIONAL (0x1 << 29)
  155. #define QLA8044_HALT_STATUS_FW_RESET (0x2 << 29)
  156. #define QLA8044_HALT_STATUS_UNRECOVERABLE (0x4 << 29)
  157. /* Firmware image definitions */
  158. #define QLA8044_BOOTLOADER_FLASH_ADDR 0x10000
  159. #define QLA8044_BOOT_FROM_FLASH 0
  160. #define QLA8044_IDC_PARAM_ADDR 0x3e8020
  161. /* FLASH related definitions */
  162. #define QLA8044_OPTROM_BURST_SIZE 0x100
  163. #define QLA8044_MAX_OPTROM_BURST_DWORDS (QLA8044_OPTROM_BURST_SIZE / 4)
  164. #define QLA8044_MIN_OPTROM_BURST_DWORDS 2
  165. #define QLA8044_SECTOR_SIZE (64 * 1024)
  166. #define QLA8044_FLASH_SPI_CTL 0x4
  167. #define QLA8044_FLASH_FIRST_TEMP_VAL 0x00800000
  168. #define QLA8044_FLASH_SECOND_TEMP_VAL 0x00800001
  169. #define QLA8044_FLASH_FIRST_MS_PATTERN 0x43
  170. #define QLA8044_FLASH_SECOND_MS_PATTERN 0x7F
  171. #define QLA8044_FLASH_LAST_MS_PATTERN 0x7D
  172. #define QLA8044_FLASH_STATUS_WRITE_DEF_SIG 0xFD0100
  173. #define QLA8044_FLASH_SECOND_ERASE_MS_VAL 0x5
  174. #define QLA8044_FLASH_ERASE_SIG 0xFD0300
  175. #define QLA8044_FLASH_LAST_ERASE_MS_VAL 0x3D
  176. /* Reset template definitions */
  177. #define QLA8044_MAX_RESET_SEQ_ENTRIES 16
  178. #define QLA8044_RESTART_TEMPLATE_SIZE 0x2000
  179. #define QLA8044_RESET_TEMPLATE_ADDR 0x4F0000
  180. #define QLA8044_RESET_SEQ_VERSION 0x0101
  181. /* Reset template entry opcodes */
  182. #define OPCODE_NOP 0x0000
  183. #define OPCODE_WRITE_LIST 0x0001
  184. #define OPCODE_READ_WRITE_LIST 0x0002
  185. #define OPCODE_POLL_LIST 0x0004
  186. #define OPCODE_POLL_WRITE_LIST 0x0008
  187. #define OPCODE_READ_MODIFY_WRITE 0x0010
  188. #define OPCODE_SEQ_PAUSE 0x0020
  189. #define OPCODE_SEQ_END 0x0040
  190. #define OPCODE_TMPL_END 0x0080
  191. #define OPCODE_POLL_READ_LIST 0x0100
  192. /* Template Header */
  193. #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE
  194. #define QLA8044_IDC_DRV_CTRL 0x3790
  195. #define AF_8044_NO_FW_DUMP 27 /* 0x08000000 */
  196. #define MINIDUMP_SIZE_36K 36864
  197. struct qla8044_reset_template_hdr {
  198. uint16_t version;
  199. uint16_t signature;
  200. uint16_t size;
  201. uint16_t entries;
  202. uint16_t hdr_size;
  203. uint16_t checksum;
  204. uint16_t init_seq_offset;
  205. uint16_t start_seq_offset;
  206. } __packed;
  207. /* Common Entry Header. */
  208. struct qla8044_reset_entry_hdr {
  209. uint16_t cmd;
  210. uint16_t size;
  211. uint16_t count;
  212. uint16_t delay;
  213. } __packed;
  214. /* Generic poll entry type. */
  215. struct qla8044_poll {
  216. uint32_t test_mask;
  217. uint32_t test_value;
  218. } __packed;
  219. /* Read modify write entry type. */
  220. struct qla8044_rmw {
  221. uint32_t test_mask;
  222. uint32_t xor_value;
  223. uint32_t or_value;
  224. uint8_t shl;
  225. uint8_t shr;
  226. uint8_t index_a;
  227. uint8_t rsvd;
  228. } __packed;
  229. /* Generic Entry Item with 2 DWords. */
  230. struct qla8044_entry {
  231. uint32_t arg1;
  232. uint32_t arg2;
  233. } __packed;
  234. /* Generic Entry Item with 4 DWords.*/
  235. struct qla8044_quad_entry {
  236. uint32_t dr_addr;
  237. uint32_t dr_value;
  238. uint32_t ar_addr;
  239. uint32_t ar_value;
  240. } __packed;
  241. struct qla8044_reset_template {
  242. int seq_index;
  243. int seq_error;
  244. int array_index;
  245. uint32_t array[QLA8044_MAX_RESET_SEQ_ENTRIES];
  246. uint8_t *buff;
  247. uint8_t *stop_offset;
  248. uint8_t *start_offset;
  249. uint8_t *init_offset;
  250. struct qla8044_reset_template_hdr *hdr;
  251. uint8_t seq_end;
  252. uint8_t template_end;
  253. };
  254. /* Driver_code is for driver to write some info about the entry
  255. * currently not used.
  256. */
  257. struct qla8044_minidump_entry_hdr {
  258. uint32_t entry_type;
  259. uint32_t entry_size;
  260. uint32_t entry_capture_size;
  261. struct {
  262. uint8_t entry_capture_mask;
  263. uint8_t entry_code;
  264. uint8_t driver_code;
  265. uint8_t driver_flags;
  266. } d_ctrl;
  267. } __packed;
  268. /* Read CRB entry header */
  269. struct qla8044_minidump_entry_crb {
  270. struct qla8044_minidump_entry_hdr h;
  271. uint32_t addr;
  272. struct {
  273. uint8_t addr_stride;
  274. uint8_t state_index_a;
  275. uint16_t poll_timeout;
  276. } crb_strd;
  277. uint32_t data_size;
  278. uint32_t op_count;
  279. struct {
  280. uint8_t opcode;
  281. uint8_t state_index_v;
  282. uint8_t shl;
  283. uint8_t shr;
  284. } crb_ctrl;
  285. uint32_t value_1;
  286. uint32_t value_2;
  287. uint32_t value_3;
  288. } __packed;
  289. struct qla8044_minidump_entry_cache {
  290. struct qla8044_minidump_entry_hdr h;
  291. uint32_t tag_reg_addr;
  292. struct {
  293. uint16_t tag_value_stride;
  294. uint16_t init_tag_value;
  295. } addr_ctrl;
  296. uint32_t data_size;
  297. uint32_t op_count;
  298. uint32_t control_addr;
  299. struct {
  300. uint16_t write_value;
  301. uint8_t poll_mask;
  302. uint8_t poll_wait;
  303. } cache_ctrl;
  304. uint32_t read_addr;
  305. struct {
  306. uint8_t read_addr_stride;
  307. uint8_t read_addr_cnt;
  308. uint16_t rsvd_1;
  309. } read_ctrl;
  310. } __packed;
  311. /* Read OCM */
  312. struct qla8044_minidump_entry_rdocm {
  313. struct qla8044_minidump_entry_hdr h;
  314. uint32_t rsvd_0;
  315. uint32_t rsvd_1;
  316. uint32_t data_size;
  317. uint32_t op_count;
  318. uint32_t rsvd_2;
  319. uint32_t rsvd_3;
  320. uint32_t read_addr;
  321. uint32_t read_addr_stride;
  322. } __packed;
  323. /* Read Memory */
  324. struct qla8044_minidump_entry_rdmem {
  325. struct qla8044_minidump_entry_hdr h;
  326. uint32_t rsvd[6];
  327. uint32_t read_addr;
  328. uint32_t read_data_size;
  329. };
  330. /* Read Memory: For Pex-DMA */
  331. struct qla8044_minidump_entry_rdmem_pex_dma {
  332. struct qla8044_minidump_entry_hdr h;
  333. uint32_t desc_card_addr;
  334. uint16_t dma_desc_cmd;
  335. uint8_t rsvd[2];
  336. uint32_t start_dma_cmd;
  337. uint8_t rsvd2[12];
  338. uint32_t read_addr;
  339. uint32_t read_data_size;
  340. } __packed;
  341. /* Read ROM */
  342. struct qla8044_minidump_entry_rdrom {
  343. struct qla8044_minidump_entry_hdr h;
  344. uint32_t rsvd[6];
  345. uint32_t read_addr;
  346. uint32_t read_data_size;
  347. } __packed;
  348. /* Mux entry */
  349. struct qla8044_minidump_entry_mux {
  350. struct qla8044_minidump_entry_hdr h;
  351. uint32_t select_addr;
  352. uint32_t rsvd_0;
  353. uint32_t data_size;
  354. uint32_t op_count;
  355. uint32_t select_value;
  356. uint32_t select_value_stride;
  357. uint32_t read_addr;
  358. uint32_t rsvd_1;
  359. } __packed;
  360. /* Queue entry */
  361. struct qla8044_minidump_entry_queue {
  362. struct qla8044_minidump_entry_hdr h;
  363. uint32_t select_addr;
  364. struct {
  365. uint16_t queue_id_stride;
  366. uint16_t rsvd_0;
  367. } q_strd;
  368. uint32_t data_size;
  369. uint32_t op_count;
  370. uint32_t rsvd_1;
  371. uint32_t rsvd_2;
  372. uint32_t read_addr;
  373. struct {
  374. uint8_t read_addr_stride;
  375. uint8_t read_addr_cnt;
  376. uint16_t rsvd_3;
  377. } rd_strd;
  378. } __packed;
  379. /* POLLRD Entry */
  380. struct qla8044_minidump_entry_pollrd {
  381. struct qla8044_minidump_entry_hdr h;
  382. uint32_t select_addr;
  383. uint32_t read_addr;
  384. uint32_t select_value;
  385. uint16_t select_value_stride;
  386. uint16_t op_count;
  387. uint32_t poll_wait;
  388. uint32_t poll_mask;
  389. uint32_t data_size;
  390. uint32_t rsvd_1;
  391. } __packed;
  392. struct qla8044_minidump_entry_rddfe {
  393. struct qla8044_minidump_entry_hdr h;
  394. uint32_t addr_1;
  395. uint32_t value;
  396. uint8_t stride;
  397. uint8_t stride2;
  398. uint16_t count;
  399. uint32_t poll;
  400. uint32_t mask;
  401. uint32_t modify_mask;
  402. uint32_t data_size;
  403. uint32_t rsvd;
  404. } __packed;
  405. struct qla8044_minidump_entry_rdmdio {
  406. struct qla8044_minidump_entry_hdr h;
  407. uint32_t addr_1;
  408. uint32_t addr_2;
  409. uint32_t value_1;
  410. uint8_t stride_1;
  411. uint8_t stride_2;
  412. uint16_t count;
  413. uint32_t poll;
  414. uint32_t mask;
  415. uint32_t value_2;
  416. uint32_t data_size;
  417. } __packed;
  418. struct qla8044_minidump_entry_pollwr {
  419. struct qla8044_minidump_entry_hdr h;
  420. uint32_t addr_1;
  421. uint32_t addr_2;
  422. uint32_t value_1;
  423. uint32_t value_2;
  424. uint32_t poll;
  425. uint32_t mask;
  426. uint32_t data_size;
  427. uint32_t rsvd;
  428. } __packed;
  429. /* RDMUX2 Entry */
  430. struct qla8044_minidump_entry_rdmux2 {
  431. struct qla8044_minidump_entry_hdr h;
  432. uint32_t select_addr_1;
  433. uint32_t select_addr_2;
  434. uint32_t select_value_1;
  435. uint32_t select_value_2;
  436. uint32_t op_count;
  437. uint32_t select_value_mask;
  438. uint32_t read_addr;
  439. uint8_t select_value_stride;
  440. uint8_t data_size;
  441. uint8_t rsvd[2];
  442. } __packed;
  443. /* POLLRDMWR Entry */
  444. struct qla8044_minidump_entry_pollrdmwr {
  445. struct qla8044_minidump_entry_hdr h;
  446. uint32_t addr_1;
  447. uint32_t addr_2;
  448. uint32_t value_1;
  449. uint32_t value_2;
  450. uint32_t poll_wait;
  451. uint32_t poll_mask;
  452. uint32_t modify_mask;
  453. uint32_t data_size;
  454. } __packed;
  455. /* IDC additional information */
  456. struct qla8044_idc_information {
  457. uint32_t request_desc; /* IDC request descriptor */
  458. uint32_t info1; /* IDC additional info */
  459. uint32_t info2; /* IDC additional info */
  460. uint32_t info3; /* IDC additional info */
  461. } __packed;
  462. enum qla_regs {
  463. QLA8044_PEG_HALT_STATUS1_INDEX = 0,
  464. QLA8044_PEG_HALT_STATUS2_INDEX,
  465. QLA8044_PEG_ALIVE_COUNTER_INDEX,
  466. QLA8044_CRB_DRV_ACTIVE_INDEX,
  467. QLA8044_CRB_DEV_STATE_INDEX,
  468. QLA8044_CRB_DRV_STATE_INDEX,
  469. QLA8044_CRB_DRV_SCRATCH_INDEX,
  470. QLA8044_CRB_DEV_PART_INFO_INDEX,
  471. QLA8044_CRB_DRV_IDC_VERSION_INDEX,
  472. QLA8044_FW_VERSION_MAJOR_INDEX,
  473. QLA8044_FW_VERSION_MINOR_INDEX,
  474. QLA8044_FW_VERSION_SUB_INDEX,
  475. QLA8044_CRB_CMDPEG_STATE_INDEX,
  476. QLA8044_CRB_TEMP_STATE_INDEX,
  477. } __packed;
  478. #define CRB_REG_INDEX_MAX 14
  479. #define CRB_CMDPEG_CHECK_RETRY_COUNT 60
  480. #define CRB_CMDPEG_CHECK_DELAY 500
  481. static const uint32_t qla8044_reg_tbl[] = {
  482. QLA8044_PEG_HALT_STATUS1,
  483. QLA8044_PEG_HALT_STATUS2,
  484. QLA8044_PEG_ALIVE_COUNTER,
  485. QLA8044_CRB_DRV_ACTIVE,
  486. QLA8044_CRB_DEV_STATE,
  487. QLA8044_CRB_DRV_STATE,
  488. QLA8044_CRB_DRV_SCRATCH,
  489. QLA8044_CRB_DEV_PART_INFO1,
  490. QLA8044_CRB_IDC_VER_MAJOR,
  491. QLA8044_FW_VER_MAJOR,
  492. QLA8044_FW_VER_MINOR,
  493. QLA8044_FW_VER_SUB,
  494. QLA8044_CMDPEG_STATE,
  495. QLA8044_ASIC_TEMP,
  496. };
  497. /* MiniDump Structures */
  498. /* Driver_code is for driver to write some info about the entry
  499. * currently not used.
  500. */
  501. #define QLA8044_SS_OCM_WNDREG_INDEX 3
  502. #define QLA8044_DBG_STATE_ARRAY_LEN 16
  503. #define QLA8044_DBG_CAP_SIZE_ARRAY_LEN 8
  504. #define QLA8044_DBG_RSVD_ARRAY_LEN 8
  505. #define QLA8044_DBG_OCM_WNDREG_ARRAY_LEN 16
  506. #define QLA8044_SS_PCI_INDEX 0
  507. #define QLA8044_RDDFE 38
  508. #define QLA8044_RDMDIO 39
  509. #define QLA8044_POLLWR 40
  510. struct qla8044_minidump_template_hdr {
  511. uint32_t entry_type;
  512. uint32_t first_entry_offset;
  513. uint32_t size_of_template;
  514. uint32_t capture_debug_level;
  515. uint32_t num_of_entries;
  516. uint32_t version;
  517. uint32_t driver_timestamp;
  518. uint32_t checksum;
  519. uint32_t driver_capture_mask;
  520. uint32_t driver_info_word2;
  521. uint32_t driver_info_word3;
  522. uint32_t driver_info_word4;
  523. uint32_t saved_state_array[QLA8044_DBG_STATE_ARRAY_LEN];
  524. uint32_t capture_size_array[QLA8044_DBG_CAP_SIZE_ARRAY_LEN];
  525. uint32_t ocm_window_reg[QLA8044_DBG_OCM_WNDREG_ARRAY_LEN];
  526. };
  527. struct qla8044_pex_dma_descriptor {
  528. struct {
  529. uint32_t read_data_size; /* 0-23: size, 24-31: rsvd */
  530. uint8_t rsvd[2];
  531. uint16_t dma_desc_cmd;
  532. } cmd;
  533. uint64_t src_addr;
  534. uint64_t dma_bus_addr; /*0-3: desc-cmd, 4-7: pci-func, 8-15: desc-cmd*/
  535. uint8_t rsvd[24];
  536. } __packed;
  537. #endif