qla_mbx.c 134 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval, i;
  34. unsigned long flags = 0;
  35. device_reg_t *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. uint16_t __iomem *mbx_reg;
  44. unsigned long wait_time;
  45. struct qla_hw_data *ha = vha->hw;
  46. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  47. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  48. if (ha->pdev->error_state > pci_channel_io_frozen) {
  49. ql_log(ql_log_warn, vha, 0x1001,
  50. "error_state is greater than pci_channel_io_frozen, "
  51. "exiting.\n");
  52. return QLA_FUNCTION_TIMEOUT;
  53. }
  54. if (vha->device_flags & DFLG_DEV_FAILED) {
  55. ql_log(ql_log_warn, vha, 0x1002,
  56. "Device in failed state, exiting.\n");
  57. return QLA_FUNCTION_TIMEOUT;
  58. }
  59. reg = ha->iobase;
  60. io_lock_on = base_vha->flags.init_done;
  61. rval = QLA_SUCCESS;
  62. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  63. if (ha->flags.pci_channel_io_perm_failure) {
  64. ql_log(ql_log_warn, vha, 0x1003,
  65. "Perm failure on EEH timeout MBX, exiting.\n");
  66. return QLA_FUNCTION_TIMEOUT;
  67. }
  68. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  69. /* Setting Link-Down error */
  70. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  71. ql_log(ql_log_warn, vha, 0x1004,
  72. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  73. return QLA_FUNCTION_TIMEOUT;
  74. }
  75. /*
  76. * Wait for active mailbox commands to finish by waiting at most tov
  77. * seconds. This is to serialize actual issuing of mailbox cmds during
  78. * non ISP abort time.
  79. */
  80. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  81. /* Timeout occurred. Return error. */
  82. ql_log(ql_log_warn, vha, 0x1005,
  83. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  84. mcp->mb[0]);
  85. return QLA_FUNCTION_TIMEOUT;
  86. }
  87. ha->flags.mbox_busy = 1;
  88. /* Save mailbox command for debug */
  89. ha->mcp = mcp;
  90. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  91. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  92. spin_lock_irqsave(&ha->hardware_lock, flags);
  93. /* Load mailbox registers. */
  94. if (IS_P3P_TYPE(ha))
  95. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  96. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  97. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  98. else
  99. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  100. iptr = mcp->mb;
  101. command = mcp->mb[0];
  102. mboxes = mcp->out_mb;
  103. ql_dbg(ql_dbg_mbx, vha, 0x1111,
  104. "Mailbox registers (OUT):\n");
  105. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  106. if (IS_QLA2200(ha) && cnt == 8)
  107. optr =
  108. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  109. if (mboxes & BIT_0) {
  110. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  111. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  112. WRT_REG_WORD(optr, *iptr);
  113. }
  114. mboxes >>= 1;
  115. optr++;
  116. iptr++;
  117. }
  118. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  119. "I/O Address = %p.\n", optr);
  120. /* Issue set host interrupt command to send cmd out. */
  121. ha->flags.mbox_int = 0;
  122. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  123. /* Unlock mbx registers and wait for interrupt */
  124. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  125. "Going to unlock irq & waiting for interrupts. "
  126. "jiffies=%lx.\n", jiffies);
  127. /* Wait for mbx cmd completion until timeout */
  128. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  129. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  130. if (IS_P3P_TYPE(ha)) {
  131. if (RD_REG_DWORD(&reg->isp82.hint) &
  132. HINT_MBX_INT_PENDING) {
  133. spin_unlock_irqrestore(&ha->hardware_lock,
  134. flags);
  135. ha->flags.mbox_busy = 0;
  136. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  137. "Pending mailbox timeout, exiting.\n");
  138. rval = QLA_FUNCTION_TIMEOUT;
  139. goto premature_exit;
  140. }
  141. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  142. } else if (IS_FWI2_CAPABLE(ha))
  143. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  144. else
  145. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  146. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  147. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  148. mcp->tov * HZ)) {
  149. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  150. "cmd=%x Timeout.\n", command);
  151. spin_lock_irqsave(&ha->hardware_lock, flags);
  152. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  153. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  154. }
  155. } else {
  156. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  157. "Cmd=%x Polling Mode.\n", command);
  158. if (IS_P3P_TYPE(ha)) {
  159. if (RD_REG_DWORD(&reg->isp82.hint) &
  160. HINT_MBX_INT_PENDING) {
  161. spin_unlock_irqrestore(&ha->hardware_lock,
  162. flags);
  163. ha->flags.mbox_busy = 0;
  164. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  165. "Pending mailbox timeout, exiting.\n");
  166. rval = QLA_FUNCTION_TIMEOUT;
  167. goto premature_exit;
  168. }
  169. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  170. } else if (IS_FWI2_CAPABLE(ha))
  171. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  172. else
  173. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  174. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  175. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  176. while (!ha->flags.mbox_int) {
  177. if (time_after(jiffies, wait_time))
  178. break;
  179. /* Check for pending interrupts. */
  180. qla2x00_poll(ha->rsp_q_map[0]);
  181. if (!ha->flags.mbox_int &&
  182. !(IS_QLA2200(ha) &&
  183. command == MBC_LOAD_RISC_RAM_EXTENDED))
  184. msleep(10);
  185. } /* while */
  186. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  187. "Waited %d sec.\n",
  188. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  189. }
  190. /* Check whether we timed out */
  191. if (ha->flags.mbox_int) {
  192. uint16_t *iptr2;
  193. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  194. "Cmd=%x completed.\n", command);
  195. /* Got interrupt. Clear the flag. */
  196. ha->flags.mbox_int = 0;
  197. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  198. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  199. ha->flags.mbox_busy = 0;
  200. /* Setting Link-Down error */
  201. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  202. ha->mcp = NULL;
  203. rval = QLA_FUNCTION_FAILED;
  204. ql_log(ql_log_warn, vha, 0x1015,
  205. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  206. goto premature_exit;
  207. }
  208. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  209. rval = QLA_FUNCTION_FAILED;
  210. /* Load return mailbox registers. */
  211. iptr2 = mcp->mb;
  212. iptr = (uint16_t *)&ha->mailbox_out[0];
  213. mboxes = mcp->in_mb;
  214. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  215. "Mailbox registers (IN):\n");
  216. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  217. if (mboxes & BIT_0) {
  218. *iptr2 = *iptr;
  219. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  220. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  221. }
  222. mboxes >>= 1;
  223. iptr2++;
  224. iptr++;
  225. }
  226. } else {
  227. uint16_t mb0;
  228. uint32_t ictrl;
  229. if (IS_FWI2_CAPABLE(ha)) {
  230. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  231. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  232. } else {
  233. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  234. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  235. }
  236. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  237. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  238. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  239. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  240. /*
  241. * Attempt to capture a firmware dump for further analysis
  242. * of the current firmware state. We do not need to do this
  243. * if we are intentionally generating a dump.
  244. */
  245. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  246. ha->isp_ops->fw_dump(vha, 0);
  247. rval = QLA_FUNCTION_TIMEOUT;
  248. }
  249. ha->flags.mbox_busy = 0;
  250. /* Clean up */
  251. ha->mcp = NULL;
  252. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  253. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  254. "Checking for additional resp interrupt.\n");
  255. /* polling mode for non isp_abort commands. */
  256. qla2x00_poll(ha->rsp_q_map[0]);
  257. }
  258. if (rval == QLA_FUNCTION_TIMEOUT &&
  259. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  260. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  261. ha->flags.eeh_busy) {
  262. /* not in dpc. schedule it for dpc to take over. */
  263. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  264. "Timeout, schedule isp_abort_needed.\n");
  265. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  266. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  267. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  268. if (IS_QLA82XX(ha)) {
  269. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  270. "disabling pause transmit on port "
  271. "0 & 1.\n");
  272. qla82xx_wr_32(ha,
  273. QLA82XX_CRB_NIU + 0x98,
  274. CRB_NIU_XG_PAUSE_CTL_P0|
  275. CRB_NIU_XG_PAUSE_CTL_P1);
  276. }
  277. ql_log(ql_log_info, base_vha, 0x101c,
  278. "Mailbox cmd timeout occurred, cmd=0x%x, "
  279. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  280. "abort.\n", command, mcp->mb[0],
  281. ha->flags.eeh_busy);
  282. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  283. qla2xxx_wake_dpc(vha);
  284. }
  285. } else if (!abort_active) {
  286. /* call abort directly since we are in the DPC thread */
  287. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  288. "Timeout, calling abort_isp.\n");
  289. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  290. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  291. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  292. if (IS_QLA82XX(ha)) {
  293. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  294. "disabling pause transmit on port "
  295. "0 & 1.\n");
  296. qla82xx_wr_32(ha,
  297. QLA82XX_CRB_NIU + 0x98,
  298. CRB_NIU_XG_PAUSE_CTL_P0|
  299. CRB_NIU_XG_PAUSE_CTL_P1);
  300. }
  301. ql_log(ql_log_info, base_vha, 0x101e,
  302. "Mailbox cmd timeout occurred, cmd=0x%x, "
  303. "mb[0]=0x%x. Scheduling ISP abort ",
  304. command, mcp->mb[0]);
  305. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  306. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  307. /* Allow next mbx cmd to come in. */
  308. complete(&ha->mbx_cmd_comp);
  309. if (ha->isp_ops->abort_isp(vha)) {
  310. /* Failed. retry later. */
  311. set_bit(ISP_ABORT_NEEDED,
  312. &vha->dpc_flags);
  313. }
  314. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  315. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  316. "Finished abort_isp.\n");
  317. goto mbx_done;
  318. }
  319. }
  320. }
  321. premature_exit:
  322. /* Allow next mbx cmd to come in. */
  323. complete(&ha->mbx_cmd_comp);
  324. mbx_done:
  325. if (rval) {
  326. ql_dbg(ql_dbg_disc, base_vha, 0x1020,
  327. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  328. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  329. ql_dbg(ql_dbg_disc, vha, 0x1115,
  330. "host status: 0x%x, flags:0x%lx, intr ctrl reg:0x%x, intr status:0x%x\n",
  331. RD_REG_DWORD(&reg->isp24.host_status),
  332. ha->fw_dump_cap_flags,
  333. RD_REG_DWORD(&reg->isp24.ictrl),
  334. RD_REG_DWORD(&reg->isp24.istatus));
  335. mbx_reg = &reg->isp24.mailbox0;
  336. for (i = 0; i < 6; i++)
  337. ql_dbg(ql_dbg_disc + ql_dbg_verbose, vha, 0x1116,
  338. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  339. } else {
  340. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  341. }
  342. return rval;
  343. }
  344. int
  345. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  346. uint32_t risc_code_size)
  347. {
  348. int rval;
  349. struct qla_hw_data *ha = vha->hw;
  350. mbx_cmd_t mc;
  351. mbx_cmd_t *mcp = &mc;
  352. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  353. "Entered %s.\n", __func__);
  354. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  355. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  356. mcp->mb[8] = MSW(risc_addr);
  357. mcp->out_mb = MBX_8|MBX_0;
  358. } else {
  359. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  360. mcp->out_mb = MBX_0;
  361. }
  362. mcp->mb[1] = LSW(risc_addr);
  363. mcp->mb[2] = MSW(req_dma);
  364. mcp->mb[3] = LSW(req_dma);
  365. mcp->mb[6] = MSW(MSD(req_dma));
  366. mcp->mb[7] = LSW(MSD(req_dma));
  367. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  368. if (IS_FWI2_CAPABLE(ha)) {
  369. mcp->mb[4] = MSW(risc_code_size);
  370. mcp->mb[5] = LSW(risc_code_size);
  371. mcp->out_mb |= MBX_5|MBX_4;
  372. } else {
  373. mcp->mb[4] = LSW(risc_code_size);
  374. mcp->out_mb |= MBX_4;
  375. }
  376. mcp->in_mb = MBX_0;
  377. mcp->tov = MBX_TOV_SECONDS;
  378. mcp->flags = 0;
  379. rval = qla2x00_mailbox_command(vha, mcp);
  380. if (rval != QLA_SUCCESS) {
  381. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  382. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  383. } else {
  384. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  385. "Done %s.\n", __func__);
  386. }
  387. return rval;
  388. }
  389. #define EXTENDED_BB_CREDITS BIT_0
  390. /*
  391. * qla2x00_execute_fw
  392. * Start adapter firmware.
  393. *
  394. * Input:
  395. * ha = adapter block pointer.
  396. * TARGET_QUEUE_LOCK must be released.
  397. * ADAPTER_STATE_LOCK must be released.
  398. *
  399. * Returns:
  400. * qla2x00 local function return status code.
  401. *
  402. * Context:
  403. * Kernel context.
  404. */
  405. int
  406. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  407. {
  408. int rval;
  409. struct qla_hw_data *ha = vha->hw;
  410. mbx_cmd_t mc;
  411. mbx_cmd_t *mcp = &mc;
  412. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  413. "Entered %s.\n", __func__);
  414. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  415. mcp->out_mb = MBX_0;
  416. mcp->in_mb = MBX_0;
  417. if (IS_FWI2_CAPABLE(ha)) {
  418. mcp->mb[1] = MSW(risc_addr);
  419. mcp->mb[2] = LSW(risc_addr);
  420. mcp->mb[3] = 0;
  421. if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
  422. IS_QLA27XX(ha)) {
  423. struct nvram_81xx *nv = ha->nvram;
  424. mcp->mb[4] = (nv->enhanced_features &
  425. EXTENDED_BB_CREDITS);
  426. } else
  427. mcp->mb[4] = 0;
  428. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  429. mcp->in_mb |= MBX_1;
  430. } else {
  431. mcp->mb[1] = LSW(risc_addr);
  432. mcp->out_mb |= MBX_1;
  433. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  434. mcp->mb[2] = 0;
  435. mcp->out_mb |= MBX_2;
  436. }
  437. }
  438. mcp->tov = MBX_TOV_SECONDS;
  439. mcp->flags = 0;
  440. rval = qla2x00_mailbox_command(vha, mcp);
  441. if (rval != QLA_SUCCESS) {
  442. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  443. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  444. } else {
  445. if (IS_FWI2_CAPABLE(ha)) {
  446. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  447. "Done exchanges=%x.\n", mcp->mb[1]);
  448. } else {
  449. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  450. "Done %s.\n", __func__);
  451. }
  452. }
  453. return rval;
  454. }
  455. /*
  456. * qla2x00_get_fw_version
  457. * Get firmware version.
  458. *
  459. * Input:
  460. * ha: adapter state pointer.
  461. * major: pointer for major number.
  462. * minor: pointer for minor number.
  463. * subminor: pointer for subminor number.
  464. *
  465. * Returns:
  466. * qla2x00 local function return status code.
  467. *
  468. * Context:
  469. * Kernel context.
  470. */
  471. int
  472. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  473. {
  474. int rval;
  475. mbx_cmd_t mc;
  476. mbx_cmd_t *mcp = &mc;
  477. struct qla_hw_data *ha = vha->hw;
  478. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  479. "Entered %s.\n", __func__);
  480. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  481. mcp->out_mb = MBX_0;
  482. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  483. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  484. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  485. if (IS_FWI2_CAPABLE(ha))
  486. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  487. if (IS_QLA27XX(ha))
  488. mcp->in_mb |= MBX_21|MBX_20|MBX_19|MBX_18;
  489. mcp->flags = 0;
  490. mcp->tov = MBX_TOV_SECONDS;
  491. rval = qla2x00_mailbox_command(vha, mcp);
  492. if (rval != QLA_SUCCESS)
  493. goto failed;
  494. /* Return mailbox data. */
  495. ha->fw_major_version = mcp->mb[1];
  496. ha->fw_minor_version = mcp->mb[2];
  497. ha->fw_subminor_version = mcp->mb[3];
  498. ha->fw_attributes = mcp->mb[6];
  499. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  500. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  501. else
  502. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  503. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  504. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  505. ha->mpi_version[1] = mcp->mb[11] >> 8;
  506. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  507. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  508. ha->phy_version[0] = mcp->mb[8] & 0xff;
  509. ha->phy_version[1] = mcp->mb[9] >> 8;
  510. ha->phy_version[2] = mcp->mb[9] & 0xff;
  511. }
  512. if (IS_FWI2_CAPABLE(ha)) {
  513. ha->fw_attributes_h = mcp->mb[15];
  514. ha->fw_attributes_ext[0] = mcp->mb[16];
  515. ha->fw_attributes_ext[1] = mcp->mb[17];
  516. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  517. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  518. __func__, mcp->mb[15], mcp->mb[6]);
  519. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  520. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  521. __func__, mcp->mb[17], mcp->mb[16]);
  522. }
  523. if (IS_QLA27XX(ha)) {
  524. ha->fw_shared_ram_start = (mcp->mb[19] << 16) | mcp->mb[18];
  525. ha->fw_shared_ram_end = (mcp->mb[21] << 16) | mcp->mb[20];
  526. }
  527. failed:
  528. if (rval != QLA_SUCCESS) {
  529. /*EMPTY*/
  530. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  531. } else {
  532. /*EMPTY*/
  533. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  534. "Done %s.\n", __func__);
  535. }
  536. return rval;
  537. }
  538. /*
  539. * qla2x00_get_fw_options
  540. * Set firmware options.
  541. *
  542. * Input:
  543. * ha = adapter block pointer.
  544. * fwopt = pointer for firmware options.
  545. *
  546. * Returns:
  547. * qla2x00 local function return status code.
  548. *
  549. * Context:
  550. * Kernel context.
  551. */
  552. int
  553. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  554. {
  555. int rval;
  556. mbx_cmd_t mc;
  557. mbx_cmd_t *mcp = &mc;
  558. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  559. "Entered %s.\n", __func__);
  560. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  561. mcp->out_mb = MBX_0;
  562. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  563. mcp->tov = MBX_TOV_SECONDS;
  564. mcp->flags = 0;
  565. rval = qla2x00_mailbox_command(vha, mcp);
  566. if (rval != QLA_SUCCESS) {
  567. /*EMPTY*/
  568. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  569. } else {
  570. fwopts[0] = mcp->mb[0];
  571. fwopts[1] = mcp->mb[1];
  572. fwopts[2] = mcp->mb[2];
  573. fwopts[3] = mcp->mb[3];
  574. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  575. "Done %s.\n", __func__);
  576. }
  577. return rval;
  578. }
  579. /*
  580. * qla2x00_set_fw_options
  581. * Set firmware options.
  582. *
  583. * Input:
  584. * ha = adapter block pointer.
  585. * fwopt = pointer for firmware options.
  586. *
  587. * Returns:
  588. * qla2x00 local function return status code.
  589. *
  590. * Context:
  591. * Kernel context.
  592. */
  593. int
  594. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  595. {
  596. int rval;
  597. mbx_cmd_t mc;
  598. mbx_cmd_t *mcp = &mc;
  599. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  600. "Entered %s.\n", __func__);
  601. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  602. mcp->mb[1] = fwopts[1];
  603. mcp->mb[2] = fwopts[2];
  604. mcp->mb[3] = fwopts[3];
  605. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  606. mcp->in_mb = MBX_0;
  607. if (IS_FWI2_CAPABLE(vha->hw)) {
  608. mcp->in_mb |= MBX_1;
  609. } else {
  610. mcp->mb[10] = fwopts[10];
  611. mcp->mb[11] = fwopts[11];
  612. mcp->mb[12] = 0; /* Undocumented, but used */
  613. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  614. }
  615. mcp->tov = MBX_TOV_SECONDS;
  616. mcp->flags = 0;
  617. rval = qla2x00_mailbox_command(vha, mcp);
  618. fwopts[0] = mcp->mb[0];
  619. if (rval != QLA_SUCCESS) {
  620. /*EMPTY*/
  621. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  622. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  623. } else {
  624. /*EMPTY*/
  625. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  626. "Done %s.\n", __func__);
  627. }
  628. return rval;
  629. }
  630. /*
  631. * qla2x00_mbx_reg_test
  632. * Mailbox register wrap test.
  633. *
  634. * Input:
  635. * ha = adapter block pointer.
  636. * TARGET_QUEUE_LOCK must be released.
  637. * ADAPTER_STATE_LOCK must be released.
  638. *
  639. * Returns:
  640. * qla2x00 local function return status code.
  641. *
  642. * Context:
  643. * Kernel context.
  644. */
  645. int
  646. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  647. {
  648. int rval;
  649. mbx_cmd_t mc;
  650. mbx_cmd_t *mcp = &mc;
  651. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  652. "Entered %s.\n", __func__);
  653. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  654. mcp->mb[1] = 0xAAAA;
  655. mcp->mb[2] = 0x5555;
  656. mcp->mb[3] = 0xAA55;
  657. mcp->mb[4] = 0x55AA;
  658. mcp->mb[5] = 0xA5A5;
  659. mcp->mb[6] = 0x5A5A;
  660. mcp->mb[7] = 0x2525;
  661. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  662. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  663. mcp->tov = MBX_TOV_SECONDS;
  664. mcp->flags = 0;
  665. rval = qla2x00_mailbox_command(vha, mcp);
  666. if (rval == QLA_SUCCESS) {
  667. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  668. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  669. rval = QLA_FUNCTION_FAILED;
  670. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  671. mcp->mb[7] != 0x2525)
  672. rval = QLA_FUNCTION_FAILED;
  673. }
  674. if (rval != QLA_SUCCESS) {
  675. /*EMPTY*/
  676. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  677. } else {
  678. /*EMPTY*/
  679. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  680. "Done %s.\n", __func__);
  681. }
  682. return rval;
  683. }
  684. /*
  685. * qla2x00_verify_checksum
  686. * Verify firmware checksum.
  687. *
  688. * Input:
  689. * ha = adapter block pointer.
  690. * TARGET_QUEUE_LOCK must be released.
  691. * ADAPTER_STATE_LOCK must be released.
  692. *
  693. * Returns:
  694. * qla2x00 local function return status code.
  695. *
  696. * Context:
  697. * Kernel context.
  698. */
  699. int
  700. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  701. {
  702. int rval;
  703. mbx_cmd_t mc;
  704. mbx_cmd_t *mcp = &mc;
  705. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  706. "Entered %s.\n", __func__);
  707. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  708. mcp->out_mb = MBX_0;
  709. mcp->in_mb = MBX_0;
  710. if (IS_FWI2_CAPABLE(vha->hw)) {
  711. mcp->mb[1] = MSW(risc_addr);
  712. mcp->mb[2] = LSW(risc_addr);
  713. mcp->out_mb |= MBX_2|MBX_1;
  714. mcp->in_mb |= MBX_2|MBX_1;
  715. } else {
  716. mcp->mb[1] = LSW(risc_addr);
  717. mcp->out_mb |= MBX_1;
  718. mcp->in_mb |= MBX_1;
  719. }
  720. mcp->tov = MBX_TOV_SECONDS;
  721. mcp->flags = 0;
  722. rval = qla2x00_mailbox_command(vha, mcp);
  723. if (rval != QLA_SUCCESS) {
  724. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  725. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  726. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  727. } else {
  728. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  729. "Done %s.\n", __func__);
  730. }
  731. return rval;
  732. }
  733. /*
  734. * qla2x00_issue_iocb
  735. * Issue IOCB using mailbox command
  736. *
  737. * Input:
  738. * ha = adapter state pointer.
  739. * buffer = buffer pointer.
  740. * phys_addr = physical address of buffer.
  741. * size = size of buffer.
  742. * TARGET_QUEUE_LOCK must be released.
  743. * ADAPTER_STATE_LOCK must be released.
  744. *
  745. * Returns:
  746. * qla2x00 local function return status code.
  747. *
  748. * Context:
  749. * Kernel context.
  750. */
  751. int
  752. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  753. dma_addr_t phys_addr, size_t size, uint32_t tov)
  754. {
  755. int rval;
  756. mbx_cmd_t mc;
  757. mbx_cmd_t *mcp = &mc;
  758. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  759. "Entered %s.\n", __func__);
  760. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  761. mcp->mb[1] = 0;
  762. mcp->mb[2] = MSW(phys_addr);
  763. mcp->mb[3] = LSW(phys_addr);
  764. mcp->mb[6] = MSW(MSD(phys_addr));
  765. mcp->mb[7] = LSW(MSD(phys_addr));
  766. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  767. mcp->in_mb = MBX_2|MBX_0;
  768. mcp->tov = tov;
  769. mcp->flags = 0;
  770. rval = qla2x00_mailbox_command(vha, mcp);
  771. if (rval != QLA_SUCCESS) {
  772. /*EMPTY*/
  773. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  774. } else {
  775. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  776. /* Mask reserved bits. */
  777. sts_entry->entry_status &=
  778. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  779. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  780. "Done %s.\n", __func__);
  781. }
  782. return rval;
  783. }
  784. int
  785. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  786. size_t size)
  787. {
  788. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  789. MBX_TOV_SECONDS);
  790. }
  791. /*
  792. * qla2x00_abort_command
  793. * Abort command aborts a specified IOCB.
  794. *
  795. * Input:
  796. * ha = adapter block pointer.
  797. * sp = SB structure pointer.
  798. *
  799. * Returns:
  800. * qla2x00 local function return status code.
  801. *
  802. * Context:
  803. * Kernel context.
  804. */
  805. int
  806. qla2x00_abort_command(srb_t *sp)
  807. {
  808. unsigned long flags = 0;
  809. int rval;
  810. uint32_t handle = 0;
  811. mbx_cmd_t mc;
  812. mbx_cmd_t *mcp = &mc;
  813. fc_port_t *fcport = sp->fcport;
  814. scsi_qla_host_t *vha = fcport->vha;
  815. struct qla_hw_data *ha = vha->hw;
  816. struct req_que *req = vha->req;
  817. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  818. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  819. "Entered %s.\n", __func__);
  820. spin_lock_irqsave(&ha->hardware_lock, flags);
  821. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  822. if (req->outstanding_cmds[handle] == sp)
  823. break;
  824. }
  825. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  826. if (handle == req->num_outstanding_cmds) {
  827. /* command not found */
  828. return QLA_FUNCTION_FAILED;
  829. }
  830. mcp->mb[0] = MBC_ABORT_COMMAND;
  831. if (HAS_EXTENDED_IDS(ha))
  832. mcp->mb[1] = fcport->loop_id;
  833. else
  834. mcp->mb[1] = fcport->loop_id << 8;
  835. mcp->mb[2] = (uint16_t)handle;
  836. mcp->mb[3] = (uint16_t)(handle >> 16);
  837. mcp->mb[6] = (uint16_t)cmd->device->lun;
  838. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  839. mcp->in_mb = MBX_0;
  840. mcp->tov = MBX_TOV_SECONDS;
  841. mcp->flags = 0;
  842. rval = qla2x00_mailbox_command(vha, mcp);
  843. if (rval != QLA_SUCCESS) {
  844. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  845. } else {
  846. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  847. "Done %s.\n", __func__);
  848. }
  849. return rval;
  850. }
  851. int
  852. qla2x00_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  853. {
  854. int rval, rval2;
  855. mbx_cmd_t mc;
  856. mbx_cmd_t *mcp = &mc;
  857. scsi_qla_host_t *vha;
  858. struct req_que *req;
  859. struct rsp_que *rsp;
  860. l = l;
  861. vha = fcport->vha;
  862. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  863. "Entered %s.\n", __func__);
  864. req = vha->hw->req_q_map[0];
  865. rsp = req->rsp;
  866. mcp->mb[0] = MBC_ABORT_TARGET;
  867. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  868. if (HAS_EXTENDED_IDS(vha->hw)) {
  869. mcp->mb[1] = fcport->loop_id;
  870. mcp->mb[10] = 0;
  871. mcp->out_mb |= MBX_10;
  872. } else {
  873. mcp->mb[1] = fcport->loop_id << 8;
  874. }
  875. mcp->mb[2] = vha->hw->loop_reset_delay;
  876. mcp->mb[9] = vha->vp_idx;
  877. mcp->in_mb = MBX_0;
  878. mcp->tov = MBX_TOV_SECONDS;
  879. mcp->flags = 0;
  880. rval = qla2x00_mailbox_command(vha, mcp);
  881. if (rval != QLA_SUCCESS) {
  882. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  883. "Failed=%x.\n", rval);
  884. }
  885. /* Issue marker IOCB. */
  886. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  887. MK_SYNC_ID);
  888. if (rval2 != QLA_SUCCESS) {
  889. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  890. "Failed to issue marker IOCB (%x).\n", rval2);
  891. } else {
  892. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  893. "Done %s.\n", __func__);
  894. }
  895. return rval;
  896. }
  897. int
  898. qla2x00_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  899. {
  900. int rval, rval2;
  901. mbx_cmd_t mc;
  902. mbx_cmd_t *mcp = &mc;
  903. scsi_qla_host_t *vha;
  904. struct req_que *req;
  905. struct rsp_que *rsp;
  906. vha = fcport->vha;
  907. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  908. "Entered %s.\n", __func__);
  909. req = vha->hw->req_q_map[0];
  910. rsp = req->rsp;
  911. mcp->mb[0] = MBC_LUN_RESET;
  912. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  913. if (HAS_EXTENDED_IDS(vha->hw))
  914. mcp->mb[1] = fcport->loop_id;
  915. else
  916. mcp->mb[1] = fcport->loop_id << 8;
  917. mcp->mb[2] = (u32)l;
  918. mcp->mb[3] = 0;
  919. mcp->mb[9] = vha->vp_idx;
  920. mcp->in_mb = MBX_0;
  921. mcp->tov = MBX_TOV_SECONDS;
  922. mcp->flags = 0;
  923. rval = qla2x00_mailbox_command(vha, mcp);
  924. if (rval != QLA_SUCCESS) {
  925. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  926. }
  927. /* Issue marker IOCB. */
  928. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  929. MK_SYNC_ID_LUN);
  930. if (rval2 != QLA_SUCCESS) {
  931. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  932. "Failed to issue marker IOCB (%x).\n", rval2);
  933. } else {
  934. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  935. "Done %s.\n", __func__);
  936. }
  937. return rval;
  938. }
  939. /*
  940. * qla2x00_get_adapter_id
  941. * Get adapter ID and topology.
  942. *
  943. * Input:
  944. * ha = adapter block pointer.
  945. * id = pointer for loop ID.
  946. * al_pa = pointer for AL_PA.
  947. * area = pointer for area.
  948. * domain = pointer for domain.
  949. * top = pointer for topology.
  950. * TARGET_QUEUE_LOCK must be released.
  951. * ADAPTER_STATE_LOCK must be released.
  952. *
  953. * Returns:
  954. * qla2x00 local function return status code.
  955. *
  956. * Context:
  957. * Kernel context.
  958. */
  959. int
  960. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  961. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  962. {
  963. int rval;
  964. mbx_cmd_t mc;
  965. mbx_cmd_t *mcp = &mc;
  966. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  967. "Entered %s.\n", __func__);
  968. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  969. mcp->mb[9] = vha->vp_idx;
  970. mcp->out_mb = MBX_9|MBX_0;
  971. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  972. if (IS_CNA_CAPABLE(vha->hw))
  973. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  974. if (IS_FWI2_CAPABLE(vha->hw))
  975. mcp->in_mb |= MBX_19|MBX_18|MBX_17|MBX_16;
  976. mcp->tov = MBX_TOV_SECONDS;
  977. mcp->flags = 0;
  978. rval = qla2x00_mailbox_command(vha, mcp);
  979. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  980. rval = QLA_COMMAND_ERROR;
  981. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  982. rval = QLA_INVALID_COMMAND;
  983. /* Return data. */
  984. *id = mcp->mb[1];
  985. *al_pa = LSB(mcp->mb[2]);
  986. *area = MSB(mcp->mb[2]);
  987. *domain = LSB(mcp->mb[3]);
  988. *top = mcp->mb[6];
  989. *sw_cap = mcp->mb[7];
  990. if (rval != QLA_SUCCESS) {
  991. /*EMPTY*/
  992. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  993. } else {
  994. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  995. "Done %s.\n", __func__);
  996. if (IS_CNA_CAPABLE(vha->hw)) {
  997. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  998. vha->fcoe_fcf_idx = mcp->mb[10];
  999. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  1000. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  1001. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  1002. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  1003. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  1004. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  1005. }
  1006. /* If FA-WWN supported */
  1007. if (mcp->mb[7] & BIT_14) {
  1008. vha->port_name[0] = MSB(mcp->mb[16]);
  1009. vha->port_name[1] = LSB(mcp->mb[16]);
  1010. vha->port_name[2] = MSB(mcp->mb[17]);
  1011. vha->port_name[3] = LSB(mcp->mb[17]);
  1012. vha->port_name[4] = MSB(mcp->mb[18]);
  1013. vha->port_name[5] = LSB(mcp->mb[18]);
  1014. vha->port_name[6] = MSB(mcp->mb[19]);
  1015. vha->port_name[7] = LSB(mcp->mb[19]);
  1016. fc_host_port_name(vha->host) =
  1017. wwn_to_u64(vha->port_name);
  1018. ql_dbg(ql_dbg_mbx, vha, 0x10ca,
  1019. "FA-WWN acquired %016llx\n",
  1020. wwn_to_u64(vha->port_name));
  1021. }
  1022. }
  1023. return rval;
  1024. }
  1025. /*
  1026. * qla2x00_get_retry_cnt
  1027. * Get current firmware login retry count and delay.
  1028. *
  1029. * Input:
  1030. * ha = adapter block pointer.
  1031. * retry_cnt = pointer to login retry count.
  1032. * tov = pointer to login timeout value.
  1033. *
  1034. * Returns:
  1035. * qla2x00 local function return status code.
  1036. *
  1037. * Context:
  1038. * Kernel context.
  1039. */
  1040. int
  1041. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1042. uint16_t *r_a_tov)
  1043. {
  1044. int rval;
  1045. uint16_t ratov;
  1046. mbx_cmd_t mc;
  1047. mbx_cmd_t *mcp = &mc;
  1048. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1049. "Entered %s.\n", __func__);
  1050. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1051. mcp->out_mb = MBX_0;
  1052. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1053. mcp->tov = MBX_TOV_SECONDS;
  1054. mcp->flags = 0;
  1055. rval = qla2x00_mailbox_command(vha, mcp);
  1056. if (rval != QLA_SUCCESS) {
  1057. /*EMPTY*/
  1058. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1059. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1060. } else {
  1061. /* Convert returned data and check our values. */
  1062. *r_a_tov = mcp->mb[3] / 2;
  1063. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1064. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1065. /* Update to the larger values */
  1066. *retry_cnt = (uint8_t)mcp->mb[1];
  1067. *tov = ratov;
  1068. }
  1069. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1070. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1071. }
  1072. return rval;
  1073. }
  1074. /*
  1075. * qla2x00_init_firmware
  1076. * Initialize adapter firmware.
  1077. *
  1078. * Input:
  1079. * ha = adapter block pointer.
  1080. * dptr = Initialization control block pointer.
  1081. * size = size of initialization control block.
  1082. * TARGET_QUEUE_LOCK must be released.
  1083. * ADAPTER_STATE_LOCK must be released.
  1084. *
  1085. * Returns:
  1086. * qla2x00 local function return status code.
  1087. *
  1088. * Context:
  1089. * Kernel context.
  1090. */
  1091. int
  1092. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1093. {
  1094. int rval;
  1095. mbx_cmd_t mc;
  1096. mbx_cmd_t *mcp = &mc;
  1097. struct qla_hw_data *ha = vha->hw;
  1098. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1099. "Entered %s.\n", __func__);
  1100. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1101. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1102. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1103. if (ha->flags.npiv_supported)
  1104. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1105. else
  1106. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1107. mcp->mb[1] = 0;
  1108. mcp->mb[2] = MSW(ha->init_cb_dma);
  1109. mcp->mb[3] = LSW(ha->init_cb_dma);
  1110. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1111. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1112. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1113. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1114. mcp->mb[1] = BIT_0;
  1115. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1116. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1117. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1118. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1119. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1120. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1121. }
  1122. /* 1 and 2 should normally be captured. */
  1123. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1124. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  1125. /* mb3 is additional info about the installed SFP. */
  1126. mcp->in_mb |= MBX_3;
  1127. mcp->buf_size = size;
  1128. mcp->flags = MBX_DMA_OUT;
  1129. mcp->tov = MBX_TOV_SECONDS;
  1130. rval = qla2x00_mailbox_command(vha, mcp);
  1131. if (rval != QLA_SUCCESS) {
  1132. /*EMPTY*/
  1133. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1134. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1135. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1136. } else {
  1137. /*EMPTY*/
  1138. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1139. "Done %s.\n", __func__);
  1140. }
  1141. return rval;
  1142. }
  1143. /*
  1144. * qla2x00_get_node_name_list
  1145. * Issue get node name list mailbox command, kmalloc()
  1146. * and return the resulting list. Caller must kfree() it!
  1147. *
  1148. * Input:
  1149. * ha = adapter state pointer.
  1150. * out_data = resulting list
  1151. * out_len = length of the resulting list
  1152. *
  1153. * Returns:
  1154. * qla2x00 local function return status code.
  1155. *
  1156. * Context:
  1157. * Kernel context.
  1158. */
  1159. int
  1160. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1161. {
  1162. struct qla_hw_data *ha = vha->hw;
  1163. struct qla_port_24xx_data *list = NULL;
  1164. void *pmap;
  1165. mbx_cmd_t mc;
  1166. dma_addr_t pmap_dma;
  1167. ulong dma_size;
  1168. int rval, left;
  1169. left = 1;
  1170. while (left > 0) {
  1171. dma_size = left * sizeof(*list);
  1172. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1173. &pmap_dma, GFP_KERNEL);
  1174. if (!pmap) {
  1175. ql_log(ql_log_warn, vha, 0x113f,
  1176. "%s(%ld): DMA Alloc failed of %ld\n",
  1177. __func__, vha->host_no, dma_size);
  1178. rval = QLA_MEMORY_ALLOC_FAILED;
  1179. goto out;
  1180. }
  1181. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1182. mc.mb[1] = BIT_1 | BIT_3;
  1183. mc.mb[2] = MSW(pmap_dma);
  1184. mc.mb[3] = LSW(pmap_dma);
  1185. mc.mb[6] = MSW(MSD(pmap_dma));
  1186. mc.mb[7] = LSW(MSD(pmap_dma));
  1187. mc.mb[8] = dma_size;
  1188. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1189. mc.in_mb = MBX_0|MBX_1;
  1190. mc.tov = 30;
  1191. mc.flags = MBX_DMA_IN;
  1192. rval = qla2x00_mailbox_command(vha, &mc);
  1193. if (rval != QLA_SUCCESS) {
  1194. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1195. (mc.mb[1] == 0xA)) {
  1196. left += le16_to_cpu(mc.mb[2]) /
  1197. sizeof(struct qla_port_24xx_data);
  1198. goto restart;
  1199. }
  1200. goto out_free;
  1201. }
  1202. left = 0;
  1203. list = kmemdup(pmap, dma_size, GFP_KERNEL);
  1204. if (!list) {
  1205. ql_log(ql_log_warn, vha, 0x1140,
  1206. "%s(%ld): failed to allocate node names list "
  1207. "structure.\n", __func__, vha->host_no);
  1208. rval = QLA_MEMORY_ALLOC_FAILED;
  1209. goto out_free;
  1210. }
  1211. restart:
  1212. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1213. }
  1214. *out_data = list;
  1215. *out_len = dma_size;
  1216. out:
  1217. return rval;
  1218. out_free:
  1219. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1220. return rval;
  1221. }
  1222. /*
  1223. * qla2x00_get_port_database
  1224. * Issue normal/enhanced get port database mailbox command
  1225. * and copy device name as necessary.
  1226. *
  1227. * Input:
  1228. * ha = adapter state pointer.
  1229. * dev = structure pointer.
  1230. * opt = enhanced cmd option byte.
  1231. *
  1232. * Returns:
  1233. * qla2x00 local function return status code.
  1234. *
  1235. * Context:
  1236. * Kernel context.
  1237. */
  1238. int
  1239. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1240. {
  1241. int rval;
  1242. mbx_cmd_t mc;
  1243. mbx_cmd_t *mcp = &mc;
  1244. port_database_t *pd;
  1245. struct port_database_24xx *pd24;
  1246. dma_addr_t pd_dma;
  1247. struct qla_hw_data *ha = vha->hw;
  1248. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1249. "Entered %s.\n", __func__);
  1250. pd24 = NULL;
  1251. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1252. if (pd == NULL) {
  1253. ql_log(ql_log_warn, vha, 0x1050,
  1254. "Failed to allocate port database structure.\n");
  1255. return QLA_MEMORY_ALLOC_FAILED;
  1256. }
  1257. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1258. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1259. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1260. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1261. mcp->mb[2] = MSW(pd_dma);
  1262. mcp->mb[3] = LSW(pd_dma);
  1263. mcp->mb[6] = MSW(MSD(pd_dma));
  1264. mcp->mb[7] = LSW(MSD(pd_dma));
  1265. mcp->mb[9] = vha->vp_idx;
  1266. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1267. mcp->in_mb = MBX_0;
  1268. if (IS_FWI2_CAPABLE(ha)) {
  1269. mcp->mb[1] = fcport->loop_id;
  1270. mcp->mb[10] = opt;
  1271. mcp->out_mb |= MBX_10|MBX_1;
  1272. mcp->in_mb |= MBX_1;
  1273. } else if (HAS_EXTENDED_IDS(ha)) {
  1274. mcp->mb[1] = fcport->loop_id;
  1275. mcp->mb[10] = opt;
  1276. mcp->out_mb |= MBX_10|MBX_1;
  1277. } else {
  1278. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1279. mcp->out_mb |= MBX_1;
  1280. }
  1281. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1282. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1283. mcp->flags = MBX_DMA_IN;
  1284. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1285. rval = qla2x00_mailbox_command(vha, mcp);
  1286. if (rval != QLA_SUCCESS)
  1287. goto gpd_error_out;
  1288. if (IS_FWI2_CAPABLE(ha)) {
  1289. uint64_t zero = 0;
  1290. pd24 = (struct port_database_24xx *) pd;
  1291. /* Check for logged in state. */
  1292. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1293. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1294. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1295. "Unable to verify login-state (%x/%x) for "
  1296. "loop_id %x.\n", pd24->current_login_state,
  1297. pd24->last_login_state, fcport->loop_id);
  1298. rval = QLA_FUNCTION_FAILED;
  1299. goto gpd_error_out;
  1300. }
  1301. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1302. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1303. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1304. /* We lost the device mid way. */
  1305. rval = QLA_NOT_LOGGED_IN;
  1306. goto gpd_error_out;
  1307. }
  1308. /* Names are little-endian. */
  1309. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1310. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1311. /* Get port_id of device. */
  1312. fcport->d_id.b.domain = pd24->port_id[0];
  1313. fcport->d_id.b.area = pd24->port_id[1];
  1314. fcport->d_id.b.al_pa = pd24->port_id[2];
  1315. fcport->d_id.b.rsvd_1 = 0;
  1316. /* If not target must be initiator or unknown type. */
  1317. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1318. fcport->port_type = FCT_INITIATOR;
  1319. else
  1320. fcport->port_type = FCT_TARGET;
  1321. /* Passback COS information. */
  1322. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1323. FC_COS_CLASS2 : FC_COS_CLASS3;
  1324. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1325. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1326. } else {
  1327. uint64_t zero = 0;
  1328. /* Check for logged in state. */
  1329. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1330. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1331. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1332. "Unable to verify login-state (%x/%x) - "
  1333. "portid=%02x%02x%02x.\n", pd->master_state,
  1334. pd->slave_state, fcport->d_id.b.domain,
  1335. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1336. rval = QLA_FUNCTION_FAILED;
  1337. goto gpd_error_out;
  1338. }
  1339. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1340. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1341. memcmp(fcport->port_name, pd->port_name, 8))) {
  1342. /* We lost the device mid way. */
  1343. rval = QLA_NOT_LOGGED_IN;
  1344. goto gpd_error_out;
  1345. }
  1346. /* Names are little-endian. */
  1347. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1348. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1349. /* Get port_id of device. */
  1350. fcport->d_id.b.domain = pd->port_id[0];
  1351. fcport->d_id.b.area = pd->port_id[3];
  1352. fcport->d_id.b.al_pa = pd->port_id[2];
  1353. fcport->d_id.b.rsvd_1 = 0;
  1354. /* If not target must be initiator or unknown type. */
  1355. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1356. fcport->port_type = FCT_INITIATOR;
  1357. else
  1358. fcport->port_type = FCT_TARGET;
  1359. /* Passback COS information. */
  1360. fcport->supported_classes = (pd->options & BIT_4) ?
  1361. FC_COS_CLASS2: FC_COS_CLASS3;
  1362. }
  1363. gpd_error_out:
  1364. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1365. if (rval != QLA_SUCCESS) {
  1366. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1367. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1368. mcp->mb[0], mcp->mb[1]);
  1369. } else {
  1370. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1371. "Done %s.\n", __func__);
  1372. }
  1373. return rval;
  1374. }
  1375. /*
  1376. * qla2x00_get_firmware_state
  1377. * Get adapter firmware state.
  1378. *
  1379. * Input:
  1380. * ha = adapter block pointer.
  1381. * dptr = pointer for firmware state.
  1382. * TARGET_QUEUE_LOCK must be released.
  1383. * ADAPTER_STATE_LOCK must be released.
  1384. *
  1385. * Returns:
  1386. * qla2x00 local function return status code.
  1387. *
  1388. * Context:
  1389. * Kernel context.
  1390. */
  1391. int
  1392. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1393. {
  1394. int rval;
  1395. mbx_cmd_t mc;
  1396. mbx_cmd_t *mcp = &mc;
  1397. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1398. "Entered %s.\n", __func__);
  1399. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1400. mcp->out_mb = MBX_0;
  1401. if (IS_FWI2_CAPABLE(vha->hw))
  1402. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1403. else
  1404. mcp->in_mb = MBX_1|MBX_0;
  1405. mcp->tov = MBX_TOV_SECONDS;
  1406. mcp->flags = 0;
  1407. rval = qla2x00_mailbox_command(vha, mcp);
  1408. /* Return firmware states. */
  1409. states[0] = mcp->mb[1];
  1410. if (IS_FWI2_CAPABLE(vha->hw)) {
  1411. states[1] = mcp->mb[2];
  1412. states[2] = mcp->mb[3];
  1413. states[3] = mcp->mb[4];
  1414. states[4] = mcp->mb[5];
  1415. states[5] = mcp->mb[6]; /* DPORT status */
  1416. }
  1417. if (rval != QLA_SUCCESS) {
  1418. /*EMPTY*/
  1419. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1420. } else {
  1421. /*EMPTY*/
  1422. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1423. "Done %s.\n", __func__);
  1424. }
  1425. return rval;
  1426. }
  1427. /*
  1428. * qla2x00_get_port_name
  1429. * Issue get port name mailbox command.
  1430. * Returned name is in big endian format.
  1431. *
  1432. * Input:
  1433. * ha = adapter block pointer.
  1434. * loop_id = loop ID of device.
  1435. * name = pointer for name.
  1436. * TARGET_QUEUE_LOCK must be released.
  1437. * ADAPTER_STATE_LOCK must be released.
  1438. *
  1439. * Returns:
  1440. * qla2x00 local function return status code.
  1441. *
  1442. * Context:
  1443. * Kernel context.
  1444. */
  1445. int
  1446. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1447. uint8_t opt)
  1448. {
  1449. int rval;
  1450. mbx_cmd_t mc;
  1451. mbx_cmd_t *mcp = &mc;
  1452. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1453. "Entered %s.\n", __func__);
  1454. mcp->mb[0] = MBC_GET_PORT_NAME;
  1455. mcp->mb[9] = vha->vp_idx;
  1456. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1457. if (HAS_EXTENDED_IDS(vha->hw)) {
  1458. mcp->mb[1] = loop_id;
  1459. mcp->mb[10] = opt;
  1460. mcp->out_mb |= MBX_10;
  1461. } else {
  1462. mcp->mb[1] = loop_id << 8 | opt;
  1463. }
  1464. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1465. mcp->tov = MBX_TOV_SECONDS;
  1466. mcp->flags = 0;
  1467. rval = qla2x00_mailbox_command(vha, mcp);
  1468. if (rval != QLA_SUCCESS) {
  1469. /*EMPTY*/
  1470. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1471. } else {
  1472. if (name != NULL) {
  1473. /* This function returns name in big endian. */
  1474. name[0] = MSB(mcp->mb[2]);
  1475. name[1] = LSB(mcp->mb[2]);
  1476. name[2] = MSB(mcp->mb[3]);
  1477. name[3] = LSB(mcp->mb[3]);
  1478. name[4] = MSB(mcp->mb[6]);
  1479. name[5] = LSB(mcp->mb[6]);
  1480. name[6] = MSB(mcp->mb[7]);
  1481. name[7] = LSB(mcp->mb[7]);
  1482. }
  1483. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1484. "Done %s.\n", __func__);
  1485. }
  1486. return rval;
  1487. }
  1488. /*
  1489. * qla24xx_link_initialization
  1490. * Issue link initialization mailbox command.
  1491. *
  1492. * Input:
  1493. * ha = adapter block pointer.
  1494. * TARGET_QUEUE_LOCK must be released.
  1495. * ADAPTER_STATE_LOCK must be released.
  1496. *
  1497. * Returns:
  1498. * qla2x00 local function return status code.
  1499. *
  1500. * Context:
  1501. * Kernel context.
  1502. */
  1503. int
  1504. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1505. {
  1506. int rval;
  1507. mbx_cmd_t mc;
  1508. mbx_cmd_t *mcp = &mc;
  1509. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1510. "Entered %s.\n", __func__);
  1511. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1512. return QLA_FUNCTION_FAILED;
  1513. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1514. mcp->mb[1] = BIT_4;
  1515. if (vha->hw->operating_mode == LOOP)
  1516. mcp->mb[1] |= BIT_6;
  1517. else
  1518. mcp->mb[1] |= BIT_5;
  1519. mcp->mb[2] = 0;
  1520. mcp->mb[3] = 0;
  1521. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1522. mcp->in_mb = MBX_0;
  1523. mcp->tov = MBX_TOV_SECONDS;
  1524. mcp->flags = 0;
  1525. rval = qla2x00_mailbox_command(vha, mcp);
  1526. if (rval != QLA_SUCCESS) {
  1527. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1528. } else {
  1529. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1530. "Done %s.\n", __func__);
  1531. }
  1532. return rval;
  1533. }
  1534. /*
  1535. * qla2x00_lip_reset
  1536. * Issue LIP reset mailbox command.
  1537. *
  1538. * Input:
  1539. * ha = adapter block pointer.
  1540. * TARGET_QUEUE_LOCK must be released.
  1541. * ADAPTER_STATE_LOCK must be released.
  1542. *
  1543. * Returns:
  1544. * qla2x00 local function return status code.
  1545. *
  1546. * Context:
  1547. * Kernel context.
  1548. */
  1549. int
  1550. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1551. {
  1552. int rval;
  1553. mbx_cmd_t mc;
  1554. mbx_cmd_t *mcp = &mc;
  1555. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1556. "Entered %s.\n", __func__);
  1557. if (IS_CNA_CAPABLE(vha->hw)) {
  1558. /* Logout across all FCFs. */
  1559. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1560. mcp->mb[1] = BIT_1;
  1561. mcp->mb[2] = 0;
  1562. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1563. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1564. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1565. mcp->mb[1] = BIT_6;
  1566. mcp->mb[2] = 0;
  1567. mcp->mb[3] = vha->hw->loop_reset_delay;
  1568. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1569. } else {
  1570. mcp->mb[0] = MBC_LIP_RESET;
  1571. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1572. if (HAS_EXTENDED_IDS(vha->hw)) {
  1573. mcp->mb[1] = 0x00ff;
  1574. mcp->mb[10] = 0;
  1575. mcp->out_mb |= MBX_10;
  1576. } else {
  1577. mcp->mb[1] = 0xff00;
  1578. }
  1579. mcp->mb[2] = vha->hw->loop_reset_delay;
  1580. mcp->mb[3] = 0;
  1581. }
  1582. mcp->in_mb = MBX_0;
  1583. mcp->tov = MBX_TOV_SECONDS;
  1584. mcp->flags = 0;
  1585. rval = qla2x00_mailbox_command(vha, mcp);
  1586. if (rval != QLA_SUCCESS) {
  1587. /*EMPTY*/
  1588. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1589. } else {
  1590. /*EMPTY*/
  1591. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1592. "Done %s.\n", __func__);
  1593. }
  1594. return rval;
  1595. }
  1596. /*
  1597. * qla2x00_send_sns
  1598. * Send SNS command.
  1599. *
  1600. * Input:
  1601. * ha = adapter block pointer.
  1602. * sns = pointer for command.
  1603. * cmd_size = command size.
  1604. * buf_size = response/command size.
  1605. * TARGET_QUEUE_LOCK must be released.
  1606. * ADAPTER_STATE_LOCK must be released.
  1607. *
  1608. * Returns:
  1609. * qla2x00 local function return status code.
  1610. *
  1611. * Context:
  1612. * Kernel context.
  1613. */
  1614. int
  1615. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1616. uint16_t cmd_size, size_t buf_size)
  1617. {
  1618. int rval;
  1619. mbx_cmd_t mc;
  1620. mbx_cmd_t *mcp = &mc;
  1621. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1622. "Entered %s.\n", __func__);
  1623. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1624. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1625. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1626. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1627. mcp->mb[1] = cmd_size;
  1628. mcp->mb[2] = MSW(sns_phys_address);
  1629. mcp->mb[3] = LSW(sns_phys_address);
  1630. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1631. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1632. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1633. mcp->in_mb = MBX_0|MBX_1;
  1634. mcp->buf_size = buf_size;
  1635. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1636. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1637. rval = qla2x00_mailbox_command(vha, mcp);
  1638. if (rval != QLA_SUCCESS) {
  1639. /*EMPTY*/
  1640. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1641. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1642. rval, mcp->mb[0], mcp->mb[1]);
  1643. } else {
  1644. /*EMPTY*/
  1645. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1646. "Done %s.\n", __func__);
  1647. }
  1648. return rval;
  1649. }
  1650. int
  1651. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1652. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1653. {
  1654. int rval;
  1655. struct logio_entry_24xx *lg;
  1656. dma_addr_t lg_dma;
  1657. uint32_t iop[2];
  1658. struct qla_hw_data *ha = vha->hw;
  1659. struct req_que *req;
  1660. struct rsp_que *rsp;
  1661. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1662. "Entered %s.\n", __func__);
  1663. if (ha->flags.cpu_affinity_enabled)
  1664. req = ha->req_q_map[0];
  1665. else
  1666. req = vha->req;
  1667. rsp = req->rsp;
  1668. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1669. if (lg == NULL) {
  1670. ql_log(ql_log_warn, vha, 0x1062,
  1671. "Failed to allocate login IOCB.\n");
  1672. return QLA_MEMORY_ALLOC_FAILED;
  1673. }
  1674. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1675. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1676. lg->entry_count = 1;
  1677. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1678. lg->nport_handle = cpu_to_le16(loop_id);
  1679. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1680. if (opt & BIT_0)
  1681. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1682. if (opt & BIT_1)
  1683. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1684. lg->port_id[0] = al_pa;
  1685. lg->port_id[1] = area;
  1686. lg->port_id[2] = domain;
  1687. lg->vp_index = vha->vp_idx;
  1688. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1689. (ha->r_a_tov / 10 * 2) + 2);
  1690. if (rval != QLA_SUCCESS) {
  1691. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1692. "Failed to issue login IOCB (%x).\n", rval);
  1693. } else if (lg->entry_status != 0) {
  1694. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1695. "Failed to complete IOCB -- error status (%x).\n",
  1696. lg->entry_status);
  1697. rval = QLA_FUNCTION_FAILED;
  1698. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1699. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1700. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1701. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1702. "Failed to complete IOCB -- completion status (%x) "
  1703. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1704. iop[0], iop[1]);
  1705. switch (iop[0]) {
  1706. case LSC_SCODE_PORTID_USED:
  1707. mb[0] = MBS_PORT_ID_USED;
  1708. mb[1] = LSW(iop[1]);
  1709. break;
  1710. case LSC_SCODE_NPORT_USED:
  1711. mb[0] = MBS_LOOP_ID_USED;
  1712. break;
  1713. case LSC_SCODE_NOLINK:
  1714. case LSC_SCODE_NOIOCB:
  1715. case LSC_SCODE_NOXCB:
  1716. case LSC_SCODE_CMD_FAILED:
  1717. case LSC_SCODE_NOFABRIC:
  1718. case LSC_SCODE_FW_NOT_READY:
  1719. case LSC_SCODE_NOT_LOGGED_IN:
  1720. case LSC_SCODE_NOPCB:
  1721. case LSC_SCODE_ELS_REJECT:
  1722. case LSC_SCODE_CMD_PARAM_ERR:
  1723. case LSC_SCODE_NONPORT:
  1724. case LSC_SCODE_LOGGED_IN:
  1725. case LSC_SCODE_NOFLOGI_ACC:
  1726. default:
  1727. mb[0] = MBS_COMMAND_ERROR;
  1728. break;
  1729. }
  1730. } else {
  1731. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1732. "Done %s.\n", __func__);
  1733. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1734. mb[0] = MBS_COMMAND_COMPLETE;
  1735. mb[1] = 0;
  1736. if (iop[0] & BIT_4) {
  1737. if (iop[0] & BIT_8)
  1738. mb[1] |= BIT_1;
  1739. } else
  1740. mb[1] = BIT_0;
  1741. /* Passback COS information. */
  1742. mb[10] = 0;
  1743. if (lg->io_parameter[7] || lg->io_parameter[8])
  1744. mb[10] |= BIT_0; /* Class 2. */
  1745. if (lg->io_parameter[9] || lg->io_parameter[10])
  1746. mb[10] |= BIT_1; /* Class 3. */
  1747. if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
  1748. mb[10] |= BIT_7; /* Confirmed Completion
  1749. * Allowed
  1750. */
  1751. }
  1752. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1753. return rval;
  1754. }
  1755. /*
  1756. * qla2x00_login_fabric
  1757. * Issue login fabric port mailbox command.
  1758. *
  1759. * Input:
  1760. * ha = adapter block pointer.
  1761. * loop_id = device loop ID.
  1762. * domain = device domain.
  1763. * area = device area.
  1764. * al_pa = device AL_PA.
  1765. * status = pointer for return status.
  1766. * opt = command options.
  1767. * TARGET_QUEUE_LOCK must be released.
  1768. * ADAPTER_STATE_LOCK must be released.
  1769. *
  1770. * Returns:
  1771. * qla2x00 local function return status code.
  1772. *
  1773. * Context:
  1774. * Kernel context.
  1775. */
  1776. int
  1777. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1778. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1779. {
  1780. int rval;
  1781. mbx_cmd_t mc;
  1782. mbx_cmd_t *mcp = &mc;
  1783. struct qla_hw_data *ha = vha->hw;
  1784. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  1785. "Entered %s.\n", __func__);
  1786. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1787. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1788. if (HAS_EXTENDED_IDS(ha)) {
  1789. mcp->mb[1] = loop_id;
  1790. mcp->mb[10] = opt;
  1791. mcp->out_mb |= MBX_10;
  1792. } else {
  1793. mcp->mb[1] = (loop_id << 8) | opt;
  1794. }
  1795. mcp->mb[2] = domain;
  1796. mcp->mb[3] = area << 8 | al_pa;
  1797. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1798. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1799. mcp->flags = 0;
  1800. rval = qla2x00_mailbox_command(vha, mcp);
  1801. /* Return mailbox statuses. */
  1802. if (mb != NULL) {
  1803. mb[0] = mcp->mb[0];
  1804. mb[1] = mcp->mb[1];
  1805. mb[2] = mcp->mb[2];
  1806. mb[6] = mcp->mb[6];
  1807. mb[7] = mcp->mb[7];
  1808. /* COS retrieved from Get-Port-Database mailbox command. */
  1809. mb[10] = 0;
  1810. }
  1811. if (rval != QLA_SUCCESS) {
  1812. /* RLU tmp code: need to change main mailbox_command function to
  1813. * return ok even when the mailbox completion value is not
  1814. * SUCCESS. The caller needs to be responsible to interpret
  1815. * the return values of this mailbox command if we're not
  1816. * to change too much of the existing code.
  1817. */
  1818. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1819. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1820. mcp->mb[0] == 0x4006)
  1821. rval = QLA_SUCCESS;
  1822. /*EMPTY*/
  1823. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1824. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1825. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1826. } else {
  1827. /*EMPTY*/
  1828. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  1829. "Done %s.\n", __func__);
  1830. }
  1831. return rval;
  1832. }
  1833. /*
  1834. * qla2x00_login_local_device
  1835. * Issue login loop port mailbox command.
  1836. *
  1837. * Input:
  1838. * ha = adapter block pointer.
  1839. * loop_id = device loop ID.
  1840. * opt = command options.
  1841. *
  1842. * Returns:
  1843. * Return status code.
  1844. *
  1845. * Context:
  1846. * Kernel context.
  1847. *
  1848. */
  1849. int
  1850. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1851. uint16_t *mb_ret, uint8_t opt)
  1852. {
  1853. int rval;
  1854. mbx_cmd_t mc;
  1855. mbx_cmd_t *mcp = &mc;
  1856. struct qla_hw_data *ha = vha->hw;
  1857. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  1858. "Entered %s.\n", __func__);
  1859. if (IS_FWI2_CAPABLE(ha))
  1860. return qla24xx_login_fabric(vha, fcport->loop_id,
  1861. fcport->d_id.b.domain, fcport->d_id.b.area,
  1862. fcport->d_id.b.al_pa, mb_ret, opt);
  1863. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1864. if (HAS_EXTENDED_IDS(ha))
  1865. mcp->mb[1] = fcport->loop_id;
  1866. else
  1867. mcp->mb[1] = fcport->loop_id << 8;
  1868. mcp->mb[2] = opt;
  1869. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1870. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1871. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1872. mcp->flags = 0;
  1873. rval = qla2x00_mailbox_command(vha, mcp);
  1874. /* Return mailbox statuses. */
  1875. if (mb_ret != NULL) {
  1876. mb_ret[0] = mcp->mb[0];
  1877. mb_ret[1] = mcp->mb[1];
  1878. mb_ret[6] = mcp->mb[6];
  1879. mb_ret[7] = mcp->mb[7];
  1880. }
  1881. if (rval != QLA_SUCCESS) {
  1882. /* AV tmp code: need to change main mailbox_command function to
  1883. * return ok even when the mailbox completion value is not
  1884. * SUCCESS. The caller needs to be responsible to interpret
  1885. * the return values of this mailbox command if we're not
  1886. * to change too much of the existing code.
  1887. */
  1888. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1889. rval = QLA_SUCCESS;
  1890. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1891. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1892. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1893. } else {
  1894. /*EMPTY*/
  1895. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  1896. "Done %s.\n", __func__);
  1897. }
  1898. return (rval);
  1899. }
  1900. int
  1901. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1902. uint8_t area, uint8_t al_pa)
  1903. {
  1904. int rval;
  1905. struct logio_entry_24xx *lg;
  1906. dma_addr_t lg_dma;
  1907. struct qla_hw_data *ha = vha->hw;
  1908. struct req_que *req;
  1909. struct rsp_que *rsp;
  1910. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  1911. "Entered %s.\n", __func__);
  1912. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1913. if (lg == NULL) {
  1914. ql_log(ql_log_warn, vha, 0x106e,
  1915. "Failed to allocate logout IOCB.\n");
  1916. return QLA_MEMORY_ALLOC_FAILED;
  1917. }
  1918. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1919. if (ql2xmaxqueues > 1)
  1920. req = ha->req_q_map[0];
  1921. else
  1922. req = vha->req;
  1923. rsp = req->rsp;
  1924. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1925. lg->entry_count = 1;
  1926. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1927. lg->nport_handle = cpu_to_le16(loop_id);
  1928. lg->control_flags =
  1929. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1930. LCF_FREE_NPORT);
  1931. lg->port_id[0] = al_pa;
  1932. lg->port_id[1] = area;
  1933. lg->port_id[2] = domain;
  1934. lg->vp_index = vha->vp_idx;
  1935. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1936. (ha->r_a_tov / 10 * 2) + 2);
  1937. if (rval != QLA_SUCCESS) {
  1938. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1939. "Failed to issue logout IOCB (%x).\n", rval);
  1940. } else if (lg->entry_status != 0) {
  1941. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1942. "Failed to complete IOCB -- error status (%x).\n",
  1943. lg->entry_status);
  1944. rval = QLA_FUNCTION_FAILED;
  1945. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1946. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1947. "Failed to complete IOCB -- completion status (%x) "
  1948. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1949. le32_to_cpu(lg->io_parameter[0]),
  1950. le32_to_cpu(lg->io_parameter[1]));
  1951. } else {
  1952. /*EMPTY*/
  1953. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  1954. "Done %s.\n", __func__);
  1955. }
  1956. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1957. return rval;
  1958. }
  1959. /*
  1960. * qla2x00_fabric_logout
  1961. * Issue logout fabric port mailbox command.
  1962. *
  1963. * Input:
  1964. * ha = adapter block pointer.
  1965. * loop_id = device loop ID.
  1966. * TARGET_QUEUE_LOCK must be released.
  1967. * ADAPTER_STATE_LOCK must be released.
  1968. *
  1969. * Returns:
  1970. * qla2x00 local function return status code.
  1971. *
  1972. * Context:
  1973. * Kernel context.
  1974. */
  1975. int
  1976. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1977. uint8_t area, uint8_t al_pa)
  1978. {
  1979. int rval;
  1980. mbx_cmd_t mc;
  1981. mbx_cmd_t *mcp = &mc;
  1982. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  1983. "Entered %s.\n", __func__);
  1984. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1985. mcp->out_mb = MBX_1|MBX_0;
  1986. if (HAS_EXTENDED_IDS(vha->hw)) {
  1987. mcp->mb[1] = loop_id;
  1988. mcp->mb[10] = 0;
  1989. mcp->out_mb |= MBX_10;
  1990. } else {
  1991. mcp->mb[1] = loop_id << 8;
  1992. }
  1993. mcp->in_mb = MBX_1|MBX_0;
  1994. mcp->tov = MBX_TOV_SECONDS;
  1995. mcp->flags = 0;
  1996. rval = qla2x00_mailbox_command(vha, mcp);
  1997. if (rval != QLA_SUCCESS) {
  1998. /*EMPTY*/
  1999. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  2000. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  2001. } else {
  2002. /*EMPTY*/
  2003. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  2004. "Done %s.\n", __func__);
  2005. }
  2006. return rval;
  2007. }
  2008. /*
  2009. * qla2x00_full_login_lip
  2010. * Issue full login LIP mailbox command.
  2011. *
  2012. * Input:
  2013. * ha = adapter block pointer.
  2014. * TARGET_QUEUE_LOCK must be released.
  2015. * ADAPTER_STATE_LOCK must be released.
  2016. *
  2017. * Returns:
  2018. * qla2x00 local function return status code.
  2019. *
  2020. * Context:
  2021. * Kernel context.
  2022. */
  2023. int
  2024. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  2025. {
  2026. int rval;
  2027. mbx_cmd_t mc;
  2028. mbx_cmd_t *mcp = &mc;
  2029. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  2030. "Entered %s.\n", __func__);
  2031. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2032. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  2033. mcp->mb[2] = 0;
  2034. mcp->mb[3] = 0;
  2035. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2036. mcp->in_mb = MBX_0;
  2037. mcp->tov = MBX_TOV_SECONDS;
  2038. mcp->flags = 0;
  2039. rval = qla2x00_mailbox_command(vha, mcp);
  2040. if (rval != QLA_SUCCESS) {
  2041. /*EMPTY*/
  2042. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2043. } else {
  2044. /*EMPTY*/
  2045. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2046. "Done %s.\n", __func__);
  2047. }
  2048. return rval;
  2049. }
  2050. /*
  2051. * qla2x00_get_id_list
  2052. *
  2053. * Input:
  2054. * ha = adapter block pointer.
  2055. *
  2056. * Returns:
  2057. * qla2x00 local function return status code.
  2058. *
  2059. * Context:
  2060. * Kernel context.
  2061. */
  2062. int
  2063. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2064. uint16_t *entries)
  2065. {
  2066. int rval;
  2067. mbx_cmd_t mc;
  2068. mbx_cmd_t *mcp = &mc;
  2069. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2070. "Entered %s.\n", __func__);
  2071. if (id_list == NULL)
  2072. return QLA_FUNCTION_FAILED;
  2073. mcp->mb[0] = MBC_GET_ID_LIST;
  2074. mcp->out_mb = MBX_0;
  2075. if (IS_FWI2_CAPABLE(vha->hw)) {
  2076. mcp->mb[2] = MSW(id_list_dma);
  2077. mcp->mb[3] = LSW(id_list_dma);
  2078. mcp->mb[6] = MSW(MSD(id_list_dma));
  2079. mcp->mb[7] = LSW(MSD(id_list_dma));
  2080. mcp->mb[8] = 0;
  2081. mcp->mb[9] = vha->vp_idx;
  2082. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2083. } else {
  2084. mcp->mb[1] = MSW(id_list_dma);
  2085. mcp->mb[2] = LSW(id_list_dma);
  2086. mcp->mb[3] = MSW(MSD(id_list_dma));
  2087. mcp->mb[6] = LSW(MSD(id_list_dma));
  2088. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2089. }
  2090. mcp->in_mb = MBX_1|MBX_0;
  2091. mcp->tov = MBX_TOV_SECONDS;
  2092. mcp->flags = 0;
  2093. rval = qla2x00_mailbox_command(vha, mcp);
  2094. if (rval != QLA_SUCCESS) {
  2095. /*EMPTY*/
  2096. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2097. } else {
  2098. *entries = mcp->mb[1];
  2099. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2100. "Done %s.\n", __func__);
  2101. }
  2102. return rval;
  2103. }
  2104. /*
  2105. * qla2x00_get_resource_cnts
  2106. * Get current firmware resource counts.
  2107. *
  2108. * Input:
  2109. * ha = adapter block pointer.
  2110. *
  2111. * Returns:
  2112. * qla2x00 local function return status code.
  2113. *
  2114. * Context:
  2115. * Kernel context.
  2116. */
  2117. int
  2118. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  2119. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  2120. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  2121. {
  2122. int rval;
  2123. mbx_cmd_t mc;
  2124. mbx_cmd_t *mcp = &mc;
  2125. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2126. "Entered %s.\n", __func__);
  2127. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2128. mcp->out_mb = MBX_0;
  2129. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2130. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw) || IS_QLA27XX(vha->hw))
  2131. mcp->in_mb |= MBX_12;
  2132. mcp->tov = MBX_TOV_SECONDS;
  2133. mcp->flags = 0;
  2134. rval = qla2x00_mailbox_command(vha, mcp);
  2135. if (rval != QLA_SUCCESS) {
  2136. /*EMPTY*/
  2137. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2138. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2139. } else {
  2140. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2141. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2142. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2143. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2144. mcp->mb[11], mcp->mb[12]);
  2145. if (cur_xchg_cnt)
  2146. *cur_xchg_cnt = mcp->mb[3];
  2147. if (orig_xchg_cnt)
  2148. *orig_xchg_cnt = mcp->mb[6];
  2149. if (cur_iocb_cnt)
  2150. *cur_iocb_cnt = mcp->mb[7];
  2151. if (orig_iocb_cnt)
  2152. *orig_iocb_cnt = mcp->mb[10];
  2153. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  2154. *max_npiv_vports = mcp->mb[11];
  2155. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  2156. *max_fcfs = mcp->mb[12];
  2157. }
  2158. return (rval);
  2159. }
  2160. /*
  2161. * qla2x00_get_fcal_position_map
  2162. * Get FCAL (LILP) position map using mailbox command
  2163. *
  2164. * Input:
  2165. * ha = adapter state pointer.
  2166. * pos_map = buffer pointer (can be NULL).
  2167. *
  2168. * Returns:
  2169. * qla2x00 local function return status code.
  2170. *
  2171. * Context:
  2172. * Kernel context.
  2173. */
  2174. int
  2175. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2176. {
  2177. int rval;
  2178. mbx_cmd_t mc;
  2179. mbx_cmd_t *mcp = &mc;
  2180. char *pmap;
  2181. dma_addr_t pmap_dma;
  2182. struct qla_hw_data *ha = vha->hw;
  2183. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2184. "Entered %s.\n", __func__);
  2185. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2186. if (pmap == NULL) {
  2187. ql_log(ql_log_warn, vha, 0x1080,
  2188. "Memory alloc failed.\n");
  2189. return QLA_MEMORY_ALLOC_FAILED;
  2190. }
  2191. memset(pmap, 0, FCAL_MAP_SIZE);
  2192. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2193. mcp->mb[2] = MSW(pmap_dma);
  2194. mcp->mb[3] = LSW(pmap_dma);
  2195. mcp->mb[6] = MSW(MSD(pmap_dma));
  2196. mcp->mb[7] = LSW(MSD(pmap_dma));
  2197. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2198. mcp->in_mb = MBX_1|MBX_0;
  2199. mcp->buf_size = FCAL_MAP_SIZE;
  2200. mcp->flags = MBX_DMA_IN;
  2201. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2202. rval = qla2x00_mailbox_command(vha, mcp);
  2203. if (rval == QLA_SUCCESS) {
  2204. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2205. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2206. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2207. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2208. pmap, pmap[0] + 1);
  2209. if (pos_map)
  2210. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2211. }
  2212. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2213. if (rval != QLA_SUCCESS) {
  2214. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2215. } else {
  2216. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2217. "Done %s.\n", __func__);
  2218. }
  2219. return rval;
  2220. }
  2221. /*
  2222. * qla2x00_get_link_status
  2223. *
  2224. * Input:
  2225. * ha = adapter block pointer.
  2226. * loop_id = device loop ID.
  2227. * ret_buf = pointer to link status return buffer.
  2228. *
  2229. * Returns:
  2230. * 0 = success.
  2231. * BIT_0 = mem alloc error.
  2232. * BIT_1 = mailbox error.
  2233. */
  2234. int
  2235. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2236. struct link_statistics *stats, dma_addr_t stats_dma)
  2237. {
  2238. int rval;
  2239. mbx_cmd_t mc;
  2240. mbx_cmd_t *mcp = &mc;
  2241. uint32_t *siter, *diter, dwords;
  2242. struct qla_hw_data *ha = vha->hw;
  2243. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2244. "Entered %s.\n", __func__);
  2245. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2246. mcp->mb[2] = MSW(stats_dma);
  2247. mcp->mb[3] = LSW(stats_dma);
  2248. mcp->mb[6] = MSW(MSD(stats_dma));
  2249. mcp->mb[7] = LSW(MSD(stats_dma));
  2250. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2251. mcp->in_mb = MBX_0;
  2252. if (IS_FWI2_CAPABLE(ha)) {
  2253. mcp->mb[1] = loop_id;
  2254. mcp->mb[4] = 0;
  2255. mcp->mb[10] = 0;
  2256. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2257. mcp->in_mb |= MBX_1;
  2258. } else if (HAS_EXTENDED_IDS(ha)) {
  2259. mcp->mb[1] = loop_id;
  2260. mcp->mb[10] = 0;
  2261. mcp->out_mb |= MBX_10|MBX_1;
  2262. } else {
  2263. mcp->mb[1] = loop_id << 8;
  2264. mcp->out_mb |= MBX_1;
  2265. }
  2266. mcp->tov = MBX_TOV_SECONDS;
  2267. mcp->flags = IOCTL_CMD;
  2268. rval = qla2x00_mailbox_command(vha, mcp);
  2269. if (rval == QLA_SUCCESS) {
  2270. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2271. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2272. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2273. rval = QLA_FUNCTION_FAILED;
  2274. } else {
  2275. /* Copy over data -- firmware data is LE. */
  2276. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2277. "Done %s.\n", __func__);
  2278. dwords = offsetof(struct link_statistics, unused1) / 4;
  2279. siter = diter = &stats->link_fail_cnt;
  2280. while (dwords--)
  2281. *diter++ = le32_to_cpu(*siter++);
  2282. }
  2283. } else {
  2284. /* Failed. */
  2285. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2286. }
  2287. return rval;
  2288. }
  2289. int
  2290. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2291. dma_addr_t stats_dma)
  2292. {
  2293. int rval;
  2294. mbx_cmd_t mc;
  2295. mbx_cmd_t *mcp = &mc;
  2296. uint32_t *siter, *diter, dwords;
  2297. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2298. "Entered %s.\n", __func__);
  2299. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2300. mcp->mb[2] = MSW(stats_dma);
  2301. mcp->mb[3] = LSW(stats_dma);
  2302. mcp->mb[6] = MSW(MSD(stats_dma));
  2303. mcp->mb[7] = LSW(MSD(stats_dma));
  2304. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2305. mcp->mb[9] = vha->vp_idx;
  2306. mcp->mb[10] = 0;
  2307. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2308. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2309. mcp->tov = MBX_TOV_SECONDS;
  2310. mcp->flags = IOCTL_CMD;
  2311. rval = qla2x00_mailbox_command(vha, mcp);
  2312. if (rval == QLA_SUCCESS) {
  2313. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2314. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2315. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2316. rval = QLA_FUNCTION_FAILED;
  2317. } else {
  2318. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2319. "Done %s.\n", __func__);
  2320. /* Copy over data -- firmware data is LE. */
  2321. dwords = sizeof(struct link_statistics) / 4;
  2322. siter = diter = &stats->link_fail_cnt;
  2323. while (dwords--)
  2324. *diter++ = le32_to_cpu(*siter++);
  2325. }
  2326. } else {
  2327. /* Failed. */
  2328. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2329. }
  2330. return rval;
  2331. }
  2332. int
  2333. qla24xx_abort_command(srb_t *sp)
  2334. {
  2335. int rval;
  2336. unsigned long flags = 0;
  2337. struct abort_entry_24xx *abt;
  2338. dma_addr_t abt_dma;
  2339. uint32_t handle;
  2340. fc_port_t *fcport = sp->fcport;
  2341. struct scsi_qla_host *vha = fcport->vha;
  2342. struct qla_hw_data *ha = vha->hw;
  2343. struct req_que *req = vha->req;
  2344. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2345. "Entered %s.\n", __func__);
  2346. if (ql2xasynctmfenable)
  2347. return qla24xx_async_abort_command(sp);
  2348. spin_lock_irqsave(&ha->hardware_lock, flags);
  2349. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2350. if (req->outstanding_cmds[handle] == sp)
  2351. break;
  2352. }
  2353. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2354. if (handle == req->num_outstanding_cmds) {
  2355. /* Command not found. */
  2356. return QLA_FUNCTION_FAILED;
  2357. }
  2358. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2359. if (abt == NULL) {
  2360. ql_log(ql_log_warn, vha, 0x108d,
  2361. "Failed to allocate abort IOCB.\n");
  2362. return QLA_MEMORY_ALLOC_FAILED;
  2363. }
  2364. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2365. abt->entry_type = ABORT_IOCB_TYPE;
  2366. abt->entry_count = 1;
  2367. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2368. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2369. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2370. abt->port_id[0] = fcport->d_id.b.al_pa;
  2371. abt->port_id[1] = fcport->d_id.b.area;
  2372. abt->port_id[2] = fcport->d_id.b.domain;
  2373. abt->vp_index = fcport->vha->vp_idx;
  2374. abt->req_que_no = cpu_to_le16(req->id);
  2375. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2376. if (rval != QLA_SUCCESS) {
  2377. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2378. "Failed to issue IOCB (%x).\n", rval);
  2379. } else if (abt->entry_status != 0) {
  2380. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2381. "Failed to complete IOCB -- error status (%x).\n",
  2382. abt->entry_status);
  2383. rval = QLA_FUNCTION_FAILED;
  2384. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2385. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2386. "Failed to complete IOCB -- completion status (%x).\n",
  2387. le16_to_cpu(abt->nport_handle));
  2388. if (abt->nport_handle == CS_IOCB_ERROR)
  2389. rval = QLA_FUNCTION_PARAMETER_ERROR;
  2390. else
  2391. rval = QLA_FUNCTION_FAILED;
  2392. } else {
  2393. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2394. "Done %s.\n", __func__);
  2395. }
  2396. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2397. return rval;
  2398. }
  2399. struct tsk_mgmt_cmd {
  2400. union {
  2401. struct tsk_mgmt_entry tsk;
  2402. struct sts_entry_24xx sts;
  2403. } p;
  2404. };
  2405. static int
  2406. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2407. uint64_t l, int tag)
  2408. {
  2409. int rval, rval2;
  2410. struct tsk_mgmt_cmd *tsk;
  2411. struct sts_entry_24xx *sts;
  2412. dma_addr_t tsk_dma;
  2413. scsi_qla_host_t *vha;
  2414. struct qla_hw_data *ha;
  2415. struct req_que *req;
  2416. struct rsp_que *rsp;
  2417. vha = fcport->vha;
  2418. ha = vha->hw;
  2419. req = vha->req;
  2420. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2421. "Entered %s.\n", __func__);
  2422. if (ha->flags.cpu_affinity_enabled)
  2423. rsp = ha->rsp_q_map[tag + 1];
  2424. else
  2425. rsp = req->rsp;
  2426. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2427. if (tsk == NULL) {
  2428. ql_log(ql_log_warn, vha, 0x1093,
  2429. "Failed to allocate task management IOCB.\n");
  2430. return QLA_MEMORY_ALLOC_FAILED;
  2431. }
  2432. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2433. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2434. tsk->p.tsk.entry_count = 1;
  2435. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2436. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2437. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2438. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2439. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2440. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2441. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2442. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2443. if (type == TCF_LUN_RESET) {
  2444. int_to_scsilun(l, &tsk->p.tsk.lun);
  2445. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2446. sizeof(tsk->p.tsk.lun));
  2447. }
  2448. sts = &tsk->p.sts;
  2449. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2450. if (rval != QLA_SUCCESS) {
  2451. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2452. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2453. } else if (sts->entry_status != 0) {
  2454. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2455. "Failed to complete IOCB -- error status (%x).\n",
  2456. sts->entry_status);
  2457. rval = QLA_FUNCTION_FAILED;
  2458. } else if (sts->comp_status !=
  2459. __constant_cpu_to_le16(CS_COMPLETE)) {
  2460. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2461. "Failed to complete IOCB -- completion status (%x).\n",
  2462. le16_to_cpu(sts->comp_status));
  2463. rval = QLA_FUNCTION_FAILED;
  2464. } else if (le16_to_cpu(sts->scsi_status) &
  2465. SS_RESPONSE_INFO_LEN_VALID) {
  2466. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2467. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2468. "Ignoring inconsistent data length -- not enough "
  2469. "response info (%d).\n",
  2470. le32_to_cpu(sts->rsp_data_len));
  2471. } else if (sts->data[3]) {
  2472. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2473. "Failed to complete IOCB -- response (%x).\n",
  2474. sts->data[3]);
  2475. rval = QLA_FUNCTION_FAILED;
  2476. }
  2477. }
  2478. /* Issue marker IOCB. */
  2479. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2480. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2481. if (rval2 != QLA_SUCCESS) {
  2482. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2483. "Failed to issue marker IOCB (%x).\n", rval2);
  2484. } else {
  2485. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2486. "Done %s.\n", __func__);
  2487. }
  2488. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2489. return rval;
  2490. }
  2491. int
  2492. qla24xx_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  2493. {
  2494. struct qla_hw_data *ha = fcport->vha->hw;
  2495. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2496. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2497. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2498. }
  2499. int
  2500. qla24xx_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  2501. {
  2502. struct qla_hw_data *ha = fcport->vha->hw;
  2503. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2504. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2505. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2506. }
  2507. int
  2508. qla2x00_system_error(scsi_qla_host_t *vha)
  2509. {
  2510. int rval;
  2511. mbx_cmd_t mc;
  2512. mbx_cmd_t *mcp = &mc;
  2513. struct qla_hw_data *ha = vha->hw;
  2514. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2515. return QLA_FUNCTION_FAILED;
  2516. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2517. "Entered %s.\n", __func__);
  2518. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2519. mcp->out_mb = MBX_0;
  2520. mcp->in_mb = MBX_0;
  2521. mcp->tov = 5;
  2522. mcp->flags = 0;
  2523. rval = qla2x00_mailbox_command(vha, mcp);
  2524. if (rval != QLA_SUCCESS) {
  2525. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2526. } else {
  2527. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2528. "Done %s.\n", __func__);
  2529. }
  2530. return rval;
  2531. }
  2532. int
  2533. qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
  2534. {
  2535. int rval;
  2536. mbx_cmd_t mc;
  2537. mbx_cmd_t *mcp = &mc;
  2538. if (!IS_QLA2031(vha->hw) && !IS_QLA27XX(vha->hw))
  2539. return QLA_FUNCTION_FAILED;
  2540. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
  2541. "Entered %s.\n", __func__);
  2542. mcp->mb[0] = MBC_WRITE_SERDES;
  2543. mcp->mb[1] = addr;
  2544. if (IS_QLA2031(vha->hw))
  2545. mcp->mb[2] = data & 0xff;
  2546. else
  2547. mcp->mb[2] = data;
  2548. mcp->mb[3] = 0;
  2549. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2550. mcp->in_mb = MBX_0;
  2551. mcp->tov = MBX_TOV_SECONDS;
  2552. mcp->flags = 0;
  2553. rval = qla2x00_mailbox_command(vha, mcp);
  2554. if (rval != QLA_SUCCESS) {
  2555. ql_dbg(ql_dbg_mbx, vha, 0x1183,
  2556. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2557. } else {
  2558. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
  2559. "Done %s.\n", __func__);
  2560. }
  2561. return rval;
  2562. }
  2563. int
  2564. qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
  2565. {
  2566. int rval;
  2567. mbx_cmd_t mc;
  2568. mbx_cmd_t *mcp = &mc;
  2569. if (!IS_QLA2031(vha->hw) && !IS_QLA27XX(vha->hw))
  2570. return QLA_FUNCTION_FAILED;
  2571. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
  2572. "Entered %s.\n", __func__);
  2573. mcp->mb[0] = MBC_READ_SERDES;
  2574. mcp->mb[1] = addr;
  2575. mcp->mb[3] = 0;
  2576. mcp->out_mb = MBX_3|MBX_1|MBX_0;
  2577. mcp->in_mb = MBX_1|MBX_0;
  2578. mcp->tov = MBX_TOV_SECONDS;
  2579. mcp->flags = 0;
  2580. rval = qla2x00_mailbox_command(vha, mcp);
  2581. if (IS_QLA2031(vha->hw))
  2582. *data = mcp->mb[1] & 0xff;
  2583. else
  2584. *data = mcp->mb[1];
  2585. if (rval != QLA_SUCCESS) {
  2586. ql_dbg(ql_dbg_mbx, vha, 0x1186,
  2587. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2588. } else {
  2589. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
  2590. "Done %s.\n", __func__);
  2591. }
  2592. return rval;
  2593. }
  2594. int
  2595. qla8044_write_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  2596. {
  2597. int rval;
  2598. mbx_cmd_t mc;
  2599. mbx_cmd_t *mcp = &mc;
  2600. if (!IS_QLA8044(vha->hw))
  2601. return QLA_FUNCTION_FAILED;
  2602. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1186,
  2603. "Entered %s.\n", __func__);
  2604. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2605. mcp->mb[1] = HCS_WRITE_SERDES;
  2606. mcp->mb[3] = LSW(addr);
  2607. mcp->mb[4] = MSW(addr);
  2608. mcp->mb[5] = LSW(data);
  2609. mcp->mb[6] = MSW(data);
  2610. mcp->out_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_1|MBX_0;
  2611. mcp->in_mb = MBX_0;
  2612. mcp->tov = MBX_TOV_SECONDS;
  2613. mcp->flags = 0;
  2614. rval = qla2x00_mailbox_command(vha, mcp);
  2615. if (rval != QLA_SUCCESS) {
  2616. ql_dbg(ql_dbg_mbx, vha, 0x1187,
  2617. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2618. } else {
  2619. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1188,
  2620. "Done %s.\n", __func__);
  2621. }
  2622. return rval;
  2623. }
  2624. int
  2625. qla8044_read_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  2626. {
  2627. int rval;
  2628. mbx_cmd_t mc;
  2629. mbx_cmd_t *mcp = &mc;
  2630. if (!IS_QLA8044(vha->hw))
  2631. return QLA_FUNCTION_FAILED;
  2632. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1189,
  2633. "Entered %s.\n", __func__);
  2634. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2635. mcp->mb[1] = HCS_READ_SERDES;
  2636. mcp->mb[3] = LSW(addr);
  2637. mcp->mb[4] = MSW(addr);
  2638. mcp->out_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  2639. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2640. mcp->tov = MBX_TOV_SECONDS;
  2641. mcp->flags = 0;
  2642. rval = qla2x00_mailbox_command(vha, mcp);
  2643. *data = mcp->mb[2] << 16 | mcp->mb[1];
  2644. if (rval != QLA_SUCCESS) {
  2645. ql_dbg(ql_dbg_mbx, vha, 0x118a,
  2646. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2647. } else {
  2648. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118b,
  2649. "Done %s.\n", __func__);
  2650. }
  2651. return rval;
  2652. }
  2653. /**
  2654. * qla2x00_set_serdes_params() -
  2655. * @ha: HA context
  2656. *
  2657. * Returns
  2658. */
  2659. int
  2660. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2661. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2662. {
  2663. int rval;
  2664. mbx_cmd_t mc;
  2665. mbx_cmd_t *mcp = &mc;
  2666. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2667. "Entered %s.\n", __func__);
  2668. mcp->mb[0] = MBC_SERDES_PARAMS;
  2669. mcp->mb[1] = BIT_0;
  2670. mcp->mb[2] = sw_em_1g | BIT_15;
  2671. mcp->mb[3] = sw_em_2g | BIT_15;
  2672. mcp->mb[4] = sw_em_4g | BIT_15;
  2673. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2674. mcp->in_mb = MBX_0;
  2675. mcp->tov = MBX_TOV_SECONDS;
  2676. mcp->flags = 0;
  2677. rval = qla2x00_mailbox_command(vha, mcp);
  2678. if (rval != QLA_SUCCESS) {
  2679. /*EMPTY*/
  2680. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2681. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2682. } else {
  2683. /*EMPTY*/
  2684. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2685. "Done %s.\n", __func__);
  2686. }
  2687. return rval;
  2688. }
  2689. int
  2690. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2691. {
  2692. int rval;
  2693. mbx_cmd_t mc;
  2694. mbx_cmd_t *mcp = &mc;
  2695. if (!IS_FWI2_CAPABLE(vha->hw))
  2696. return QLA_FUNCTION_FAILED;
  2697. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2698. "Entered %s.\n", __func__);
  2699. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2700. mcp->mb[1] = 0;
  2701. mcp->out_mb = MBX_1|MBX_0;
  2702. mcp->in_mb = MBX_0;
  2703. mcp->tov = 5;
  2704. mcp->flags = 0;
  2705. rval = qla2x00_mailbox_command(vha, mcp);
  2706. if (rval != QLA_SUCCESS) {
  2707. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2708. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2709. rval = QLA_INVALID_COMMAND;
  2710. } else {
  2711. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2712. "Done %s.\n", __func__);
  2713. }
  2714. return rval;
  2715. }
  2716. int
  2717. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2718. uint16_t buffers)
  2719. {
  2720. int rval;
  2721. mbx_cmd_t mc;
  2722. mbx_cmd_t *mcp = &mc;
  2723. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2724. "Entered %s.\n", __func__);
  2725. if (!IS_FWI2_CAPABLE(vha->hw))
  2726. return QLA_FUNCTION_FAILED;
  2727. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2728. return QLA_FUNCTION_FAILED;
  2729. mcp->mb[0] = MBC_TRACE_CONTROL;
  2730. mcp->mb[1] = TC_EFT_ENABLE;
  2731. mcp->mb[2] = LSW(eft_dma);
  2732. mcp->mb[3] = MSW(eft_dma);
  2733. mcp->mb[4] = LSW(MSD(eft_dma));
  2734. mcp->mb[5] = MSW(MSD(eft_dma));
  2735. mcp->mb[6] = buffers;
  2736. mcp->mb[7] = TC_AEN_DISABLE;
  2737. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2738. mcp->in_mb = MBX_1|MBX_0;
  2739. mcp->tov = MBX_TOV_SECONDS;
  2740. mcp->flags = 0;
  2741. rval = qla2x00_mailbox_command(vha, mcp);
  2742. if (rval != QLA_SUCCESS) {
  2743. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2744. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2745. rval, mcp->mb[0], mcp->mb[1]);
  2746. } else {
  2747. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2748. "Done %s.\n", __func__);
  2749. }
  2750. return rval;
  2751. }
  2752. int
  2753. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2754. {
  2755. int rval;
  2756. mbx_cmd_t mc;
  2757. mbx_cmd_t *mcp = &mc;
  2758. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  2759. "Entered %s.\n", __func__);
  2760. if (!IS_FWI2_CAPABLE(vha->hw))
  2761. return QLA_FUNCTION_FAILED;
  2762. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2763. return QLA_FUNCTION_FAILED;
  2764. mcp->mb[0] = MBC_TRACE_CONTROL;
  2765. mcp->mb[1] = TC_EFT_DISABLE;
  2766. mcp->out_mb = MBX_1|MBX_0;
  2767. mcp->in_mb = MBX_1|MBX_0;
  2768. mcp->tov = MBX_TOV_SECONDS;
  2769. mcp->flags = 0;
  2770. rval = qla2x00_mailbox_command(vha, mcp);
  2771. if (rval != QLA_SUCCESS) {
  2772. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2773. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2774. rval, mcp->mb[0], mcp->mb[1]);
  2775. } else {
  2776. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  2777. "Done %s.\n", __func__);
  2778. }
  2779. return rval;
  2780. }
  2781. int
  2782. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2783. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2784. {
  2785. int rval;
  2786. mbx_cmd_t mc;
  2787. mbx_cmd_t *mcp = &mc;
  2788. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  2789. "Entered %s.\n", __func__);
  2790. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2791. !IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  2792. return QLA_FUNCTION_FAILED;
  2793. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2794. return QLA_FUNCTION_FAILED;
  2795. mcp->mb[0] = MBC_TRACE_CONTROL;
  2796. mcp->mb[1] = TC_FCE_ENABLE;
  2797. mcp->mb[2] = LSW(fce_dma);
  2798. mcp->mb[3] = MSW(fce_dma);
  2799. mcp->mb[4] = LSW(MSD(fce_dma));
  2800. mcp->mb[5] = MSW(MSD(fce_dma));
  2801. mcp->mb[6] = buffers;
  2802. mcp->mb[7] = TC_AEN_DISABLE;
  2803. mcp->mb[8] = 0;
  2804. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2805. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2806. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2807. MBX_1|MBX_0;
  2808. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2809. mcp->tov = MBX_TOV_SECONDS;
  2810. mcp->flags = 0;
  2811. rval = qla2x00_mailbox_command(vha, mcp);
  2812. if (rval != QLA_SUCCESS) {
  2813. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2814. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2815. rval, mcp->mb[0], mcp->mb[1]);
  2816. } else {
  2817. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  2818. "Done %s.\n", __func__);
  2819. if (mb)
  2820. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2821. if (dwords)
  2822. *dwords = buffers;
  2823. }
  2824. return rval;
  2825. }
  2826. int
  2827. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2828. {
  2829. int rval;
  2830. mbx_cmd_t mc;
  2831. mbx_cmd_t *mcp = &mc;
  2832. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  2833. "Entered %s.\n", __func__);
  2834. if (!IS_FWI2_CAPABLE(vha->hw))
  2835. return QLA_FUNCTION_FAILED;
  2836. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2837. return QLA_FUNCTION_FAILED;
  2838. mcp->mb[0] = MBC_TRACE_CONTROL;
  2839. mcp->mb[1] = TC_FCE_DISABLE;
  2840. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2841. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2842. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2843. MBX_1|MBX_0;
  2844. mcp->tov = MBX_TOV_SECONDS;
  2845. mcp->flags = 0;
  2846. rval = qla2x00_mailbox_command(vha, mcp);
  2847. if (rval != QLA_SUCCESS) {
  2848. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2849. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2850. rval, mcp->mb[0], mcp->mb[1]);
  2851. } else {
  2852. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  2853. "Done %s.\n", __func__);
  2854. if (wr)
  2855. *wr = (uint64_t) mcp->mb[5] << 48 |
  2856. (uint64_t) mcp->mb[4] << 32 |
  2857. (uint64_t) mcp->mb[3] << 16 |
  2858. (uint64_t) mcp->mb[2];
  2859. if (rd)
  2860. *rd = (uint64_t) mcp->mb[9] << 48 |
  2861. (uint64_t) mcp->mb[8] << 32 |
  2862. (uint64_t) mcp->mb[7] << 16 |
  2863. (uint64_t) mcp->mb[6];
  2864. }
  2865. return rval;
  2866. }
  2867. int
  2868. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2869. uint16_t *port_speed, uint16_t *mb)
  2870. {
  2871. int rval;
  2872. mbx_cmd_t mc;
  2873. mbx_cmd_t *mcp = &mc;
  2874. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  2875. "Entered %s.\n", __func__);
  2876. if (!IS_IIDMA_CAPABLE(vha->hw))
  2877. return QLA_FUNCTION_FAILED;
  2878. mcp->mb[0] = MBC_PORT_PARAMS;
  2879. mcp->mb[1] = loop_id;
  2880. mcp->mb[2] = mcp->mb[3] = 0;
  2881. mcp->mb[9] = vha->vp_idx;
  2882. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2883. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2884. mcp->tov = MBX_TOV_SECONDS;
  2885. mcp->flags = 0;
  2886. rval = qla2x00_mailbox_command(vha, mcp);
  2887. /* Return mailbox statuses. */
  2888. if (mb != NULL) {
  2889. mb[0] = mcp->mb[0];
  2890. mb[1] = mcp->mb[1];
  2891. mb[3] = mcp->mb[3];
  2892. }
  2893. if (rval != QLA_SUCCESS) {
  2894. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2895. } else {
  2896. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  2897. "Done %s.\n", __func__);
  2898. if (port_speed)
  2899. *port_speed = mcp->mb[3];
  2900. }
  2901. return rval;
  2902. }
  2903. int
  2904. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2905. uint16_t port_speed, uint16_t *mb)
  2906. {
  2907. int rval;
  2908. mbx_cmd_t mc;
  2909. mbx_cmd_t *mcp = &mc;
  2910. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  2911. "Entered %s.\n", __func__);
  2912. if (!IS_IIDMA_CAPABLE(vha->hw))
  2913. return QLA_FUNCTION_FAILED;
  2914. mcp->mb[0] = MBC_PORT_PARAMS;
  2915. mcp->mb[1] = loop_id;
  2916. mcp->mb[2] = BIT_0;
  2917. if (IS_CNA_CAPABLE(vha->hw))
  2918. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2919. else
  2920. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2921. mcp->mb[9] = vha->vp_idx;
  2922. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2923. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2924. mcp->tov = MBX_TOV_SECONDS;
  2925. mcp->flags = 0;
  2926. rval = qla2x00_mailbox_command(vha, mcp);
  2927. /* Return mailbox statuses. */
  2928. if (mb != NULL) {
  2929. mb[0] = mcp->mb[0];
  2930. mb[1] = mcp->mb[1];
  2931. mb[3] = mcp->mb[3];
  2932. }
  2933. if (rval != QLA_SUCCESS) {
  2934. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  2935. "Failed=%x.\n", rval);
  2936. } else {
  2937. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  2938. "Done %s.\n", __func__);
  2939. }
  2940. return rval;
  2941. }
  2942. void
  2943. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2944. struct vp_rpt_id_entry_24xx *rptid_entry)
  2945. {
  2946. uint8_t vp_idx;
  2947. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2948. struct qla_hw_data *ha = vha->hw;
  2949. scsi_qla_host_t *vp;
  2950. unsigned long flags;
  2951. int found;
  2952. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  2953. "Entered %s.\n", __func__);
  2954. if (rptid_entry->entry_status != 0)
  2955. return;
  2956. if (rptid_entry->format == 0) {
  2957. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  2958. "Format 0 : Number of VPs setup %d, number of "
  2959. "VPs acquired %d.\n",
  2960. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2961. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2962. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  2963. "Primary port id %02x%02x%02x.\n",
  2964. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2965. rptid_entry->port_id[0]);
  2966. } else if (rptid_entry->format == 1) {
  2967. vp_idx = LSB(stat);
  2968. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  2969. "Format 1: VP[%d] enabled - status %d - with "
  2970. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2971. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2972. rptid_entry->port_id[0]);
  2973. /* FA-WWN is only for physical port */
  2974. if (!vp_idx) {
  2975. void *wwpn = ha->init_cb->port_name;
  2976. if (!MSB(stat)) {
  2977. if (rptid_entry->vp_idx_map[1] & BIT_6)
  2978. wwpn = rptid_entry->reserved_4 + 8;
  2979. }
  2980. memcpy(vha->port_name, wwpn, WWN_SIZE);
  2981. fc_host_port_name(vha->host) =
  2982. wwn_to_u64(vha->port_name);
  2983. ql_dbg(ql_dbg_mbx, vha, 0x1018,
  2984. "FA-WWN portname %016llx (%x)\n",
  2985. fc_host_port_name(vha->host), MSB(stat));
  2986. }
  2987. vp = vha;
  2988. if (vp_idx == 0)
  2989. goto reg_needed;
  2990. if (MSB(stat) != 0 && MSB(stat) != 2) {
  2991. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2992. "Could not acquire ID for VP[%d].\n", vp_idx);
  2993. return;
  2994. }
  2995. found = 0;
  2996. spin_lock_irqsave(&ha->vport_slock, flags);
  2997. list_for_each_entry(vp, &ha->vp_list, list) {
  2998. if (vp_idx == vp->vp_idx) {
  2999. found = 1;
  3000. break;
  3001. }
  3002. }
  3003. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3004. if (!found)
  3005. return;
  3006. vp->d_id.b.domain = rptid_entry->port_id[2];
  3007. vp->d_id.b.area = rptid_entry->port_id[1];
  3008. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  3009. /*
  3010. * Cannot configure here as we are still sitting on the
  3011. * response queue. Handle it in dpc context.
  3012. */
  3013. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  3014. reg_needed:
  3015. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  3016. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  3017. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  3018. qla2xxx_wake_dpc(vha);
  3019. }
  3020. }
  3021. /*
  3022. * qla24xx_modify_vp_config
  3023. * Change VP configuration for vha
  3024. *
  3025. * Input:
  3026. * vha = adapter block pointer.
  3027. *
  3028. * Returns:
  3029. * qla2xxx local function return status code.
  3030. *
  3031. * Context:
  3032. * Kernel context.
  3033. */
  3034. int
  3035. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  3036. {
  3037. int rval;
  3038. struct vp_config_entry_24xx *vpmod;
  3039. dma_addr_t vpmod_dma;
  3040. struct qla_hw_data *ha = vha->hw;
  3041. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3042. /* This can be called by the parent */
  3043. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  3044. "Entered %s.\n", __func__);
  3045. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  3046. if (!vpmod) {
  3047. ql_log(ql_log_warn, vha, 0x10bc,
  3048. "Failed to allocate modify VP IOCB.\n");
  3049. return QLA_MEMORY_ALLOC_FAILED;
  3050. }
  3051. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  3052. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  3053. vpmod->entry_count = 1;
  3054. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  3055. vpmod->vp_count = 1;
  3056. vpmod->vp_index1 = vha->vp_idx;
  3057. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  3058. qlt_modify_vp_config(vha, vpmod);
  3059. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  3060. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  3061. vpmod->entry_count = 1;
  3062. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  3063. if (rval != QLA_SUCCESS) {
  3064. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  3065. "Failed to issue VP config IOCB (%x).\n", rval);
  3066. } else if (vpmod->comp_status != 0) {
  3067. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  3068. "Failed to complete IOCB -- error status (%x).\n",
  3069. vpmod->comp_status);
  3070. rval = QLA_FUNCTION_FAILED;
  3071. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  3072. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  3073. "Failed to complete IOCB -- completion status (%x).\n",
  3074. le16_to_cpu(vpmod->comp_status));
  3075. rval = QLA_FUNCTION_FAILED;
  3076. } else {
  3077. /* EMPTY */
  3078. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  3079. "Done %s.\n", __func__);
  3080. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  3081. }
  3082. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  3083. return rval;
  3084. }
  3085. /*
  3086. * qla24xx_control_vp
  3087. * Enable a virtual port for given host
  3088. *
  3089. * Input:
  3090. * ha = adapter block pointer.
  3091. * vhba = virtual adapter (unused)
  3092. * index = index number for enabled VP
  3093. *
  3094. * Returns:
  3095. * qla2xxx local function return status code.
  3096. *
  3097. * Context:
  3098. * Kernel context.
  3099. */
  3100. int
  3101. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  3102. {
  3103. int rval;
  3104. int map, pos;
  3105. struct vp_ctrl_entry_24xx *vce;
  3106. dma_addr_t vce_dma;
  3107. struct qla_hw_data *ha = vha->hw;
  3108. int vp_index = vha->vp_idx;
  3109. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3110. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  3111. "Entered %s enabling index %d.\n", __func__, vp_index);
  3112. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  3113. return QLA_PARAMETER_ERROR;
  3114. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  3115. if (!vce) {
  3116. ql_log(ql_log_warn, vha, 0x10c2,
  3117. "Failed to allocate VP control IOCB.\n");
  3118. return QLA_MEMORY_ALLOC_FAILED;
  3119. }
  3120. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  3121. vce->entry_type = VP_CTRL_IOCB_TYPE;
  3122. vce->entry_count = 1;
  3123. vce->command = cpu_to_le16(cmd);
  3124. vce->vp_count = __constant_cpu_to_le16(1);
  3125. /* index map in firmware starts with 1; decrement index
  3126. * this is ok as we never use index 0
  3127. */
  3128. map = (vp_index - 1) / 8;
  3129. pos = (vp_index - 1) & 7;
  3130. mutex_lock(&ha->vport_lock);
  3131. vce->vp_idx_map[map] |= 1 << pos;
  3132. mutex_unlock(&ha->vport_lock);
  3133. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  3134. if (rval != QLA_SUCCESS) {
  3135. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  3136. "Failed to issue VP control IOCB (%x).\n", rval);
  3137. } else if (vce->entry_status != 0) {
  3138. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  3139. "Failed to complete IOCB -- error status (%x).\n",
  3140. vce->entry_status);
  3141. rval = QLA_FUNCTION_FAILED;
  3142. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  3143. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  3144. "Failed to complet IOCB -- completion status (%x).\n",
  3145. le16_to_cpu(vce->comp_status));
  3146. rval = QLA_FUNCTION_FAILED;
  3147. } else {
  3148. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  3149. "Done %s.\n", __func__);
  3150. }
  3151. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  3152. return rval;
  3153. }
  3154. /*
  3155. * qla2x00_send_change_request
  3156. * Receive or disable RSCN request from fabric controller
  3157. *
  3158. * Input:
  3159. * ha = adapter block pointer
  3160. * format = registration format:
  3161. * 0 - Reserved
  3162. * 1 - Fabric detected registration
  3163. * 2 - N_port detected registration
  3164. * 3 - Full registration
  3165. * FF - clear registration
  3166. * vp_idx = Virtual port index
  3167. *
  3168. * Returns:
  3169. * qla2x00 local function return status code.
  3170. *
  3171. * Context:
  3172. * Kernel Context
  3173. */
  3174. int
  3175. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3176. uint16_t vp_idx)
  3177. {
  3178. int rval;
  3179. mbx_cmd_t mc;
  3180. mbx_cmd_t *mcp = &mc;
  3181. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3182. "Entered %s.\n", __func__);
  3183. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3184. mcp->mb[1] = format;
  3185. mcp->mb[9] = vp_idx;
  3186. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3187. mcp->in_mb = MBX_0|MBX_1;
  3188. mcp->tov = MBX_TOV_SECONDS;
  3189. mcp->flags = 0;
  3190. rval = qla2x00_mailbox_command(vha, mcp);
  3191. if (rval == QLA_SUCCESS) {
  3192. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3193. rval = BIT_1;
  3194. }
  3195. } else
  3196. rval = BIT_1;
  3197. return rval;
  3198. }
  3199. int
  3200. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3201. uint32_t size)
  3202. {
  3203. int rval;
  3204. mbx_cmd_t mc;
  3205. mbx_cmd_t *mcp = &mc;
  3206. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3207. "Entered %s.\n", __func__);
  3208. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3209. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3210. mcp->mb[8] = MSW(addr);
  3211. mcp->out_mb = MBX_8|MBX_0;
  3212. } else {
  3213. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3214. mcp->out_mb = MBX_0;
  3215. }
  3216. mcp->mb[1] = LSW(addr);
  3217. mcp->mb[2] = MSW(req_dma);
  3218. mcp->mb[3] = LSW(req_dma);
  3219. mcp->mb[6] = MSW(MSD(req_dma));
  3220. mcp->mb[7] = LSW(MSD(req_dma));
  3221. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3222. if (IS_FWI2_CAPABLE(vha->hw)) {
  3223. mcp->mb[4] = MSW(size);
  3224. mcp->mb[5] = LSW(size);
  3225. mcp->out_mb |= MBX_5|MBX_4;
  3226. } else {
  3227. mcp->mb[4] = LSW(size);
  3228. mcp->out_mb |= MBX_4;
  3229. }
  3230. mcp->in_mb = MBX_0;
  3231. mcp->tov = MBX_TOV_SECONDS;
  3232. mcp->flags = 0;
  3233. rval = qla2x00_mailbox_command(vha, mcp);
  3234. if (rval != QLA_SUCCESS) {
  3235. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3236. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3237. } else {
  3238. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3239. "Done %s.\n", __func__);
  3240. }
  3241. return rval;
  3242. }
  3243. /* 84XX Support **************************************************************/
  3244. struct cs84xx_mgmt_cmd {
  3245. union {
  3246. struct verify_chip_entry_84xx req;
  3247. struct verify_chip_rsp_84xx rsp;
  3248. } p;
  3249. };
  3250. int
  3251. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3252. {
  3253. int rval, retry;
  3254. struct cs84xx_mgmt_cmd *mn;
  3255. dma_addr_t mn_dma;
  3256. uint16_t options;
  3257. unsigned long flags;
  3258. struct qla_hw_data *ha = vha->hw;
  3259. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3260. "Entered %s.\n", __func__);
  3261. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3262. if (mn == NULL) {
  3263. return QLA_MEMORY_ALLOC_FAILED;
  3264. }
  3265. /* Force Update? */
  3266. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3267. /* Diagnostic firmware? */
  3268. /* options |= MENLO_DIAG_FW; */
  3269. /* We update the firmware with only one data sequence. */
  3270. options |= VCO_END_OF_DATA;
  3271. do {
  3272. retry = 0;
  3273. memset(mn, 0, sizeof(*mn));
  3274. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3275. mn->p.req.entry_count = 1;
  3276. mn->p.req.options = cpu_to_le16(options);
  3277. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3278. "Dump of Verify Request.\n");
  3279. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3280. (uint8_t *)mn, sizeof(*mn));
  3281. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3282. if (rval != QLA_SUCCESS) {
  3283. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3284. "Failed to issue verify IOCB (%x).\n", rval);
  3285. goto verify_done;
  3286. }
  3287. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3288. "Dump of Verify Response.\n");
  3289. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3290. (uint8_t *)mn, sizeof(*mn));
  3291. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3292. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3293. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3294. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3295. "cs=%x fc=%x.\n", status[0], status[1]);
  3296. if (status[0] != CS_COMPLETE) {
  3297. rval = QLA_FUNCTION_FAILED;
  3298. if (!(options & VCO_DONT_UPDATE_FW)) {
  3299. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3300. "Firmware update failed. Retrying "
  3301. "without update firmware.\n");
  3302. options |= VCO_DONT_UPDATE_FW;
  3303. options &= ~VCO_FORCE_UPDATE;
  3304. retry = 1;
  3305. }
  3306. } else {
  3307. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3308. "Firmware updated to %x.\n",
  3309. le32_to_cpu(mn->p.rsp.fw_ver));
  3310. /* NOTE: we only update OP firmware. */
  3311. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3312. ha->cs84xx->op_fw_version =
  3313. le32_to_cpu(mn->p.rsp.fw_ver);
  3314. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3315. flags);
  3316. }
  3317. } while (retry);
  3318. verify_done:
  3319. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3320. if (rval != QLA_SUCCESS) {
  3321. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3322. "Failed=%x.\n", rval);
  3323. } else {
  3324. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3325. "Done %s.\n", __func__);
  3326. }
  3327. return rval;
  3328. }
  3329. int
  3330. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3331. {
  3332. int rval;
  3333. unsigned long flags;
  3334. mbx_cmd_t mc;
  3335. mbx_cmd_t *mcp = &mc;
  3336. struct qla_hw_data *ha = vha->hw;
  3337. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3338. "Entered %s.\n", __func__);
  3339. if (IS_SHADOW_REG_CAPABLE(ha))
  3340. req->options |= BIT_13;
  3341. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3342. mcp->mb[1] = req->options;
  3343. mcp->mb[2] = MSW(LSD(req->dma));
  3344. mcp->mb[3] = LSW(LSD(req->dma));
  3345. mcp->mb[6] = MSW(MSD(req->dma));
  3346. mcp->mb[7] = LSW(MSD(req->dma));
  3347. mcp->mb[5] = req->length;
  3348. if (req->rsp)
  3349. mcp->mb[10] = req->rsp->id;
  3350. mcp->mb[12] = req->qos;
  3351. mcp->mb[11] = req->vp_idx;
  3352. mcp->mb[13] = req->rid;
  3353. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3354. mcp->mb[15] = 0;
  3355. mcp->mb[4] = req->id;
  3356. /* que in ptr index */
  3357. mcp->mb[8] = 0;
  3358. /* que out ptr index */
  3359. mcp->mb[9] = *req->out_ptr = 0;
  3360. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3361. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3362. mcp->in_mb = MBX_0;
  3363. mcp->flags = MBX_DMA_OUT;
  3364. mcp->tov = MBX_TOV_SECONDS * 2;
  3365. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3366. mcp->in_mb |= MBX_1;
  3367. if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3368. mcp->out_mb |= MBX_15;
  3369. /* debug q create issue in SR-IOV */
  3370. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3371. }
  3372. spin_lock_irqsave(&ha->hardware_lock, flags);
  3373. if (!(req->options & BIT_0)) {
  3374. WRT_REG_DWORD(req->req_q_in, 0);
  3375. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3376. WRT_REG_DWORD(req->req_q_out, 0);
  3377. }
  3378. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3379. rval = qla2x00_mailbox_command(vha, mcp);
  3380. if (rval != QLA_SUCCESS) {
  3381. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3382. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3383. } else {
  3384. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3385. "Done %s.\n", __func__);
  3386. }
  3387. return rval;
  3388. }
  3389. int
  3390. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3391. {
  3392. int rval;
  3393. unsigned long flags;
  3394. mbx_cmd_t mc;
  3395. mbx_cmd_t *mcp = &mc;
  3396. struct qla_hw_data *ha = vha->hw;
  3397. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3398. "Entered %s.\n", __func__);
  3399. if (IS_SHADOW_REG_CAPABLE(ha))
  3400. rsp->options |= BIT_13;
  3401. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3402. mcp->mb[1] = rsp->options;
  3403. mcp->mb[2] = MSW(LSD(rsp->dma));
  3404. mcp->mb[3] = LSW(LSD(rsp->dma));
  3405. mcp->mb[6] = MSW(MSD(rsp->dma));
  3406. mcp->mb[7] = LSW(MSD(rsp->dma));
  3407. mcp->mb[5] = rsp->length;
  3408. mcp->mb[14] = rsp->msix->entry;
  3409. mcp->mb[13] = rsp->rid;
  3410. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3411. mcp->mb[15] = 0;
  3412. mcp->mb[4] = rsp->id;
  3413. /* que in ptr index */
  3414. mcp->mb[8] = *rsp->in_ptr = 0;
  3415. /* que out ptr index */
  3416. mcp->mb[9] = 0;
  3417. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3418. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3419. mcp->in_mb = MBX_0;
  3420. mcp->flags = MBX_DMA_OUT;
  3421. mcp->tov = MBX_TOV_SECONDS * 2;
  3422. if (IS_QLA81XX(ha)) {
  3423. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3424. mcp->in_mb |= MBX_1;
  3425. } else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3426. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3427. mcp->in_mb |= MBX_1;
  3428. /* debug q create issue in SR-IOV */
  3429. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3430. }
  3431. spin_lock_irqsave(&ha->hardware_lock, flags);
  3432. if (!(rsp->options & BIT_0)) {
  3433. WRT_REG_DWORD(rsp->rsp_q_out, 0);
  3434. if (!IS_QLA83XX(ha))
  3435. WRT_REG_DWORD(rsp->rsp_q_in, 0);
  3436. }
  3437. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3438. rval = qla2x00_mailbox_command(vha, mcp);
  3439. if (rval != QLA_SUCCESS) {
  3440. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3441. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3442. } else {
  3443. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3444. "Done %s.\n", __func__);
  3445. }
  3446. return rval;
  3447. }
  3448. int
  3449. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3450. {
  3451. int rval;
  3452. mbx_cmd_t mc;
  3453. mbx_cmd_t *mcp = &mc;
  3454. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3455. "Entered %s.\n", __func__);
  3456. mcp->mb[0] = MBC_IDC_ACK;
  3457. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3458. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3459. mcp->in_mb = MBX_0;
  3460. mcp->tov = MBX_TOV_SECONDS;
  3461. mcp->flags = 0;
  3462. rval = qla2x00_mailbox_command(vha, mcp);
  3463. if (rval != QLA_SUCCESS) {
  3464. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3465. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3466. } else {
  3467. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3468. "Done %s.\n", __func__);
  3469. }
  3470. return rval;
  3471. }
  3472. int
  3473. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3474. {
  3475. int rval;
  3476. mbx_cmd_t mc;
  3477. mbx_cmd_t *mcp = &mc;
  3478. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3479. "Entered %s.\n", __func__);
  3480. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3481. !IS_QLA27XX(vha->hw))
  3482. return QLA_FUNCTION_FAILED;
  3483. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3484. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3485. mcp->out_mb = MBX_1|MBX_0;
  3486. mcp->in_mb = MBX_1|MBX_0;
  3487. mcp->tov = MBX_TOV_SECONDS;
  3488. mcp->flags = 0;
  3489. rval = qla2x00_mailbox_command(vha, mcp);
  3490. if (rval != QLA_SUCCESS) {
  3491. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3492. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3493. rval, mcp->mb[0], mcp->mb[1]);
  3494. } else {
  3495. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3496. "Done %s.\n", __func__);
  3497. *sector_size = mcp->mb[1];
  3498. }
  3499. return rval;
  3500. }
  3501. int
  3502. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3503. {
  3504. int rval;
  3505. mbx_cmd_t mc;
  3506. mbx_cmd_t *mcp = &mc;
  3507. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3508. !IS_QLA27XX(vha->hw))
  3509. return QLA_FUNCTION_FAILED;
  3510. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3511. "Entered %s.\n", __func__);
  3512. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3513. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3514. FAC_OPT_CMD_WRITE_PROTECT;
  3515. mcp->out_mb = MBX_1|MBX_0;
  3516. mcp->in_mb = MBX_1|MBX_0;
  3517. mcp->tov = MBX_TOV_SECONDS;
  3518. mcp->flags = 0;
  3519. rval = qla2x00_mailbox_command(vha, mcp);
  3520. if (rval != QLA_SUCCESS) {
  3521. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3522. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3523. rval, mcp->mb[0], mcp->mb[1]);
  3524. } else {
  3525. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3526. "Done %s.\n", __func__);
  3527. }
  3528. return rval;
  3529. }
  3530. int
  3531. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3532. {
  3533. int rval;
  3534. mbx_cmd_t mc;
  3535. mbx_cmd_t *mcp = &mc;
  3536. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3537. !IS_QLA27XX(vha->hw))
  3538. return QLA_FUNCTION_FAILED;
  3539. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3540. "Entered %s.\n", __func__);
  3541. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3542. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3543. mcp->mb[2] = LSW(start);
  3544. mcp->mb[3] = MSW(start);
  3545. mcp->mb[4] = LSW(finish);
  3546. mcp->mb[5] = MSW(finish);
  3547. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3548. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3549. mcp->tov = MBX_TOV_SECONDS;
  3550. mcp->flags = 0;
  3551. rval = qla2x00_mailbox_command(vha, mcp);
  3552. if (rval != QLA_SUCCESS) {
  3553. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3554. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3555. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3556. } else {
  3557. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3558. "Done %s.\n", __func__);
  3559. }
  3560. return rval;
  3561. }
  3562. int
  3563. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3564. {
  3565. int rval = 0;
  3566. mbx_cmd_t mc;
  3567. mbx_cmd_t *mcp = &mc;
  3568. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3569. "Entered %s.\n", __func__);
  3570. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3571. mcp->out_mb = MBX_0;
  3572. mcp->in_mb = MBX_0|MBX_1;
  3573. mcp->tov = MBX_TOV_SECONDS;
  3574. mcp->flags = 0;
  3575. rval = qla2x00_mailbox_command(vha, mcp);
  3576. if (rval != QLA_SUCCESS) {
  3577. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3578. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3579. rval, mcp->mb[0], mcp->mb[1]);
  3580. } else {
  3581. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3582. "Done %s.\n", __func__);
  3583. }
  3584. return rval;
  3585. }
  3586. int
  3587. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3588. {
  3589. int rval;
  3590. mbx_cmd_t mc;
  3591. mbx_cmd_t *mcp = &mc;
  3592. int i;
  3593. int len;
  3594. uint16_t *str;
  3595. struct qla_hw_data *ha = vha->hw;
  3596. if (!IS_P3P_TYPE(ha))
  3597. return QLA_FUNCTION_FAILED;
  3598. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  3599. "Entered %s.\n", __func__);
  3600. str = (void *)version;
  3601. len = strlen(version);
  3602. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3603. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  3604. mcp->out_mb = MBX_1|MBX_0;
  3605. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  3606. mcp->mb[i] = cpu_to_le16p(str);
  3607. mcp->out_mb |= 1<<i;
  3608. }
  3609. for (; i < 16; i++) {
  3610. mcp->mb[i] = 0;
  3611. mcp->out_mb |= 1<<i;
  3612. }
  3613. mcp->in_mb = MBX_1|MBX_0;
  3614. mcp->tov = MBX_TOV_SECONDS;
  3615. mcp->flags = 0;
  3616. rval = qla2x00_mailbox_command(vha, mcp);
  3617. if (rval != QLA_SUCCESS) {
  3618. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  3619. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3620. } else {
  3621. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  3622. "Done %s.\n", __func__);
  3623. }
  3624. return rval;
  3625. }
  3626. int
  3627. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3628. {
  3629. int rval;
  3630. mbx_cmd_t mc;
  3631. mbx_cmd_t *mcp = &mc;
  3632. int len;
  3633. uint16_t dwlen;
  3634. uint8_t *str;
  3635. dma_addr_t str_dma;
  3636. struct qla_hw_data *ha = vha->hw;
  3637. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  3638. IS_P3P_TYPE(ha))
  3639. return QLA_FUNCTION_FAILED;
  3640. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  3641. "Entered %s.\n", __func__);
  3642. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  3643. if (!str) {
  3644. ql_log(ql_log_warn, vha, 0x117f,
  3645. "Failed to allocate driver version param.\n");
  3646. return QLA_MEMORY_ALLOC_FAILED;
  3647. }
  3648. memcpy(str, "\x7\x3\x11\x0", 4);
  3649. dwlen = str[0];
  3650. len = dwlen * 4 - 4;
  3651. memset(str + 4, 0, len);
  3652. if (len > strlen(version))
  3653. len = strlen(version);
  3654. memcpy(str + 4, version, len);
  3655. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3656. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  3657. mcp->mb[2] = MSW(LSD(str_dma));
  3658. mcp->mb[3] = LSW(LSD(str_dma));
  3659. mcp->mb[6] = MSW(MSD(str_dma));
  3660. mcp->mb[7] = LSW(MSD(str_dma));
  3661. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3662. mcp->in_mb = MBX_1|MBX_0;
  3663. mcp->tov = MBX_TOV_SECONDS;
  3664. mcp->flags = 0;
  3665. rval = qla2x00_mailbox_command(vha, mcp);
  3666. if (rval != QLA_SUCCESS) {
  3667. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  3668. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3669. } else {
  3670. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  3671. "Done %s.\n", __func__);
  3672. }
  3673. dma_pool_free(ha->s_dma_pool, str, str_dma);
  3674. return rval;
  3675. }
  3676. static int
  3677. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3678. {
  3679. int rval;
  3680. mbx_cmd_t mc;
  3681. mbx_cmd_t *mcp = &mc;
  3682. if (!IS_FWI2_CAPABLE(vha->hw))
  3683. return QLA_FUNCTION_FAILED;
  3684. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3685. "Entered %s.\n", __func__);
  3686. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3687. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3688. mcp->out_mb = MBX_1|MBX_0;
  3689. mcp->in_mb = MBX_1|MBX_0;
  3690. mcp->tov = MBX_TOV_SECONDS;
  3691. mcp->flags = 0;
  3692. rval = qla2x00_mailbox_command(vha, mcp);
  3693. *temp = mcp->mb[1];
  3694. if (rval != QLA_SUCCESS) {
  3695. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3696. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3697. } else {
  3698. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  3699. "Done %s.\n", __func__);
  3700. }
  3701. return rval;
  3702. }
  3703. int
  3704. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3705. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3706. {
  3707. int rval;
  3708. mbx_cmd_t mc;
  3709. mbx_cmd_t *mcp = &mc;
  3710. struct qla_hw_data *ha = vha->hw;
  3711. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3712. "Entered %s.\n", __func__);
  3713. if (!IS_FWI2_CAPABLE(ha))
  3714. return QLA_FUNCTION_FAILED;
  3715. if (len == 1)
  3716. opt |= BIT_0;
  3717. mcp->mb[0] = MBC_READ_SFP;
  3718. mcp->mb[1] = dev;
  3719. mcp->mb[2] = MSW(sfp_dma);
  3720. mcp->mb[3] = LSW(sfp_dma);
  3721. mcp->mb[6] = MSW(MSD(sfp_dma));
  3722. mcp->mb[7] = LSW(MSD(sfp_dma));
  3723. mcp->mb[8] = len;
  3724. mcp->mb[9] = off;
  3725. mcp->mb[10] = opt;
  3726. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3727. mcp->in_mb = MBX_1|MBX_0;
  3728. mcp->tov = MBX_TOV_SECONDS;
  3729. mcp->flags = 0;
  3730. rval = qla2x00_mailbox_command(vha, mcp);
  3731. if (opt & BIT_0)
  3732. *sfp = mcp->mb[1];
  3733. if (rval != QLA_SUCCESS) {
  3734. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3735. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3736. } else {
  3737. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3738. "Done %s.\n", __func__);
  3739. }
  3740. return rval;
  3741. }
  3742. int
  3743. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3744. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3745. {
  3746. int rval;
  3747. mbx_cmd_t mc;
  3748. mbx_cmd_t *mcp = &mc;
  3749. struct qla_hw_data *ha = vha->hw;
  3750. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3751. "Entered %s.\n", __func__);
  3752. if (!IS_FWI2_CAPABLE(ha))
  3753. return QLA_FUNCTION_FAILED;
  3754. if (len == 1)
  3755. opt |= BIT_0;
  3756. if (opt & BIT_0)
  3757. len = *sfp;
  3758. mcp->mb[0] = MBC_WRITE_SFP;
  3759. mcp->mb[1] = dev;
  3760. mcp->mb[2] = MSW(sfp_dma);
  3761. mcp->mb[3] = LSW(sfp_dma);
  3762. mcp->mb[6] = MSW(MSD(sfp_dma));
  3763. mcp->mb[7] = LSW(MSD(sfp_dma));
  3764. mcp->mb[8] = len;
  3765. mcp->mb[9] = off;
  3766. mcp->mb[10] = opt;
  3767. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3768. mcp->in_mb = MBX_1|MBX_0;
  3769. mcp->tov = MBX_TOV_SECONDS;
  3770. mcp->flags = 0;
  3771. rval = qla2x00_mailbox_command(vha, mcp);
  3772. if (rval != QLA_SUCCESS) {
  3773. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3774. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3775. } else {
  3776. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  3777. "Done %s.\n", __func__);
  3778. }
  3779. return rval;
  3780. }
  3781. int
  3782. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3783. uint16_t size_in_bytes, uint16_t *actual_size)
  3784. {
  3785. int rval;
  3786. mbx_cmd_t mc;
  3787. mbx_cmd_t *mcp = &mc;
  3788. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  3789. "Entered %s.\n", __func__);
  3790. if (!IS_CNA_CAPABLE(vha->hw))
  3791. return QLA_FUNCTION_FAILED;
  3792. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3793. mcp->mb[2] = MSW(stats_dma);
  3794. mcp->mb[3] = LSW(stats_dma);
  3795. mcp->mb[6] = MSW(MSD(stats_dma));
  3796. mcp->mb[7] = LSW(MSD(stats_dma));
  3797. mcp->mb[8] = size_in_bytes >> 2;
  3798. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3799. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3800. mcp->tov = MBX_TOV_SECONDS;
  3801. mcp->flags = 0;
  3802. rval = qla2x00_mailbox_command(vha, mcp);
  3803. if (rval != QLA_SUCCESS) {
  3804. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3805. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3806. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3807. } else {
  3808. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  3809. "Done %s.\n", __func__);
  3810. *actual_size = mcp->mb[2] << 2;
  3811. }
  3812. return rval;
  3813. }
  3814. int
  3815. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3816. uint16_t size)
  3817. {
  3818. int rval;
  3819. mbx_cmd_t mc;
  3820. mbx_cmd_t *mcp = &mc;
  3821. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  3822. "Entered %s.\n", __func__);
  3823. if (!IS_CNA_CAPABLE(vha->hw))
  3824. return QLA_FUNCTION_FAILED;
  3825. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3826. mcp->mb[1] = 0;
  3827. mcp->mb[2] = MSW(tlv_dma);
  3828. mcp->mb[3] = LSW(tlv_dma);
  3829. mcp->mb[6] = MSW(MSD(tlv_dma));
  3830. mcp->mb[7] = LSW(MSD(tlv_dma));
  3831. mcp->mb[8] = size;
  3832. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3833. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3834. mcp->tov = MBX_TOV_SECONDS;
  3835. mcp->flags = 0;
  3836. rval = qla2x00_mailbox_command(vha, mcp);
  3837. if (rval != QLA_SUCCESS) {
  3838. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3839. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3840. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3841. } else {
  3842. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  3843. "Done %s.\n", __func__);
  3844. }
  3845. return rval;
  3846. }
  3847. int
  3848. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3849. {
  3850. int rval;
  3851. mbx_cmd_t mc;
  3852. mbx_cmd_t *mcp = &mc;
  3853. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  3854. "Entered %s.\n", __func__);
  3855. if (!IS_FWI2_CAPABLE(vha->hw))
  3856. return QLA_FUNCTION_FAILED;
  3857. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3858. mcp->mb[1] = LSW(risc_addr);
  3859. mcp->mb[8] = MSW(risc_addr);
  3860. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3861. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3862. mcp->tov = 30;
  3863. mcp->flags = 0;
  3864. rval = qla2x00_mailbox_command(vha, mcp);
  3865. if (rval != QLA_SUCCESS) {
  3866. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3867. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3868. } else {
  3869. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  3870. "Done %s.\n", __func__);
  3871. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3872. }
  3873. return rval;
  3874. }
  3875. int
  3876. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3877. uint16_t *mresp)
  3878. {
  3879. int rval;
  3880. mbx_cmd_t mc;
  3881. mbx_cmd_t *mcp = &mc;
  3882. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  3883. "Entered %s.\n", __func__);
  3884. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3885. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3886. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3887. /* transfer count */
  3888. mcp->mb[10] = LSW(mreq->transfer_size);
  3889. mcp->mb[11] = MSW(mreq->transfer_size);
  3890. /* send data address */
  3891. mcp->mb[14] = LSW(mreq->send_dma);
  3892. mcp->mb[15] = MSW(mreq->send_dma);
  3893. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3894. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3895. /* receive data address */
  3896. mcp->mb[16] = LSW(mreq->rcv_dma);
  3897. mcp->mb[17] = MSW(mreq->rcv_dma);
  3898. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3899. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3900. /* Iteration count */
  3901. mcp->mb[18] = LSW(mreq->iteration_count);
  3902. mcp->mb[19] = MSW(mreq->iteration_count);
  3903. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3904. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3905. if (IS_CNA_CAPABLE(vha->hw))
  3906. mcp->out_mb |= MBX_2;
  3907. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3908. mcp->buf_size = mreq->transfer_size;
  3909. mcp->tov = MBX_TOV_SECONDS;
  3910. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3911. rval = qla2x00_mailbox_command(vha, mcp);
  3912. if (rval != QLA_SUCCESS) {
  3913. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3914. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3915. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3916. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3917. } else {
  3918. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  3919. "Done %s.\n", __func__);
  3920. }
  3921. /* Copy mailbox information */
  3922. memcpy( mresp, mcp->mb, 64);
  3923. return rval;
  3924. }
  3925. int
  3926. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3927. uint16_t *mresp)
  3928. {
  3929. int rval;
  3930. mbx_cmd_t mc;
  3931. mbx_cmd_t *mcp = &mc;
  3932. struct qla_hw_data *ha = vha->hw;
  3933. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  3934. "Entered %s.\n", __func__);
  3935. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3936. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3937. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3938. if (IS_CNA_CAPABLE(ha)) {
  3939. mcp->mb[1] |= BIT_15;
  3940. mcp->mb[2] = vha->fcoe_fcf_idx;
  3941. }
  3942. mcp->mb[16] = LSW(mreq->rcv_dma);
  3943. mcp->mb[17] = MSW(mreq->rcv_dma);
  3944. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3945. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3946. mcp->mb[10] = LSW(mreq->transfer_size);
  3947. mcp->mb[14] = LSW(mreq->send_dma);
  3948. mcp->mb[15] = MSW(mreq->send_dma);
  3949. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3950. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3951. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3952. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3953. if (IS_CNA_CAPABLE(ha))
  3954. mcp->out_mb |= MBX_2;
  3955. mcp->in_mb = MBX_0;
  3956. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3957. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3958. mcp->in_mb |= MBX_1;
  3959. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3960. mcp->in_mb |= MBX_3;
  3961. mcp->tov = MBX_TOV_SECONDS;
  3962. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3963. mcp->buf_size = mreq->transfer_size;
  3964. rval = qla2x00_mailbox_command(vha, mcp);
  3965. if (rval != QLA_SUCCESS) {
  3966. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3967. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3968. rval, mcp->mb[0], mcp->mb[1]);
  3969. } else {
  3970. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  3971. "Done %s.\n", __func__);
  3972. }
  3973. /* Copy mailbox information */
  3974. memcpy(mresp, mcp->mb, 64);
  3975. return rval;
  3976. }
  3977. int
  3978. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3979. {
  3980. int rval;
  3981. mbx_cmd_t mc;
  3982. mbx_cmd_t *mcp = &mc;
  3983. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  3984. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3985. mcp->mb[0] = MBC_ISP84XX_RESET;
  3986. mcp->mb[1] = enable_diagnostic;
  3987. mcp->out_mb = MBX_1|MBX_0;
  3988. mcp->in_mb = MBX_1|MBX_0;
  3989. mcp->tov = MBX_TOV_SECONDS;
  3990. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3991. rval = qla2x00_mailbox_command(vha, mcp);
  3992. if (rval != QLA_SUCCESS)
  3993. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3994. else
  3995. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  3996. "Done %s.\n", __func__);
  3997. return rval;
  3998. }
  3999. int
  4000. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  4001. {
  4002. int rval;
  4003. mbx_cmd_t mc;
  4004. mbx_cmd_t *mcp = &mc;
  4005. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  4006. "Entered %s.\n", __func__);
  4007. if (!IS_FWI2_CAPABLE(vha->hw))
  4008. return QLA_FUNCTION_FAILED;
  4009. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  4010. mcp->mb[1] = LSW(risc_addr);
  4011. mcp->mb[2] = LSW(data);
  4012. mcp->mb[3] = MSW(data);
  4013. mcp->mb[8] = MSW(risc_addr);
  4014. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  4015. mcp->in_mb = MBX_0;
  4016. mcp->tov = 30;
  4017. mcp->flags = 0;
  4018. rval = qla2x00_mailbox_command(vha, mcp);
  4019. if (rval != QLA_SUCCESS) {
  4020. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  4021. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4022. } else {
  4023. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  4024. "Done %s.\n", __func__);
  4025. }
  4026. return rval;
  4027. }
  4028. int
  4029. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  4030. {
  4031. int rval;
  4032. uint32_t stat, timer;
  4033. uint16_t mb0 = 0;
  4034. struct qla_hw_data *ha = vha->hw;
  4035. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  4036. rval = QLA_SUCCESS;
  4037. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  4038. "Entered %s.\n", __func__);
  4039. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  4040. /* Write the MBC data to the registers */
  4041. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  4042. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  4043. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  4044. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  4045. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  4046. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  4047. /* Poll for MBC interrupt */
  4048. for (timer = 6000000; timer; timer--) {
  4049. /* Check for pending interrupts. */
  4050. stat = RD_REG_DWORD(&reg->host_status);
  4051. if (stat & HSRX_RISC_INT) {
  4052. stat &= 0xff;
  4053. if (stat == 0x1 || stat == 0x2 ||
  4054. stat == 0x10 || stat == 0x11) {
  4055. set_bit(MBX_INTERRUPT,
  4056. &ha->mbx_cmd_flags);
  4057. mb0 = RD_REG_WORD(&reg->mailbox0);
  4058. WRT_REG_DWORD(&reg->hccr,
  4059. HCCRX_CLR_RISC_INT);
  4060. RD_REG_DWORD(&reg->hccr);
  4061. break;
  4062. }
  4063. }
  4064. udelay(5);
  4065. }
  4066. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  4067. rval = mb0 & MBS_MASK;
  4068. else
  4069. rval = QLA_FUNCTION_FAILED;
  4070. if (rval != QLA_SUCCESS) {
  4071. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  4072. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  4073. } else {
  4074. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  4075. "Done %s.\n", __func__);
  4076. }
  4077. return rval;
  4078. }
  4079. int
  4080. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  4081. {
  4082. int rval;
  4083. mbx_cmd_t mc;
  4084. mbx_cmd_t *mcp = &mc;
  4085. struct qla_hw_data *ha = vha->hw;
  4086. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4087. "Entered %s.\n", __func__);
  4088. if (!IS_FWI2_CAPABLE(ha))
  4089. return QLA_FUNCTION_FAILED;
  4090. mcp->mb[0] = MBC_DATA_RATE;
  4091. mcp->mb[1] = 0;
  4092. mcp->out_mb = MBX_1|MBX_0;
  4093. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4094. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  4095. mcp->in_mb |= MBX_3;
  4096. mcp->tov = MBX_TOV_SECONDS;
  4097. mcp->flags = 0;
  4098. rval = qla2x00_mailbox_command(vha, mcp);
  4099. if (rval != QLA_SUCCESS) {
  4100. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4101. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4102. } else {
  4103. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4104. "Done %s.\n", __func__);
  4105. if (mcp->mb[1] != 0x7)
  4106. ha->link_data_rate = mcp->mb[1];
  4107. }
  4108. return rval;
  4109. }
  4110. int
  4111. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4112. {
  4113. int rval;
  4114. mbx_cmd_t mc;
  4115. mbx_cmd_t *mcp = &mc;
  4116. struct qla_hw_data *ha = vha->hw;
  4117. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  4118. "Entered %s.\n", __func__);
  4119. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha) &&
  4120. !IS_QLA27XX(ha))
  4121. return QLA_FUNCTION_FAILED;
  4122. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  4123. mcp->out_mb = MBX_0;
  4124. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4125. mcp->tov = MBX_TOV_SECONDS;
  4126. mcp->flags = 0;
  4127. rval = qla2x00_mailbox_command(vha, mcp);
  4128. if (rval != QLA_SUCCESS) {
  4129. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  4130. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4131. } else {
  4132. /* Copy all bits to preserve original value */
  4133. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  4134. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  4135. "Done %s.\n", __func__);
  4136. }
  4137. return rval;
  4138. }
  4139. int
  4140. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4141. {
  4142. int rval;
  4143. mbx_cmd_t mc;
  4144. mbx_cmd_t *mcp = &mc;
  4145. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  4146. "Entered %s.\n", __func__);
  4147. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  4148. /* Copy all bits to preserve original setting */
  4149. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  4150. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4151. mcp->in_mb = MBX_0;
  4152. mcp->tov = MBX_TOV_SECONDS;
  4153. mcp->flags = 0;
  4154. rval = qla2x00_mailbox_command(vha, mcp);
  4155. if (rval != QLA_SUCCESS) {
  4156. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  4157. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4158. } else
  4159. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  4160. "Done %s.\n", __func__);
  4161. return rval;
  4162. }
  4163. int
  4164. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  4165. uint16_t *mb)
  4166. {
  4167. int rval;
  4168. mbx_cmd_t mc;
  4169. mbx_cmd_t *mcp = &mc;
  4170. struct qla_hw_data *ha = vha->hw;
  4171. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  4172. "Entered %s.\n", __func__);
  4173. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  4174. return QLA_FUNCTION_FAILED;
  4175. mcp->mb[0] = MBC_PORT_PARAMS;
  4176. mcp->mb[1] = loop_id;
  4177. if (ha->flags.fcp_prio_enabled)
  4178. mcp->mb[2] = BIT_1;
  4179. else
  4180. mcp->mb[2] = BIT_2;
  4181. mcp->mb[4] = priority & 0xf;
  4182. mcp->mb[9] = vha->vp_idx;
  4183. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4184. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4185. mcp->tov = 30;
  4186. mcp->flags = 0;
  4187. rval = qla2x00_mailbox_command(vha, mcp);
  4188. if (mb != NULL) {
  4189. mb[0] = mcp->mb[0];
  4190. mb[1] = mcp->mb[1];
  4191. mb[3] = mcp->mb[3];
  4192. mb[4] = mcp->mb[4];
  4193. }
  4194. if (rval != QLA_SUCCESS) {
  4195. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  4196. } else {
  4197. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  4198. "Done %s.\n", __func__);
  4199. }
  4200. return rval;
  4201. }
  4202. int
  4203. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  4204. {
  4205. int rval = QLA_FUNCTION_FAILED;
  4206. struct qla_hw_data *ha = vha->hw;
  4207. uint8_t byte;
  4208. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  4209. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  4210. "Thermal not supported by this card.\n");
  4211. return rval;
  4212. }
  4213. if (IS_QLA25XX(ha)) {
  4214. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  4215. ha->pdev->subsystem_device == 0x0175) {
  4216. rval = qla2x00_read_sfp(vha, 0, &byte,
  4217. 0x98, 0x1, 1, BIT_13|BIT_0);
  4218. *temp = byte;
  4219. return rval;
  4220. }
  4221. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  4222. ha->pdev->subsystem_device == 0x338e) {
  4223. rval = qla2x00_read_sfp(vha, 0, &byte,
  4224. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  4225. *temp = byte;
  4226. return rval;
  4227. }
  4228. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  4229. "Thermal not supported by this card.\n");
  4230. return rval;
  4231. }
  4232. if (IS_QLA82XX(ha)) {
  4233. *temp = qla82xx_read_temperature(vha);
  4234. rval = QLA_SUCCESS;
  4235. return rval;
  4236. } else if (IS_QLA8044(ha)) {
  4237. *temp = qla8044_read_temperature(vha);
  4238. rval = QLA_SUCCESS;
  4239. return rval;
  4240. }
  4241. rval = qla2x00_read_asic_temperature(vha, temp);
  4242. return rval;
  4243. }
  4244. int
  4245. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  4246. {
  4247. int rval;
  4248. struct qla_hw_data *ha = vha->hw;
  4249. mbx_cmd_t mc;
  4250. mbx_cmd_t *mcp = &mc;
  4251. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  4252. "Entered %s.\n", __func__);
  4253. if (!IS_FWI2_CAPABLE(ha))
  4254. return QLA_FUNCTION_FAILED;
  4255. memset(mcp, 0, sizeof(mbx_cmd_t));
  4256. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4257. mcp->mb[1] = 1;
  4258. mcp->out_mb = MBX_1|MBX_0;
  4259. mcp->in_mb = MBX_0;
  4260. mcp->tov = 30;
  4261. mcp->flags = 0;
  4262. rval = qla2x00_mailbox_command(vha, mcp);
  4263. if (rval != QLA_SUCCESS) {
  4264. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  4265. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4266. } else {
  4267. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  4268. "Done %s.\n", __func__);
  4269. }
  4270. return rval;
  4271. }
  4272. int
  4273. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  4274. {
  4275. int rval;
  4276. struct qla_hw_data *ha = vha->hw;
  4277. mbx_cmd_t mc;
  4278. mbx_cmd_t *mcp = &mc;
  4279. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4280. "Entered %s.\n", __func__);
  4281. if (!IS_P3P_TYPE(ha))
  4282. return QLA_FUNCTION_FAILED;
  4283. memset(mcp, 0, sizeof(mbx_cmd_t));
  4284. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4285. mcp->mb[1] = 0;
  4286. mcp->out_mb = MBX_1|MBX_0;
  4287. mcp->in_mb = MBX_0;
  4288. mcp->tov = 30;
  4289. mcp->flags = 0;
  4290. rval = qla2x00_mailbox_command(vha, mcp);
  4291. if (rval != QLA_SUCCESS) {
  4292. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4293. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4294. } else {
  4295. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4296. "Done %s.\n", __func__);
  4297. }
  4298. return rval;
  4299. }
  4300. int
  4301. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4302. {
  4303. struct qla_hw_data *ha = vha->hw;
  4304. mbx_cmd_t mc;
  4305. mbx_cmd_t *mcp = &mc;
  4306. int rval = QLA_FUNCTION_FAILED;
  4307. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4308. "Entered %s.\n", __func__);
  4309. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4310. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4311. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4312. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4313. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4314. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4315. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4316. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4317. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4318. mcp->tov = MBX_TOV_SECONDS;
  4319. rval = qla2x00_mailbox_command(vha, mcp);
  4320. /* Always copy back return mailbox values. */
  4321. if (rval != QLA_SUCCESS) {
  4322. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4323. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4324. (mcp->mb[1] << 16) | mcp->mb[0],
  4325. (mcp->mb[3] << 16) | mcp->mb[2]);
  4326. } else {
  4327. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4328. "Done %s.\n", __func__);
  4329. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4330. if (!ha->md_template_size) {
  4331. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4332. "Null template size obtained.\n");
  4333. rval = QLA_FUNCTION_FAILED;
  4334. }
  4335. }
  4336. return rval;
  4337. }
  4338. int
  4339. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4340. {
  4341. struct qla_hw_data *ha = vha->hw;
  4342. mbx_cmd_t mc;
  4343. mbx_cmd_t *mcp = &mc;
  4344. int rval = QLA_FUNCTION_FAILED;
  4345. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4346. "Entered %s.\n", __func__);
  4347. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4348. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4349. if (!ha->md_tmplt_hdr) {
  4350. ql_log(ql_log_warn, vha, 0x1124,
  4351. "Unable to allocate memory for Minidump template.\n");
  4352. return rval;
  4353. }
  4354. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4355. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4356. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4357. mcp->mb[2] = LSW(RQST_TMPLT);
  4358. mcp->mb[3] = MSW(RQST_TMPLT);
  4359. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4360. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4361. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4362. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4363. mcp->mb[8] = LSW(ha->md_template_size);
  4364. mcp->mb[9] = MSW(ha->md_template_size);
  4365. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4366. mcp->tov = MBX_TOV_SECONDS;
  4367. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4368. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4369. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4370. rval = qla2x00_mailbox_command(vha, mcp);
  4371. if (rval != QLA_SUCCESS) {
  4372. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4373. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4374. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4375. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4376. } else
  4377. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4378. "Done %s.\n", __func__);
  4379. return rval;
  4380. }
  4381. int
  4382. qla8044_md_get_template(scsi_qla_host_t *vha)
  4383. {
  4384. struct qla_hw_data *ha = vha->hw;
  4385. mbx_cmd_t mc;
  4386. mbx_cmd_t *mcp = &mc;
  4387. int rval = QLA_FUNCTION_FAILED;
  4388. int offset = 0, size = MINIDUMP_SIZE_36K;
  4389. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  4390. "Entered %s.\n", __func__);
  4391. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4392. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4393. if (!ha->md_tmplt_hdr) {
  4394. ql_log(ql_log_warn, vha, 0xb11b,
  4395. "Unable to allocate memory for Minidump template.\n");
  4396. return rval;
  4397. }
  4398. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4399. while (offset < ha->md_template_size) {
  4400. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4401. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4402. mcp->mb[2] = LSW(RQST_TMPLT);
  4403. mcp->mb[3] = MSW(RQST_TMPLT);
  4404. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4405. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4406. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4407. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4408. mcp->mb[8] = LSW(size);
  4409. mcp->mb[9] = MSW(size);
  4410. mcp->mb[10] = offset & 0x0000FFFF;
  4411. mcp->mb[11] = offset & 0xFFFF0000;
  4412. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4413. mcp->tov = MBX_TOV_SECONDS;
  4414. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4415. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4416. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4417. rval = qla2x00_mailbox_command(vha, mcp);
  4418. if (rval != QLA_SUCCESS) {
  4419. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  4420. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4421. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4422. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4423. return rval;
  4424. } else
  4425. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  4426. "Done %s.\n", __func__);
  4427. offset = offset + size;
  4428. }
  4429. return rval;
  4430. }
  4431. int
  4432. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4433. {
  4434. int rval;
  4435. struct qla_hw_data *ha = vha->hw;
  4436. mbx_cmd_t mc;
  4437. mbx_cmd_t *mcp = &mc;
  4438. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4439. return QLA_FUNCTION_FAILED;
  4440. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4441. "Entered %s.\n", __func__);
  4442. memset(mcp, 0, sizeof(mbx_cmd_t));
  4443. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4444. mcp->mb[1] = led_cfg[0];
  4445. mcp->mb[2] = led_cfg[1];
  4446. if (IS_QLA8031(ha)) {
  4447. mcp->mb[3] = led_cfg[2];
  4448. mcp->mb[4] = led_cfg[3];
  4449. mcp->mb[5] = led_cfg[4];
  4450. mcp->mb[6] = led_cfg[5];
  4451. }
  4452. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4453. if (IS_QLA8031(ha))
  4454. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4455. mcp->in_mb = MBX_0;
  4456. mcp->tov = 30;
  4457. mcp->flags = 0;
  4458. rval = qla2x00_mailbox_command(vha, mcp);
  4459. if (rval != QLA_SUCCESS) {
  4460. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4461. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4462. } else {
  4463. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4464. "Done %s.\n", __func__);
  4465. }
  4466. return rval;
  4467. }
  4468. int
  4469. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4470. {
  4471. int rval;
  4472. struct qla_hw_data *ha = vha->hw;
  4473. mbx_cmd_t mc;
  4474. mbx_cmd_t *mcp = &mc;
  4475. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4476. return QLA_FUNCTION_FAILED;
  4477. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4478. "Entered %s.\n", __func__);
  4479. memset(mcp, 0, sizeof(mbx_cmd_t));
  4480. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4481. mcp->out_mb = MBX_0;
  4482. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4483. if (IS_QLA8031(ha))
  4484. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4485. mcp->tov = 30;
  4486. mcp->flags = 0;
  4487. rval = qla2x00_mailbox_command(vha, mcp);
  4488. if (rval != QLA_SUCCESS) {
  4489. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4490. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4491. } else {
  4492. led_cfg[0] = mcp->mb[1];
  4493. led_cfg[1] = mcp->mb[2];
  4494. if (IS_QLA8031(ha)) {
  4495. led_cfg[2] = mcp->mb[3];
  4496. led_cfg[3] = mcp->mb[4];
  4497. led_cfg[4] = mcp->mb[5];
  4498. led_cfg[5] = mcp->mb[6];
  4499. }
  4500. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4501. "Done %s.\n", __func__);
  4502. }
  4503. return rval;
  4504. }
  4505. int
  4506. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4507. {
  4508. int rval;
  4509. struct qla_hw_data *ha = vha->hw;
  4510. mbx_cmd_t mc;
  4511. mbx_cmd_t *mcp = &mc;
  4512. if (!IS_P3P_TYPE(ha))
  4513. return QLA_FUNCTION_FAILED;
  4514. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4515. "Entered %s.\n", __func__);
  4516. memset(mcp, 0, sizeof(mbx_cmd_t));
  4517. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4518. if (enable)
  4519. mcp->mb[7] = 0xE;
  4520. else
  4521. mcp->mb[7] = 0xD;
  4522. mcp->out_mb = MBX_7|MBX_0;
  4523. mcp->in_mb = MBX_0;
  4524. mcp->tov = MBX_TOV_SECONDS;
  4525. mcp->flags = 0;
  4526. rval = qla2x00_mailbox_command(vha, mcp);
  4527. if (rval != QLA_SUCCESS) {
  4528. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4529. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4530. } else {
  4531. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4532. "Done %s.\n", __func__);
  4533. }
  4534. return rval;
  4535. }
  4536. int
  4537. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4538. {
  4539. int rval;
  4540. struct qla_hw_data *ha = vha->hw;
  4541. mbx_cmd_t mc;
  4542. mbx_cmd_t *mcp = &mc;
  4543. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4544. return QLA_FUNCTION_FAILED;
  4545. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4546. "Entered %s.\n", __func__);
  4547. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4548. mcp->mb[1] = LSW(reg);
  4549. mcp->mb[2] = MSW(reg);
  4550. mcp->mb[3] = LSW(data);
  4551. mcp->mb[4] = MSW(data);
  4552. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4553. mcp->in_mb = MBX_1|MBX_0;
  4554. mcp->tov = MBX_TOV_SECONDS;
  4555. mcp->flags = 0;
  4556. rval = qla2x00_mailbox_command(vha, mcp);
  4557. if (rval != QLA_SUCCESS) {
  4558. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4559. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4560. } else {
  4561. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4562. "Done %s.\n", __func__);
  4563. }
  4564. return rval;
  4565. }
  4566. int
  4567. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4568. {
  4569. int rval;
  4570. struct qla_hw_data *ha = vha->hw;
  4571. mbx_cmd_t mc;
  4572. mbx_cmd_t *mcp = &mc;
  4573. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4574. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4575. "Implicit LOGO Unsupported.\n");
  4576. return QLA_FUNCTION_FAILED;
  4577. }
  4578. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4579. "Entering %s.\n", __func__);
  4580. /* Perform Implicit LOGO. */
  4581. mcp->mb[0] = MBC_PORT_LOGOUT;
  4582. mcp->mb[1] = fcport->loop_id;
  4583. mcp->mb[10] = BIT_15;
  4584. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4585. mcp->in_mb = MBX_0;
  4586. mcp->tov = MBX_TOV_SECONDS;
  4587. mcp->flags = 0;
  4588. rval = qla2x00_mailbox_command(vha, mcp);
  4589. if (rval != QLA_SUCCESS)
  4590. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4591. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4592. else
  4593. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4594. "Done %s.\n", __func__);
  4595. return rval;
  4596. }
  4597. int
  4598. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4599. {
  4600. int rval;
  4601. mbx_cmd_t mc;
  4602. mbx_cmd_t *mcp = &mc;
  4603. struct qla_hw_data *ha = vha->hw;
  4604. unsigned long retry_max_time = jiffies + (2 * HZ);
  4605. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4606. return QLA_FUNCTION_FAILED;
  4607. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4608. retry_rd_reg:
  4609. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4610. mcp->mb[1] = LSW(reg);
  4611. mcp->mb[2] = MSW(reg);
  4612. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4613. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4614. mcp->tov = MBX_TOV_SECONDS;
  4615. mcp->flags = 0;
  4616. rval = qla2x00_mailbox_command(vha, mcp);
  4617. if (rval != QLA_SUCCESS) {
  4618. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4619. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4620. rval, mcp->mb[0], mcp->mb[1]);
  4621. } else {
  4622. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4623. if (*data == QLA8XXX_BAD_VALUE) {
  4624. /*
  4625. * During soft-reset CAMRAM register reads might
  4626. * return 0xbad0bad0. So retry for MAX of 2 sec
  4627. * while reading camram registers.
  4628. */
  4629. if (time_after(jiffies, retry_max_time)) {
  4630. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4631. "Failure to read CAMRAM register. "
  4632. "data=0x%x.\n", *data);
  4633. return QLA_FUNCTION_FAILED;
  4634. }
  4635. msleep(100);
  4636. goto retry_rd_reg;
  4637. }
  4638. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4639. }
  4640. return rval;
  4641. }
  4642. int
  4643. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4644. {
  4645. int rval;
  4646. mbx_cmd_t mc;
  4647. mbx_cmd_t *mcp = &mc;
  4648. struct qla_hw_data *ha = vha->hw;
  4649. if (!IS_QLA83XX(ha))
  4650. return QLA_FUNCTION_FAILED;
  4651. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4652. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4653. mcp->out_mb = MBX_0;
  4654. mcp->in_mb = MBX_1|MBX_0;
  4655. mcp->tov = MBX_TOV_SECONDS;
  4656. mcp->flags = 0;
  4657. rval = qla2x00_mailbox_command(vha, mcp);
  4658. if (rval != QLA_SUCCESS) {
  4659. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4660. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4661. rval, mcp->mb[0], mcp->mb[1]);
  4662. ha->isp_ops->fw_dump(vha, 0);
  4663. } else {
  4664. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4665. }
  4666. return rval;
  4667. }
  4668. int
  4669. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4670. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4671. {
  4672. int rval;
  4673. mbx_cmd_t mc;
  4674. mbx_cmd_t *mcp = &mc;
  4675. uint8_t subcode = (uint8_t)options;
  4676. struct qla_hw_data *ha = vha->hw;
  4677. if (!IS_QLA8031(ha))
  4678. return QLA_FUNCTION_FAILED;
  4679. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4680. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4681. mcp->mb[1] = options;
  4682. mcp->out_mb = MBX_1|MBX_0;
  4683. if (subcode & BIT_2) {
  4684. mcp->mb[2] = LSW(start_addr);
  4685. mcp->mb[3] = MSW(start_addr);
  4686. mcp->mb[4] = LSW(end_addr);
  4687. mcp->mb[5] = MSW(end_addr);
  4688. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4689. }
  4690. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4691. if (!(subcode & (BIT_2 | BIT_5)))
  4692. mcp->in_mb |= MBX_4|MBX_3;
  4693. mcp->tov = MBX_TOV_SECONDS;
  4694. mcp->flags = 0;
  4695. rval = qla2x00_mailbox_command(vha, mcp);
  4696. if (rval != QLA_SUCCESS) {
  4697. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4698. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4699. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4700. mcp->mb[4]);
  4701. ha->isp_ops->fw_dump(vha, 0);
  4702. } else {
  4703. if (subcode & BIT_5)
  4704. *sector_size = mcp->mb[1];
  4705. else if (subcode & (BIT_6 | BIT_7)) {
  4706. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4707. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4708. } else if (subcode & (BIT_3 | BIT_4)) {
  4709. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4710. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4711. }
  4712. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4713. }
  4714. return rval;
  4715. }
  4716. int
  4717. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4718. uint32_t size)
  4719. {
  4720. int rval;
  4721. mbx_cmd_t mc;
  4722. mbx_cmd_t *mcp = &mc;
  4723. if (!IS_MCTP_CAPABLE(vha->hw))
  4724. return QLA_FUNCTION_FAILED;
  4725. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4726. "Entered %s.\n", __func__);
  4727. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4728. mcp->mb[1] = LSW(addr);
  4729. mcp->mb[2] = MSW(req_dma);
  4730. mcp->mb[3] = LSW(req_dma);
  4731. mcp->mb[4] = MSW(size);
  4732. mcp->mb[5] = LSW(size);
  4733. mcp->mb[6] = MSW(MSD(req_dma));
  4734. mcp->mb[7] = LSW(MSD(req_dma));
  4735. mcp->mb[8] = MSW(addr);
  4736. /* Setting RAM ID to valid */
  4737. mcp->mb[10] |= BIT_7;
  4738. /* For MCTP RAM ID is 0x40 */
  4739. mcp->mb[10] |= 0x40;
  4740. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4741. MBX_0;
  4742. mcp->in_mb = MBX_0;
  4743. mcp->tov = MBX_TOV_SECONDS;
  4744. mcp->flags = 0;
  4745. rval = qla2x00_mailbox_command(vha, mcp);
  4746. if (rval != QLA_SUCCESS) {
  4747. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4748. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4749. } else {
  4750. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4751. "Done %s.\n", __func__);
  4752. }
  4753. return rval;
  4754. }