qla_dbg.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x017f | 0x0146 |
  14. * | | | 0x015b-0x0160 |
  15. * | | | 0x016e-0x0170 |
  16. * | Mailbox commands | 0x118d | 0x1115-0x1116 |
  17. * | | | 0x111a-0x111b |
  18. * | Device Discovery | 0x2016 | 0x2020-0x2022, |
  19. * | | | 0x2011-0x2012, |
  20. * | | | 0x2099-0x20a4 |
  21. * | Queue Command and IO tracing | 0x3059 | 0x300b |
  22. * | | | 0x3027-0x3028 |
  23. * | | | 0x303d-0x3041 |
  24. * | | | 0x302d,0x3033 |
  25. * | | | 0x3036,0x3038 |
  26. * | | | 0x303a |
  27. * | DPC Thread | 0x4023 | 0x4002,0x4013 |
  28. * | Async Events | 0x5087 | 0x502b-0x502f |
  29. * | | | 0x5047 |
  30. * | | | 0x5084,0x5075 |
  31. * | | | 0x503d,0x5044 |
  32. * | | | 0x507b,0x505f |
  33. * | Timer Routines | 0x6012 | |
  34. * | User Space Interactions | 0x70e2 | 0x7018,0x702e |
  35. * | | | 0x7020,0x7024 |
  36. * | | | 0x7039,0x7045 |
  37. * | | | 0x7073-0x7075 |
  38. * | | | 0x70a5-0x70a6 |
  39. * | | | 0x70a8,0x70ab |
  40. * | | | 0x70ad-0x70ae |
  41. * | | | 0x70d7-0x70db |
  42. * | | | 0x70de-0x70df |
  43. * | Task Management | 0x803d | 0x8000,0x800b |
  44. * | | | 0x8019 |
  45. * | | | 0x8025,0x8026 |
  46. * | | | 0x8031,0x8032 |
  47. * | | | 0x8039,0x803c |
  48. * | AER/EEH | 0x9011 | |
  49. * | Virtual Port | 0xa007 | |
  50. * | ISP82XX Specific | 0xb157 | 0xb002,0xb024 |
  51. * | | | 0xb09e,0xb0ae |
  52. * | | | 0xb0c3,0xb0c6 |
  53. * | | | 0xb0e0-0xb0ef |
  54. * | | | 0xb085,0xb0dc |
  55. * | | | 0xb107,0xb108 |
  56. * | | | 0xb111,0xb11e |
  57. * | | | 0xb12c,0xb12d |
  58. * | | | 0xb13a,0xb142 |
  59. * | | | 0xb13c-0xb140 |
  60. * | | | 0xb149 |
  61. * | MultiQ | 0xc00c | |
  62. * | Misc | 0xd300 | 0xd016-0xd017 |
  63. * | | | 0xd021,0xd024 |
  64. * | | | 0xd025,0xd029 |
  65. * | | | 0xd02a,0xd02e |
  66. * | | | 0xd031-0xd0ff |
  67. * | | | 0xd101-0xd1fe |
  68. * | | | 0xd214-0xd2fe |
  69. * | Target Mode | 0xe079 | |
  70. * | Target Mode Management | 0xf072 | 0xf002 |
  71. * | | | 0xf046-0xf049 |
  72. * | Target Mode Task Management | 0x1000b | |
  73. * ----------------------------------------------------------------------
  74. */
  75. #include "qla_def.h"
  76. #include <linux/delay.h>
  77. static uint32_t ql_dbg_offset = 0x800;
  78. static inline void
  79. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  80. {
  81. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  82. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  83. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  84. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  85. fw_dump->vendor = htonl(ha->pdev->vendor);
  86. fw_dump->device = htonl(ha->pdev->device);
  87. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  88. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  89. }
  90. static inline void *
  91. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  92. {
  93. struct req_que *req = ha->req_q_map[0];
  94. struct rsp_que *rsp = ha->rsp_q_map[0];
  95. /* Request queue. */
  96. memcpy(ptr, req->ring, req->length *
  97. sizeof(request_t));
  98. /* Response queue. */
  99. ptr += req->length * sizeof(request_t);
  100. memcpy(ptr, rsp->ring, rsp->length *
  101. sizeof(response_t));
  102. return ptr + (rsp->length * sizeof(response_t));
  103. }
  104. int
  105. qla27xx_dump_mpi_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  106. uint32_t ram_dwords, void **nxt)
  107. {
  108. int rval;
  109. uint32_t cnt, stat, timer, dwords, idx;
  110. uint16_t mb0, mb1;
  111. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  112. dma_addr_t dump_dma = ha->gid_list_dma;
  113. uint32_t *dump = (uint32_t *)ha->gid_list;
  114. rval = QLA_SUCCESS;
  115. mb0 = 0;
  116. WRT_REG_WORD(&reg->mailbox0, MBC_LOAD_DUMP_MPI_RAM);
  117. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  118. dwords = qla2x00_gid_list_size(ha) / 4;
  119. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  120. cnt += dwords, addr += dwords) {
  121. if (cnt + dwords > ram_dwords)
  122. dwords = ram_dwords - cnt;
  123. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  124. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  125. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  126. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  127. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  128. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  129. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  130. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  131. WRT_REG_WORD(&reg->mailbox9, 0);
  132. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  133. ha->flags.mbox_int = 0;
  134. for (timer = 6000000; timer; timer--) {
  135. /* Check for pending interrupts. */
  136. stat = RD_REG_DWORD(&reg->host_status);
  137. if (stat & HSRX_RISC_INT) {
  138. stat &= 0xff;
  139. if (stat == 0x1 || stat == 0x2 ||
  140. stat == 0x10 || stat == 0x11) {
  141. set_bit(MBX_INTERRUPT,
  142. &ha->mbx_cmd_flags);
  143. mb0 = RD_REG_WORD(&reg->mailbox0);
  144. mb1 = RD_REG_WORD(&reg->mailbox1);
  145. WRT_REG_DWORD(&reg->hccr,
  146. HCCRX_CLR_RISC_INT);
  147. RD_REG_DWORD(&reg->hccr);
  148. break;
  149. }
  150. /* Clear this intr; it wasn't a mailbox intr */
  151. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  152. RD_REG_DWORD(&reg->hccr);
  153. }
  154. udelay(5);
  155. }
  156. ha->flags.mbox_int = 1;
  157. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  158. rval = mb0 & MBS_MASK;
  159. for (idx = 0; idx < dwords; idx++)
  160. ram[cnt + idx] = IS_QLA27XX(ha) ?
  161. le32_to_cpu(dump[idx]) : swab32(dump[idx]);
  162. } else {
  163. rval = QLA_FUNCTION_FAILED;
  164. }
  165. }
  166. *nxt = rval == QLA_SUCCESS ? &ram[cnt] : NULL;
  167. return rval;
  168. }
  169. int
  170. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  171. uint32_t ram_dwords, void **nxt)
  172. {
  173. int rval;
  174. uint32_t cnt, stat, timer, dwords, idx;
  175. uint16_t mb0;
  176. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  177. dma_addr_t dump_dma = ha->gid_list_dma;
  178. uint32_t *dump = (uint32_t *)ha->gid_list;
  179. rval = QLA_SUCCESS;
  180. mb0 = 0;
  181. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  182. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  183. dwords = qla2x00_gid_list_size(ha) / 4;
  184. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  185. cnt += dwords, addr += dwords) {
  186. if (cnt + dwords > ram_dwords)
  187. dwords = ram_dwords - cnt;
  188. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  189. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  190. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  191. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  192. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  193. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  194. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  195. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  196. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  197. ha->flags.mbox_int = 0;
  198. for (timer = 6000000; timer; timer--) {
  199. /* Check for pending interrupts. */
  200. stat = RD_REG_DWORD(&reg->host_status);
  201. if (stat & HSRX_RISC_INT) {
  202. stat &= 0xff;
  203. if (stat == 0x1 || stat == 0x2 ||
  204. stat == 0x10 || stat == 0x11) {
  205. set_bit(MBX_INTERRUPT,
  206. &ha->mbx_cmd_flags);
  207. mb0 = RD_REG_WORD(&reg->mailbox0);
  208. WRT_REG_DWORD(&reg->hccr,
  209. HCCRX_CLR_RISC_INT);
  210. RD_REG_DWORD(&reg->hccr);
  211. break;
  212. }
  213. /* Clear this intr; it wasn't a mailbox intr */
  214. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  215. RD_REG_DWORD(&reg->hccr);
  216. }
  217. udelay(5);
  218. }
  219. ha->flags.mbox_int = 1;
  220. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  221. rval = mb0 & MBS_MASK;
  222. for (idx = 0; idx < dwords; idx++)
  223. ram[cnt + idx] = IS_QLA27XX(ha) ?
  224. le32_to_cpu(dump[idx]) : swab32(dump[idx]);
  225. } else {
  226. rval = QLA_FUNCTION_FAILED;
  227. }
  228. }
  229. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  230. return rval;
  231. }
  232. static int
  233. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  234. uint32_t cram_size, void **nxt)
  235. {
  236. int rval;
  237. /* Code RAM. */
  238. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  239. if (rval != QLA_SUCCESS)
  240. return rval;
  241. set_bit(RISC_SRAM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  242. /* External Memory. */
  243. rval = qla24xx_dump_ram(ha, 0x100000, *nxt,
  244. ha->fw_memory_size - 0x100000 + 1, nxt);
  245. if (rval == QLA_SUCCESS)
  246. set_bit(RISC_EXT_MEM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  247. return rval;
  248. }
  249. static uint32_t *
  250. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  251. uint32_t count, uint32_t *buf)
  252. {
  253. uint32_t __iomem *dmp_reg;
  254. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  255. dmp_reg = &reg->iobase_window;
  256. while (count--)
  257. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  258. return buf;
  259. }
  260. void
  261. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg, struct qla_hw_data *ha)
  262. {
  263. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  264. /* 100 usec delay is sufficient enough for hardware to pause RISC */
  265. udelay(100);
  266. if (RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED)
  267. set_bit(RISC_PAUSE_CMPL, &ha->fw_dump_cap_flags);
  268. }
  269. int
  270. qla24xx_soft_reset(struct qla_hw_data *ha)
  271. {
  272. int rval = QLA_SUCCESS;
  273. uint32_t cnt;
  274. uint16_t wd;
  275. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  276. /*
  277. * Reset RISC. The delay is dependent on system architecture.
  278. * Driver can proceed with the reset sequence after waiting
  279. * for a timeout period.
  280. */
  281. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  282. for (cnt = 0; cnt < 30000; cnt++) {
  283. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  284. break;
  285. udelay(10);
  286. }
  287. if (!(RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE))
  288. set_bit(DMA_SHUTDOWN_CMPL, &ha->fw_dump_cap_flags);
  289. WRT_REG_DWORD(&reg->ctrl_status,
  290. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  291. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  292. udelay(100);
  293. /* Wait for soft-reset to complete. */
  294. for (cnt = 0; cnt < 30000; cnt++) {
  295. if ((RD_REG_DWORD(&reg->ctrl_status) &
  296. CSRX_ISP_SOFT_RESET) == 0)
  297. break;
  298. udelay(10);
  299. }
  300. if (!(RD_REG_DWORD(&reg->ctrl_status) & CSRX_ISP_SOFT_RESET))
  301. set_bit(ISP_RESET_CMPL, &ha->fw_dump_cap_flags);
  302. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  303. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  304. for (cnt = 10000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  305. rval == QLA_SUCCESS; cnt--) {
  306. if (cnt)
  307. udelay(10);
  308. else
  309. rval = QLA_FUNCTION_TIMEOUT;
  310. }
  311. if (rval == QLA_SUCCESS)
  312. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  313. return rval;
  314. }
  315. static int
  316. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  317. uint32_t ram_words, void **nxt)
  318. {
  319. int rval;
  320. uint32_t cnt, stat, timer, words, idx;
  321. uint16_t mb0;
  322. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  323. dma_addr_t dump_dma = ha->gid_list_dma;
  324. uint16_t *dump = (uint16_t *)ha->gid_list;
  325. rval = QLA_SUCCESS;
  326. mb0 = 0;
  327. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  328. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  329. words = qla2x00_gid_list_size(ha) / 2;
  330. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  331. cnt += words, addr += words) {
  332. if (cnt + words > ram_words)
  333. words = ram_words - cnt;
  334. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  335. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  336. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  337. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  338. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  339. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  340. WRT_MAILBOX_REG(ha, reg, 4, words);
  341. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  342. for (timer = 6000000; timer; timer--) {
  343. /* Check for pending interrupts. */
  344. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  345. if (stat & HSR_RISC_INT) {
  346. stat &= 0xff;
  347. if (stat == 0x1 || stat == 0x2) {
  348. set_bit(MBX_INTERRUPT,
  349. &ha->mbx_cmd_flags);
  350. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  351. /* Release mailbox registers. */
  352. WRT_REG_WORD(&reg->semaphore, 0);
  353. WRT_REG_WORD(&reg->hccr,
  354. HCCR_CLR_RISC_INT);
  355. RD_REG_WORD(&reg->hccr);
  356. break;
  357. } else if (stat == 0x10 || stat == 0x11) {
  358. set_bit(MBX_INTERRUPT,
  359. &ha->mbx_cmd_flags);
  360. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  361. WRT_REG_WORD(&reg->hccr,
  362. HCCR_CLR_RISC_INT);
  363. RD_REG_WORD(&reg->hccr);
  364. break;
  365. }
  366. /* clear this intr; it wasn't a mailbox intr */
  367. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  368. RD_REG_WORD(&reg->hccr);
  369. }
  370. udelay(5);
  371. }
  372. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  373. rval = mb0 & MBS_MASK;
  374. for (idx = 0; idx < words; idx++)
  375. ram[cnt + idx] = swab16(dump[idx]);
  376. } else {
  377. rval = QLA_FUNCTION_FAILED;
  378. }
  379. }
  380. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  381. return rval;
  382. }
  383. static inline void
  384. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  385. uint16_t *buf)
  386. {
  387. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  388. while (count--)
  389. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  390. }
  391. static inline void *
  392. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  393. {
  394. if (!ha->eft)
  395. return ptr;
  396. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  397. return ptr + ntohl(ha->fw_dump->eft_size);
  398. }
  399. static inline void *
  400. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  401. {
  402. uint32_t cnt;
  403. uint32_t *iter_reg;
  404. struct qla2xxx_fce_chain *fcec = ptr;
  405. if (!ha->fce)
  406. return ptr;
  407. *last_chain = &fcec->type;
  408. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  409. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  410. fce_calc_size(ha->fce_bufs));
  411. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  412. fcec->addr_l = htonl(LSD(ha->fce_dma));
  413. fcec->addr_h = htonl(MSD(ha->fce_dma));
  414. iter_reg = fcec->eregs;
  415. for (cnt = 0; cnt < 8; cnt++)
  416. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  417. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  418. return (char *)iter_reg + ntohl(fcec->size);
  419. }
  420. static inline void *
  421. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  422. uint32_t **last_chain)
  423. {
  424. struct qla2xxx_mqueue_chain *q;
  425. struct qla2xxx_mqueue_header *qh;
  426. uint32_t num_queues;
  427. int que;
  428. struct {
  429. int length;
  430. void *ring;
  431. } aq, *aqp;
  432. if (!ha->tgt.atio_ring)
  433. return ptr;
  434. num_queues = 1;
  435. aqp = &aq;
  436. aqp->length = ha->tgt.atio_q_length;
  437. aqp->ring = ha->tgt.atio_ring;
  438. for (que = 0; que < num_queues; que++) {
  439. /* aqp = ha->atio_q_map[que]; */
  440. q = ptr;
  441. *last_chain = &q->type;
  442. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  443. q->chain_size = htonl(
  444. sizeof(struct qla2xxx_mqueue_chain) +
  445. sizeof(struct qla2xxx_mqueue_header) +
  446. (aqp->length * sizeof(request_t)));
  447. ptr += sizeof(struct qla2xxx_mqueue_chain);
  448. /* Add header. */
  449. qh = ptr;
  450. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  451. qh->number = htonl(que);
  452. qh->size = htonl(aqp->length * sizeof(request_t));
  453. ptr += sizeof(struct qla2xxx_mqueue_header);
  454. /* Add data. */
  455. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  456. ptr += aqp->length * sizeof(request_t);
  457. }
  458. return ptr;
  459. }
  460. static inline void *
  461. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  462. {
  463. struct qla2xxx_mqueue_chain *q;
  464. struct qla2xxx_mqueue_header *qh;
  465. struct req_que *req;
  466. struct rsp_que *rsp;
  467. int que;
  468. if (!ha->mqenable)
  469. return ptr;
  470. /* Request queues */
  471. for (que = 1; que < ha->max_req_queues; que++) {
  472. req = ha->req_q_map[que];
  473. if (!req)
  474. break;
  475. /* Add chain. */
  476. q = ptr;
  477. *last_chain = &q->type;
  478. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  479. q->chain_size = htonl(
  480. sizeof(struct qla2xxx_mqueue_chain) +
  481. sizeof(struct qla2xxx_mqueue_header) +
  482. (req->length * sizeof(request_t)));
  483. ptr += sizeof(struct qla2xxx_mqueue_chain);
  484. /* Add header. */
  485. qh = ptr;
  486. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  487. qh->number = htonl(que);
  488. qh->size = htonl(req->length * sizeof(request_t));
  489. ptr += sizeof(struct qla2xxx_mqueue_header);
  490. /* Add data. */
  491. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  492. ptr += req->length * sizeof(request_t);
  493. }
  494. /* Response queues */
  495. for (que = 1; que < ha->max_rsp_queues; que++) {
  496. rsp = ha->rsp_q_map[que];
  497. if (!rsp)
  498. break;
  499. /* Add chain. */
  500. q = ptr;
  501. *last_chain = &q->type;
  502. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  503. q->chain_size = htonl(
  504. sizeof(struct qla2xxx_mqueue_chain) +
  505. sizeof(struct qla2xxx_mqueue_header) +
  506. (rsp->length * sizeof(response_t)));
  507. ptr += sizeof(struct qla2xxx_mqueue_chain);
  508. /* Add header. */
  509. qh = ptr;
  510. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  511. qh->number = htonl(que);
  512. qh->size = htonl(rsp->length * sizeof(response_t));
  513. ptr += sizeof(struct qla2xxx_mqueue_header);
  514. /* Add data. */
  515. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  516. ptr += rsp->length * sizeof(response_t);
  517. }
  518. return ptr;
  519. }
  520. static inline void *
  521. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  522. {
  523. uint32_t cnt, que_idx;
  524. uint8_t que_cnt;
  525. struct qla2xxx_mq_chain *mq = ptr;
  526. device_reg_t __iomem *reg;
  527. if (!ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  528. return ptr;
  529. mq = ptr;
  530. *last_chain = &mq->type;
  531. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  532. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  533. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  534. ha->max_req_queues : ha->max_rsp_queues;
  535. mq->count = htonl(que_cnt);
  536. for (cnt = 0; cnt < que_cnt; cnt++) {
  537. reg = ISP_QUE_REG(ha, cnt);
  538. que_idx = cnt * 4;
  539. mq->qregs[que_idx] =
  540. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_in));
  541. mq->qregs[que_idx+1] =
  542. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_out));
  543. mq->qregs[que_idx+2] =
  544. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_in));
  545. mq->qregs[que_idx+3] =
  546. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_out));
  547. }
  548. return ptr + sizeof(struct qla2xxx_mq_chain);
  549. }
  550. void
  551. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  552. {
  553. struct qla_hw_data *ha = vha->hw;
  554. if (rval != QLA_SUCCESS) {
  555. ql_log(ql_log_warn, vha, 0xd000,
  556. "Failed to dump firmware (%x), dump status flags (0x%lx).\n",
  557. rval, ha->fw_dump_cap_flags);
  558. ha->fw_dumped = 0;
  559. } else {
  560. ql_log(ql_log_info, vha, 0xd001,
  561. "Firmware dump saved to temp buffer (%ld/%p), dump status flags (0x%lx).\n",
  562. vha->host_no, ha->fw_dump, ha->fw_dump_cap_flags);
  563. ha->fw_dumped = 1;
  564. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  565. }
  566. }
  567. /**
  568. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  569. * @ha: HA context
  570. * @hardware_locked: Called with the hardware_lock
  571. */
  572. void
  573. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  574. {
  575. int rval;
  576. uint32_t cnt;
  577. struct qla_hw_data *ha = vha->hw;
  578. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  579. uint16_t __iomem *dmp_reg;
  580. unsigned long flags;
  581. struct qla2300_fw_dump *fw;
  582. void *nxt;
  583. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  584. flags = 0;
  585. if (!hardware_locked)
  586. spin_lock_irqsave(&ha->hardware_lock, flags);
  587. if (!ha->fw_dump) {
  588. ql_log(ql_log_warn, vha, 0xd002,
  589. "No buffer available for dump.\n");
  590. goto qla2300_fw_dump_failed;
  591. }
  592. if (ha->fw_dumped) {
  593. ql_log(ql_log_warn, vha, 0xd003,
  594. "Firmware has been previously dumped (%p) "
  595. "-- ignoring request.\n",
  596. ha->fw_dump);
  597. goto qla2300_fw_dump_failed;
  598. }
  599. fw = &ha->fw_dump->isp.isp23;
  600. qla2xxx_prep_dump(ha, ha->fw_dump);
  601. rval = QLA_SUCCESS;
  602. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  603. /* Pause RISC. */
  604. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  605. if (IS_QLA2300(ha)) {
  606. for (cnt = 30000;
  607. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  608. rval == QLA_SUCCESS; cnt--) {
  609. if (cnt)
  610. udelay(100);
  611. else
  612. rval = QLA_FUNCTION_TIMEOUT;
  613. }
  614. } else {
  615. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  616. udelay(10);
  617. }
  618. if (rval == QLA_SUCCESS) {
  619. dmp_reg = &reg->flash_address;
  620. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  621. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  622. dmp_reg = &reg->u.isp2300.req_q_in;
  623. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  624. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  625. dmp_reg = &reg->u.isp2300.mailbox0;
  626. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  627. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  628. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  629. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  630. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  631. qla2xxx_read_window(reg, 48, fw->dma_reg);
  632. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  633. dmp_reg = &reg->risc_hw;
  634. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  635. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  636. WRT_REG_WORD(&reg->pcr, 0x2000);
  637. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  638. WRT_REG_WORD(&reg->pcr, 0x2200);
  639. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  640. WRT_REG_WORD(&reg->pcr, 0x2400);
  641. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  642. WRT_REG_WORD(&reg->pcr, 0x2600);
  643. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  644. WRT_REG_WORD(&reg->pcr, 0x2800);
  645. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  646. WRT_REG_WORD(&reg->pcr, 0x2A00);
  647. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  648. WRT_REG_WORD(&reg->pcr, 0x2C00);
  649. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  650. WRT_REG_WORD(&reg->pcr, 0x2E00);
  651. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  652. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  653. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  654. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  655. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  656. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  657. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  658. /* Reset RISC. */
  659. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  660. for (cnt = 0; cnt < 30000; cnt++) {
  661. if ((RD_REG_WORD(&reg->ctrl_status) &
  662. CSR_ISP_SOFT_RESET) == 0)
  663. break;
  664. udelay(10);
  665. }
  666. }
  667. if (!IS_QLA2300(ha)) {
  668. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  669. rval == QLA_SUCCESS; cnt--) {
  670. if (cnt)
  671. udelay(100);
  672. else
  673. rval = QLA_FUNCTION_TIMEOUT;
  674. }
  675. }
  676. /* Get RISC SRAM. */
  677. if (rval == QLA_SUCCESS)
  678. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  679. sizeof(fw->risc_ram) / 2, &nxt);
  680. /* Get stack SRAM. */
  681. if (rval == QLA_SUCCESS)
  682. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  683. sizeof(fw->stack_ram) / 2, &nxt);
  684. /* Get data SRAM. */
  685. if (rval == QLA_SUCCESS)
  686. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  687. ha->fw_memory_size - 0x11000 + 1, &nxt);
  688. if (rval == QLA_SUCCESS)
  689. qla2xxx_copy_queues(ha, nxt);
  690. qla2xxx_dump_post_process(base_vha, rval);
  691. qla2300_fw_dump_failed:
  692. if (!hardware_locked)
  693. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  694. }
  695. /**
  696. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  697. * @ha: HA context
  698. * @hardware_locked: Called with the hardware_lock
  699. */
  700. void
  701. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  702. {
  703. int rval;
  704. uint32_t cnt, timer;
  705. uint16_t risc_address;
  706. uint16_t mb0, mb2;
  707. struct qla_hw_data *ha = vha->hw;
  708. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  709. uint16_t __iomem *dmp_reg;
  710. unsigned long flags;
  711. struct qla2100_fw_dump *fw;
  712. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  713. risc_address = 0;
  714. mb0 = mb2 = 0;
  715. flags = 0;
  716. if (!hardware_locked)
  717. spin_lock_irqsave(&ha->hardware_lock, flags);
  718. if (!ha->fw_dump) {
  719. ql_log(ql_log_warn, vha, 0xd004,
  720. "No buffer available for dump.\n");
  721. goto qla2100_fw_dump_failed;
  722. }
  723. if (ha->fw_dumped) {
  724. ql_log(ql_log_warn, vha, 0xd005,
  725. "Firmware has been previously dumped (%p) "
  726. "-- ignoring request.\n",
  727. ha->fw_dump);
  728. goto qla2100_fw_dump_failed;
  729. }
  730. fw = &ha->fw_dump->isp.isp21;
  731. qla2xxx_prep_dump(ha, ha->fw_dump);
  732. rval = QLA_SUCCESS;
  733. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  734. /* Pause RISC. */
  735. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  736. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  737. rval == QLA_SUCCESS; cnt--) {
  738. if (cnt)
  739. udelay(100);
  740. else
  741. rval = QLA_FUNCTION_TIMEOUT;
  742. }
  743. if (rval == QLA_SUCCESS) {
  744. dmp_reg = &reg->flash_address;
  745. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  746. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  747. dmp_reg = &reg->u.isp2100.mailbox0;
  748. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  749. if (cnt == 8)
  750. dmp_reg = &reg->u_end.isp2200.mailbox8;
  751. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  752. }
  753. dmp_reg = &reg->u.isp2100.unused_2[0];
  754. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  755. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  756. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  757. dmp_reg = &reg->risc_hw;
  758. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  759. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  760. WRT_REG_WORD(&reg->pcr, 0x2000);
  761. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  762. WRT_REG_WORD(&reg->pcr, 0x2100);
  763. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  764. WRT_REG_WORD(&reg->pcr, 0x2200);
  765. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  766. WRT_REG_WORD(&reg->pcr, 0x2300);
  767. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  768. WRT_REG_WORD(&reg->pcr, 0x2400);
  769. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  770. WRT_REG_WORD(&reg->pcr, 0x2500);
  771. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  772. WRT_REG_WORD(&reg->pcr, 0x2600);
  773. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  774. WRT_REG_WORD(&reg->pcr, 0x2700);
  775. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  776. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  777. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  778. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  779. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  780. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  781. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  782. /* Reset the ISP. */
  783. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  784. }
  785. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  786. rval == QLA_SUCCESS; cnt--) {
  787. if (cnt)
  788. udelay(100);
  789. else
  790. rval = QLA_FUNCTION_TIMEOUT;
  791. }
  792. /* Pause RISC. */
  793. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  794. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  795. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  796. for (cnt = 30000;
  797. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  798. rval == QLA_SUCCESS; cnt--) {
  799. if (cnt)
  800. udelay(100);
  801. else
  802. rval = QLA_FUNCTION_TIMEOUT;
  803. }
  804. if (rval == QLA_SUCCESS) {
  805. /* Set memory configuration and timing. */
  806. if (IS_QLA2100(ha))
  807. WRT_REG_WORD(&reg->mctr, 0xf1);
  808. else
  809. WRT_REG_WORD(&reg->mctr, 0xf2);
  810. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  811. /* Release RISC. */
  812. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  813. }
  814. }
  815. if (rval == QLA_SUCCESS) {
  816. /* Get RISC SRAM. */
  817. risc_address = 0x1000;
  818. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  819. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  820. }
  821. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  822. cnt++, risc_address++) {
  823. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  824. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  825. for (timer = 6000000; timer != 0; timer--) {
  826. /* Check for pending interrupts. */
  827. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  828. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  829. set_bit(MBX_INTERRUPT,
  830. &ha->mbx_cmd_flags);
  831. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  832. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  833. WRT_REG_WORD(&reg->semaphore, 0);
  834. WRT_REG_WORD(&reg->hccr,
  835. HCCR_CLR_RISC_INT);
  836. RD_REG_WORD(&reg->hccr);
  837. break;
  838. }
  839. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  840. RD_REG_WORD(&reg->hccr);
  841. }
  842. udelay(5);
  843. }
  844. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  845. rval = mb0 & MBS_MASK;
  846. fw->risc_ram[cnt] = htons(mb2);
  847. } else {
  848. rval = QLA_FUNCTION_FAILED;
  849. }
  850. }
  851. if (rval == QLA_SUCCESS)
  852. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  853. qla2xxx_dump_post_process(base_vha, rval);
  854. qla2100_fw_dump_failed:
  855. if (!hardware_locked)
  856. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  857. }
  858. void
  859. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  860. {
  861. int rval;
  862. uint32_t cnt;
  863. uint32_t risc_address;
  864. struct qla_hw_data *ha = vha->hw;
  865. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  866. uint32_t __iomem *dmp_reg;
  867. uint32_t *iter_reg;
  868. uint16_t __iomem *mbx_reg;
  869. unsigned long flags;
  870. struct qla24xx_fw_dump *fw;
  871. uint32_t ext_mem_cnt;
  872. void *nxt;
  873. void *nxt_chain;
  874. uint32_t *last_chain = NULL;
  875. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  876. if (IS_P3P_TYPE(ha))
  877. return;
  878. risc_address = ext_mem_cnt = 0;
  879. flags = 0;
  880. ha->fw_dump_cap_flags = 0;
  881. if (!hardware_locked)
  882. spin_lock_irqsave(&ha->hardware_lock, flags);
  883. if (!ha->fw_dump) {
  884. ql_log(ql_log_warn, vha, 0xd006,
  885. "No buffer available for dump.\n");
  886. goto qla24xx_fw_dump_failed;
  887. }
  888. if (ha->fw_dumped) {
  889. ql_log(ql_log_warn, vha, 0xd007,
  890. "Firmware has been previously dumped (%p) "
  891. "-- ignoring request.\n",
  892. ha->fw_dump);
  893. goto qla24xx_fw_dump_failed;
  894. }
  895. fw = &ha->fw_dump->isp.isp24;
  896. qla2xxx_prep_dump(ha, ha->fw_dump);
  897. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  898. /*
  899. * Pause RISC. No need to track timeout, as resetting the chip
  900. * is the right approach incase of pause timeout
  901. */
  902. qla24xx_pause_risc(reg, ha);
  903. /* Host interface registers. */
  904. dmp_reg = &reg->flash_addr;
  905. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  906. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  907. /* Disable interrupts. */
  908. WRT_REG_DWORD(&reg->ictrl, 0);
  909. RD_REG_DWORD(&reg->ictrl);
  910. /* Shadow registers. */
  911. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  912. RD_REG_DWORD(&reg->iobase_addr);
  913. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  914. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  915. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  916. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  917. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  918. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  919. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  920. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  921. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  922. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  923. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  924. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  925. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  926. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  927. /* Mailbox registers. */
  928. mbx_reg = &reg->mailbox0;
  929. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  930. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  931. /* Transfer sequence registers. */
  932. iter_reg = fw->xseq_gp_reg;
  933. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  940. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  941. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  942. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  943. /* Receive sequence registers. */
  944. iter_reg = fw->rseq_gp_reg;
  945. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  946. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  947. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  948. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  952. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  953. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  954. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  955. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  956. /* Command DMA registers. */
  957. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  958. /* Queues. */
  959. iter_reg = fw->req0_dma_reg;
  960. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  961. dmp_reg = &reg->iobase_q;
  962. for (cnt = 0; cnt < 7; cnt++)
  963. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  964. iter_reg = fw->resp0_dma_reg;
  965. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  966. dmp_reg = &reg->iobase_q;
  967. for (cnt = 0; cnt < 7; cnt++)
  968. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  969. iter_reg = fw->req1_dma_reg;
  970. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  971. dmp_reg = &reg->iobase_q;
  972. for (cnt = 0; cnt < 7; cnt++)
  973. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  974. /* Transmit DMA registers. */
  975. iter_reg = fw->xmt0_dma_reg;
  976. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  977. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  978. iter_reg = fw->xmt1_dma_reg;
  979. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  980. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  981. iter_reg = fw->xmt2_dma_reg;
  982. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  983. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  984. iter_reg = fw->xmt3_dma_reg;
  985. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  986. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  987. iter_reg = fw->xmt4_dma_reg;
  988. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  989. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  990. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  991. /* Receive DMA registers. */
  992. iter_reg = fw->rcvt0_data_dma_reg;
  993. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  994. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  995. iter_reg = fw->rcvt1_data_dma_reg;
  996. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  997. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  998. /* RISC registers. */
  999. iter_reg = fw->risc_gp_reg;
  1000. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1001. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1002. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1007. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1008. /* Local memory controller registers. */
  1009. iter_reg = fw->lmc_reg;
  1010. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1011. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1012. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1013. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1014. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1015. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1016. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1017. /* Fibre Protocol Module registers. */
  1018. iter_reg = fw->fpm_hdw_reg;
  1019. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1021. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1022. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1023. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1024. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1025. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1030. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1031. /* Frame Buffer registers. */
  1032. iter_reg = fw->fb_hdw_reg;
  1033. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1041. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1043. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1044. rval = qla24xx_soft_reset(ha);
  1045. if (rval != QLA_SUCCESS)
  1046. goto qla24xx_fw_dump_failed_0;
  1047. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1048. &nxt);
  1049. if (rval != QLA_SUCCESS)
  1050. goto qla24xx_fw_dump_failed_0;
  1051. nxt = qla2xxx_copy_queues(ha, nxt);
  1052. qla24xx_copy_eft(ha, nxt);
  1053. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  1054. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1055. if (last_chain) {
  1056. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1057. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1058. }
  1059. /* Adjust valid length. */
  1060. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1061. qla24xx_fw_dump_failed_0:
  1062. qla2xxx_dump_post_process(base_vha, rval);
  1063. qla24xx_fw_dump_failed:
  1064. if (!hardware_locked)
  1065. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1066. }
  1067. void
  1068. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1069. {
  1070. int rval;
  1071. uint32_t cnt;
  1072. uint32_t risc_address;
  1073. struct qla_hw_data *ha = vha->hw;
  1074. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1075. uint32_t __iomem *dmp_reg;
  1076. uint32_t *iter_reg;
  1077. uint16_t __iomem *mbx_reg;
  1078. unsigned long flags;
  1079. struct qla25xx_fw_dump *fw;
  1080. uint32_t ext_mem_cnt;
  1081. void *nxt, *nxt_chain;
  1082. uint32_t *last_chain = NULL;
  1083. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1084. risc_address = ext_mem_cnt = 0;
  1085. flags = 0;
  1086. ha->fw_dump_cap_flags = 0;
  1087. if (!hardware_locked)
  1088. spin_lock_irqsave(&ha->hardware_lock, flags);
  1089. if (!ha->fw_dump) {
  1090. ql_log(ql_log_warn, vha, 0xd008,
  1091. "No buffer available for dump.\n");
  1092. goto qla25xx_fw_dump_failed;
  1093. }
  1094. if (ha->fw_dumped) {
  1095. ql_log(ql_log_warn, vha, 0xd009,
  1096. "Firmware has been previously dumped (%p) "
  1097. "-- ignoring request.\n",
  1098. ha->fw_dump);
  1099. goto qla25xx_fw_dump_failed;
  1100. }
  1101. fw = &ha->fw_dump->isp.isp25;
  1102. qla2xxx_prep_dump(ha, ha->fw_dump);
  1103. ha->fw_dump->version = __constant_htonl(2);
  1104. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1105. /*
  1106. * Pause RISC. No need to track timeout, as resetting the chip
  1107. * is the right approach incase of pause timeout
  1108. */
  1109. qla24xx_pause_risc(reg, ha);
  1110. /* Host/Risc registers. */
  1111. iter_reg = fw->host_risc_reg;
  1112. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1113. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1114. /* PCIe registers. */
  1115. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1116. RD_REG_DWORD(&reg->iobase_addr);
  1117. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1118. dmp_reg = &reg->iobase_c4;
  1119. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1120. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1121. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1122. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1123. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1124. RD_REG_DWORD(&reg->iobase_window);
  1125. /* Host interface registers. */
  1126. dmp_reg = &reg->flash_addr;
  1127. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1128. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1129. /* Disable interrupts. */
  1130. WRT_REG_DWORD(&reg->ictrl, 0);
  1131. RD_REG_DWORD(&reg->ictrl);
  1132. /* Shadow registers. */
  1133. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1134. RD_REG_DWORD(&reg->iobase_addr);
  1135. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1136. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1137. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1138. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1139. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1140. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1141. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1142. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1143. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1144. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1145. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1146. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1147. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1148. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1149. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1150. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1151. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1152. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1153. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1154. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1155. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1156. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1157. /* RISC I/O register. */
  1158. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1159. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1160. /* Mailbox registers. */
  1161. mbx_reg = &reg->mailbox0;
  1162. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1163. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1164. /* Transfer sequence registers. */
  1165. iter_reg = fw->xseq_gp_reg;
  1166. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1173. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1174. iter_reg = fw->xseq_0_reg;
  1175. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1177. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1178. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1179. /* Receive sequence registers. */
  1180. iter_reg = fw->rseq_gp_reg;
  1181. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1188. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1189. iter_reg = fw->rseq_0_reg;
  1190. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1191. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1192. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1193. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1194. /* Auxiliary sequence registers. */
  1195. iter_reg = fw->aseq_gp_reg;
  1196. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1199. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1200. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1201. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1202. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1203. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1204. iter_reg = fw->aseq_0_reg;
  1205. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1206. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1207. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1208. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1209. /* Command DMA registers. */
  1210. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1211. /* Queues. */
  1212. iter_reg = fw->req0_dma_reg;
  1213. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1214. dmp_reg = &reg->iobase_q;
  1215. for (cnt = 0; cnt < 7; cnt++)
  1216. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1217. iter_reg = fw->resp0_dma_reg;
  1218. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1219. dmp_reg = &reg->iobase_q;
  1220. for (cnt = 0; cnt < 7; cnt++)
  1221. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1222. iter_reg = fw->req1_dma_reg;
  1223. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1224. dmp_reg = &reg->iobase_q;
  1225. for (cnt = 0; cnt < 7; cnt++)
  1226. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1227. /* Transmit DMA registers. */
  1228. iter_reg = fw->xmt0_dma_reg;
  1229. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1230. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1231. iter_reg = fw->xmt1_dma_reg;
  1232. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1233. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1234. iter_reg = fw->xmt2_dma_reg;
  1235. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1236. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1237. iter_reg = fw->xmt3_dma_reg;
  1238. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1239. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1240. iter_reg = fw->xmt4_dma_reg;
  1241. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1242. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1243. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1244. /* Receive DMA registers. */
  1245. iter_reg = fw->rcvt0_data_dma_reg;
  1246. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1247. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1248. iter_reg = fw->rcvt1_data_dma_reg;
  1249. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1250. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1251. /* RISC registers. */
  1252. iter_reg = fw->risc_gp_reg;
  1253. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1254. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1255. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1256. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1257. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1258. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1259. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1260. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1261. /* Local memory controller registers. */
  1262. iter_reg = fw->lmc_reg;
  1263. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1264. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1265. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1266. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1267. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1268. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1269. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1270. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1271. /* Fibre Protocol Module registers. */
  1272. iter_reg = fw->fpm_hdw_reg;
  1273. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1280. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1281. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1282. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1283. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1284. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1285. /* Frame Buffer registers. */
  1286. iter_reg = fw->fb_hdw_reg;
  1287. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1294. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1295. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1296. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1297. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1298. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1299. /* Multi queue registers */
  1300. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1301. &last_chain);
  1302. rval = qla24xx_soft_reset(ha);
  1303. if (rval != QLA_SUCCESS)
  1304. goto qla25xx_fw_dump_failed_0;
  1305. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1306. &nxt);
  1307. if (rval != QLA_SUCCESS)
  1308. goto qla25xx_fw_dump_failed_0;
  1309. nxt = qla2xxx_copy_queues(ha, nxt);
  1310. qla24xx_copy_eft(ha, nxt);
  1311. /* Chain entries -- started with MQ. */
  1312. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1313. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1314. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1315. if (last_chain) {
  1316. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1317. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1318. }
  1319. /* Adjust valid length. */
  1320. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1321. qla25xx_fw_dump_failed_0:
  1322. qla2xxx_dump_post_process(base_vha, rval);
  1323. qla25xx_fw_dump_failed:
  1324. if (!hardware_locked)
  1325. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1326. }
  1327. void
  1328. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1329. {
  1330. int rval;
  1331. uint32_t cnt;
  1332. uint32_t risc_address;
  1333. struct qla_hw_data *ha = vha->hw;
  1334. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1335. uint32_t __iomem *dmp_reg;
  1336. uint32_t *iter_reg;
  1337. uint16_t __iomem *mbx_reg;
  1338. unsigned long flags;
  1339. struct qla81xx_fw_dump *fw;
  1340. uint32_t ext_mem_cnt;
  1341. void *nxt, *nxt_chain;
  1342. uint32_t *last_chain = NULL;
  1343. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1344. risc_address = ext_mem_cnt = 0;
  1345. flags = 0;
  1346. ha->fw_dump_cap_flags = 0;
  1347. if (!hardware_locked)
  1348. spin_lock_irqsave(&ha->hardware_lock, flags);
  1349. if (!ha->fw_dump) {
  1350. ql_log(ql_log_warn, vha, 0xd00a,
  1351. "No buffer available for dump.\n");
  1352. goto qla81xx_fw_dump_failed;
  1353. }
  1354. if (ha->fw_dumped) {
  1355. ql_log(ql_log_warn, vha, 0xd00b,
  1356. "Firmware has been previously dumped (%p) "
  1357. "-- ignoring request.\n",
  1358. ha->fw_dump);
  1359. goto qla81xx_fw_dump_failed;
  1360. }
  1361. fw = &ha->fw_dump->isp.isp81;
  1362. qla2xxx_prep_dump(ha, ha->fw_dump);
  1363. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1364. /*
  1365. * Pause RISC. No need to track timeout, as resetting the chip
  1366. * is the right approach incase of pause timeout
  1367. */
  1368. qla24xx_pause_risc(reg, ha);
  1369. /* Host/Risc registers. */
  1370. iter_reg = fw->host_risc_reg;
  1371. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1372. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1373. /* PCIe registers. */
  1374. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1375. RD_REG_DWORD(&reg->iobase_addr);
  1376. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1377. dmp_reg = &reg->iobase_c4;
  1378. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1379. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1380. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1381. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1382. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1383. RD_REG_DWORD(&reg->iobase_window);
  1384. /* Host interface registers. */
  1385. dmp_reg = &reg->flash_addr;
  1386. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1387. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1388. /* Disable interrupts. */
  1389. WRT_REG_DWORD(&reg->ictrl, 0);
  1390. RD_REG_DWORD(&reg->ictrl);
  1391. /* Shadow registers. */
  1392. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1393. RD_REG_DWORD(&reg->iobase_addr);
  1394. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1395. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1396. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1397. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1398. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1399. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1400. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1401. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1402. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1403. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1404. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1405. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1406. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1407. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1408. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1409. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1410. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1411. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1412. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1413. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1414. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1415. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1416. /* RISC I/O register. */
  1417. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1418. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1419. /* Mailbox registers. */
  1420. mbx_reg = &reg->mailbox0;
  1421. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1422. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1423. /* Transfer sequence registers. */
  1424. iter_reg = fw->xseq_gp_reg;
  1425. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1432. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1433. iter_reg = fw->xseq_0_reg;
  1434. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1436. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1437. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1438. /* Receive sequence registers. */
  1439. iter_reg = fw->rseq_gp_reg;
  1440. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1447. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1448. iter_reg = fw->rseq_0_reg;
  1449. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1450. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1451. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1452. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1453. /* Auxiliary sequence registers. */
  1454. iter_reg = fw->aseq_gp_reg;
  1455. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1458. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1459. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1460. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1461. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1462. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1463. iter_reg = fw->aseq_0_reg;
  1464. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1465. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1466. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1467. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1468. /* Command DMA registers. */
  1469. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1470. /* Queues. */
  1471. iter_reg = fw->req0_dma_reg;
  1472. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1473. dmp_reg = &reg->iobase_q;
  1474. for (cnt = 0; cnt < 7; cnt++)
  1475. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1476. iter_reg = fw->resp0_dma_reg;
  1477. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1478. dmp_reg = &reg->iobase_q;
  1479. for (cnt = 0; cnt < 7; cnt++)
  1480. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1481. iter_reg = fw->req1_dma_reg;
  1482. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1483. dmp_reg = &reg->iobase_q;
  1484. for (cnt = 0; cnt < 7; cnt++)
  1485. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1486. /* Transmit DMA registers. */
  1487. iter_reg = fw->xmt0_dma_reg;
  1488. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1489. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1490. iter_reg = fw->xmt1_dma_reg;
  1491. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1492. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1493. iter_reg = fw->xmt2_dma_reg;
  1494. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1495. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1496. iter_reg = fw->xmt3_dma_reg;
  1497. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1498. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1499. iter_reg = fw->xmt4_dma_reg;
  1500. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1501. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1502. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1503. /* Receive DMA registers. */
  1504. iter_reg = fw->rcvt0_data_dma_reg;
  1505. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1506. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1507. iter_reg = fw->rcvt1_data_dma_reg;
  1508. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1509. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1510. /* RISC registers. */
  1511. iter_reg = fw->risc_gp_reg;
  1512. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1513. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1514. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1515. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1516. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1517. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1518. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1519. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1520. /* Local memory controller registers. */
  1521. iter_reg = fw->lmc_reg;
  1522. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1523. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1524. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1525. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1526. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1527. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1528. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1529. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1530. /* Fibre Protocol Module registers. */
  1531. iter_reg = fw->fpm_hdw_reg;
  1532. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1533. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1534. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1535. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1541. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1542. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1543. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1544. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1545. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1546. /* Frame Buffer registers. */
  1547. iter_reg = fw->fb_hdw_reg;
  1548. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1549. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1550. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1551. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1552. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1553. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1554. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1555. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1556. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1558. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1559. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1560. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1561. /* Multi queue registers */
  1562. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1563. &last_chain);
  1564. rval = qla24xx_soft_reset(ha);
  1565. if (rval != QLA_SUCCESS)
  1566. goto qla81xx_fw_dump_failed_0;
  1567. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1568. &nxt);
  1569. if (rval != QLA_SUCCESS)
  1570. goto qla81xx_fw_dump_failed_0;
  1571. nxt = qla2xxx_copy_queues(ha, nxt);
  1572. qla24xx_copy_eft(ha, nxt);
  1573. /* Chain entries -- started with MQ. */
  1574. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1575. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1576. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1577. if (last_chain) {
  1578. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1579. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1580. }
  1581. /* Adjust valid length. */
  1582. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1583. qla81xx_fw_dump_failed_0:
  1584. qla2xxx_dump_post_process(base_vha, rval);
  1585. qla81xx_fw_dump_failed:
  1586. if (!hardware_locked)
  1587. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1588. }
  1589. void
  1590. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1591. {
  1592. int rval;
  1593. uint32_t cnt, reg_data;
  1594. uint32_t risc_address;
  1595. struct qla_hw_data *ha = vha->hw;
  1596. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1597. uint32_t __iomem *dmp_reg;
  1598. uint32_t *iter_reg;
  1599. uint16_t __iomem *mbx_reg;
  1600. unsigned long flags;
  1601. struct qla83xx_fw_dump *fw;
  1602. uint32_t ext_mem_cnt;
  1603. void *nxt, *nxt_chain;
  1604. uint32_t *last_chain = NULL;
  1605. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1606. risc_address = ext_mem_cnt = 0;
  1607. flags = 0;
  1608. ha->fw_dump_cap_flags = 0;
  1609. if (!hardware_locked)
  1610. spin_lock_irqsave(&ha->hardware_lock, flags);
  1611. if (!ha->fw_dump) {
  1612. ql_log(ql_log_warn, vha, 0xd00c,
  1613. "No buffer available for dump!!!\n");
  1614. goto qla83xx_fw_dump_failed;
  1615. }
  1616. if (ha->fw_dumped) {
  1617. ql_log(ql_log_warn, vha, 0xd00d,
  1618. "Firmware has been previously dumped (%p) -- ignoring "
  1619. "request...\n", ha->fw_dump);
  1620. goto qla83xx_fw_dump_failed;
  1621. }
  1622. fw = &ha->fw_dump->isp.isp83;
  1623. qla2xxx_prep_dump(ha, ha->fw_dump);
  1624. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1625. /*
  1626. * Pause RISC. No need to track timeout, as resetting the chip
  1627. * is the right approach incase of pause timeout
  1628. */
  1629. qla24xx_pause_risc(reg, ha);
  1630. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1631. dmp_reg = &reg->iobase_window;
  1632. reg_data = RD_REG_DWORD(dmp_reg);
  1633. WRT_REG_DWORD(dmp_reg, 0);
  1634. dmp_reg = &reg->unused_4_1[0];
  1635. reg_data = RD_REG_DWORD(dmp_reg);
  1636. WRT_REG_DWORD(dmp_reg, 0);
  1637. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1638. dmp_reg = &reg->unused_4_1[2];
  1639. reg_data = RD_REG_DWORD(dmp_reg);
  1640. WRT_REG_DWORD(dmp_reg, 0);
  1641. /* select PCR and disable ecc checking and correction */
  1642. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1643. RD_REG_DWORD(&reg->iobase_addr);
  1644. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1645. /* Host/Risc registers. */
  1646. iter_reg = fw->host_risc_reg;
  1647. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1649. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1650. /* PCIe registers. */
  1651. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1652. RD_REG_DWORD(&reg->iobase_addr);
  1653. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1654. dmp_reg = &reg->iobase_c4;
  1655. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1656. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1657. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1658. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1659. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1660. RD_REG_DWORD(&reg->iobase_window);
  1661. /* Host interface registers. */
  1662. dmp_reg = &reg->flash_addr;
  1663. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1664. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1665. /* Disable interrupts. */
  1666. WRT_REG_DWORD(&reg->ictrl, 0);
  1667. RD_REG_DWORD(&reg->ictrl);
  1668. /* Shadow registers. */
  1669. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1670. RD_REG_DWORD(&reg->iobase_addr);
  1671. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1672. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1673. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1674. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1675. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1676. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1677. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1678. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1679. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1680. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1681. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1682. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1683. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1684. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1685. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1686. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1687. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1688. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1689. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1690. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1691. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1692. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1693. /* RISC I/O register. */
  1694. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1695. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1696. /* Mailbox registers. */
  1697. mbx_reg = &reg->mailbox0;
  1698. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1699. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1700. /* Transfer sequence registers. */
  1701. iter_reg = fw->xseq_gp_reg;
  1702. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1703. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1704. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1705. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1706. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1707. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1708. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1717. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1718. iter_reg = fw->xseq_0_reg;
  1719. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1721. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1722. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1723. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1724. /* Receive sequence registers. */
  1725. iter_reg = fw->rseq_gp_reg;
  1726. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1741. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1742. iter_reg = fw->rseq_0_reg;
  1743. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1744. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1745. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1746. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1747. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1748. /* Auxiliary sequence registers. */
  1749. iter_reg = fw->aseq_gp_reg;
  1750. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1765. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1766. iter_reg = fw->aseq_0_reg;
  1767. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1768. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1769. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1770. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1771. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1772. /* Command DMA registers. */
  1773. iter_reg = fw->cmd_dma_reg;
  1774. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1777. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1778. /* Queues. */
  1779. iter_reg = fw->req0_dma_reg;
  1780. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1781. dmp_reg = &reg->iobase_q;
  1782. for (cnt = 0; cnt < 7; cnt++)
  1783. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1784. iter_reg = fw->resp0_dma_reg;
  1785. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1786. dmp_reg = &reg->iobase_q;
  1787. for (cnt = 0; cnt < 7; cnt++)
  1788. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1789. iter_reg = fw->req1_dma_reg;
  1790. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1791. dmp_reg = &reg->iobase_q;
  1792. for (cnt = 0; cnt < 7; cnt++)
  1793. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1794. /* Transmit DMA registers. */
  1795. iter_reg = fw->xmt0_dma_reg;
  1796. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1797. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1798. iter_reg = fw->xmt1_dma_reg;
  1799. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1800. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1801. iter_reg = fw->xmt2_dma_reg;
  1802. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1803. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1804. iter_reg = fw->xmt3_dma_reg;
  1805. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1806. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1807. iter_reg = fw->xmt4_dma_reg;
  1808. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1809. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1810. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1811. /* Receive DMA registers. */
  1812. iter_reg = fw->rcvt0_data_dma_reg;
  1813. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1814. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1815. iter_reg = fw->rcvt1_data_dma_reg;
  1816. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1817. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1818. /* RISC registers. */
  1819. iter_reg = fw->risc_gp_reg;
  1820. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1827. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1828. /* Local memory controller registers. */
  1829. iter_reg = fw->lmc_reg;
  1830. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1837. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1838. /* Fibre Protocol Module registers. */
  1839. iter_reg = fw->fpm_hdw_reg;
  1840. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1855. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1856. /* RQ0 Array registers. */
  1857. iter_reg = fw->rq0_array_reg;
  1858. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1864. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1865. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1866. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1867. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1872. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1873. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1874. /* RQ1 Array registers. */
  1875. iter_reg = fw->rq1_array_reg;
  1876. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1877. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1878. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1879. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1880. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1881. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1882. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1883. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1884. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1885. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1886. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1887. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1888. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1889. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1890. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1891. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1892. /* RP0 Array registers. */
  1893. iter_reg = fw->rp0_array_reg;
  1894. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1895. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1896. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1897. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1898. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1899. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1900. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1901. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1902. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1903. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1904. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1905. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1906. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1907. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1908. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1909. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1910. /* RP1 Array registers. */
  1911. iter_reg = fw->rp1_array_reg;
  1912. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1913. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1914. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1915. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1916. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1917. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1918. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1919. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1920. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1921. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1922. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1923. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1924. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1925. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1926. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1927. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1928. iter_reg = fw->at0_array_reg;
  1929. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1930. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1931. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1932. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1933. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1934. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1935. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1936. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1937. /* I/O Queue Control registers. */
  1938. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1939. /* Frame Buffer registers. */
  1940. iter_reg = fw->fb_hdw_reg;
  1941. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1942. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1943. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1944. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1945. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1946. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1947. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1948. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1949. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1950. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1951. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1952. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1953. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1954. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1955. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1956. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1957. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1958. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1959. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1960. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1961. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1962. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1963. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1964. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1965. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1966. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1967. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1968. /* Multi queue registers */
  1969. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1970. &last_chain);
  1971. rval = qla24xx_soft_reset(ha);
  1972. if (rval != QLA_SUCCESS) {
  1973. ql_log(ql_log_warn, vha, 0xd00e,
  1974. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1975. rval = QLA_SUCCESS;
  1976. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1977. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1978. RD_REG_DWORD(&reg->hccr);
  1979. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1980. RD_REG_DWORD(&reg->hccr);
  1981. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1982. RD_REG_DWORD(&reg->hccr);
  1983. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1984. udelay(5);
  1985. if (!cnt) {
  1986. nxt = fw->code_ram;
  1987. nxt += sizeof(fw->code_ram);
  1988. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1989. goto copy_queue;
  1990. } else {
  1991. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  1992. ql_log(ql_log_warn, vha, 0xd010,
  1993. "bigger hammer success?\n");
  1994. }
  1995. }
  1996. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1997. &nxt);
  1998. if (rval != QLA_SUCCESS)
  1999. goto qla83xx_fw_dump_failed_0;
  2000. copy_queue:
  2001. nxt = qla2xxx_copy_queues(ha, nxt);
  2002. qla24xx_copy_eft(ha, nxt);
  2003. /* Chain entries -- started with MQ. */
  2004. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  2005. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  2006. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  2007. if (last_chain) {
  2008. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  2009. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  2010. }
  2011. /* Adjust valid length. */
  2012. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  2013. qla83xx_fw_dump_failed_0:
  2014. qla2xxx_dump_post_process(base_vha, rval);
  2015. qla83xx_fw_dump_failed:
  2016. if (!hardware_locked)
  2017. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2018. }
  2019. /****************************************************************************/
  2020. /* Driver Debug Functions. */
  2021. /****************************************************************************/
  2022. static inline int
  2023. ql_mask_match(uint32_t level)
  2024. {
  2025. if (ql2xextended_error_logging == 1)
  2026. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  2027. return (level & ql2xextended_error_logging) == level;
  2028. }
  2029. /*
  2030. * This function is for formatting and logging debug information.
  2031. * It is to be used when vha is available. It formats the message
  2032. * and logs it to the messages file.
  2033. * parameters:
  2034. * level: The level of the debug messages to be printed.
  2035. * If ql2xextended_error_logging value is correctly set,
  2036. * this message will appear in the messages file.
  2037. * vha: Pointer to the scsi_qla_host_t.
  2038. * id: This is a unique identifier for the level. It identifies the
  2039. * part of the code from where the message originated.
  2040. * msg: The message to be displayed.
  2041. */
  2042. void
  2043. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2044. {
  2045. va_list va;
  2046. struct va_format vaf;
  2047. if (!ql_mask_match(level))
  2048. return;
  2049. va_start(va, fmt);
  2050. vaf.fmt = fmt;
  2051. vaf.va = &va;
  2052. if (vha != NULL) {
  2053. const struct pci_dev *pdev = vha->hw->pdev;
  2054. /* <module-name> <pci-name> <msg-id>:<host> Message */
  2055. pr_warn("%s [%s]-%04x:%ld: %pV",
  2056. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  2057. vha->host_no, &vaf);
  2058. } else {
  2059. pr_warn("%s [%s]-%04x: : %pV",
  2060. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  2061. }
  2062. va_end(va);
  2063. }
  2064. /*
  2065. * This function is for formatting and logging debug information.
  2066. * It is to be used when vha is not available and pci is available,
  2067. * i.e., before host allocation. It formats the message and logs it
  2068. * to the messages file.
  2069. * parameters:
  2070. * level: The level of the debug messages to be printed.
  2071. * If ql2xextended_error_logging value is correctly set,
  2072. * this message will appear in the messages file.
  2073. * pdev: Pointer to the struct pci_dev.
  2074. * id: This is a unique id for the level. It identifies the part
  2075. * of the code from where the message originated.
  2076. * msg: The message to be displayed.
  2077. */
  2078. void
  2079. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2080. const char *fmt, ...)
  2081. {
  2082. va_list va;
  2083. struct va_format vaf;
  2084. if (pdev == NULL)
  2085. return;
  2086. if (!ql_mask_match(level))
  2087. return;
  2088. va_start(va, fmt);
  2089. vaf.fmt = fmt;
  2090. vaf.va = &va;
  2091. /* <module-name> <dev-name>:<msg-id> Message */
  2092. pr_warn("%s [%s]-%04x: : %pV",
  2093. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  2094. va_end(va);
  2095. }
  2096. /*
  2097. * This function is for formatting and logging log messages.
  2098. * It is to be used when vha is available. It formats the message
  2099. * and logs it to the messages file. All the messages will be logged
  2100. * irrespective of value of ql2xextended_error_logging.
  2101. * parameters:
  2102. * level: The level of the log messages to be printed in the
  2103. * messages file.
  2104. * vha: Pointer to the scsi_qla_host_t
  2105. * id: This is a unique id for the level. It identifies the
  2106. * part of the code from where the message originated.
  2107. * msg: The message to be displayed.
  2108. */
  2109. void
  2110. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2111. {
  2112. va_list va;
  2113. struct va_format vaf;
  2114. char pbuf[128];
  2115. if (level > ql_errlev)
  2116. return;
  2117. if (vha != NULL) {
  2118. const struct pci_dev *pdev = vha->hw->pdev;
  2119. /* <module-name> <msg-id>:<host> Message */
  2120. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2121. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2122. } else {
  2123. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2124. QL_MSGHDR, "0000:00:00.0", id);
  2125. }
  2126. pbuf[sizeof(pbuf) - 1] = 0;
  2127. va_start(va, fmt);
  2128. vaf.fmt = fmt;
  2129. vaf.va = &va;
  2130. switch (level) {
  2131. case ql_log_fatal: /* FATAL LOG */
  2132. pr_crit("%s%pV", pbuf, &vaf);
  2133. break;
  2134. case ql_log_warn:
  2135. pr_err("%s%pV", pbuf, &vaf);
  2136. break;
  2137. case ql_log_info:
  2138. pr_warn("%s%pV", pbuf, &vaf);
  2139. break;
  2140. default:
  2141. pr_info("%s%pV", pbuf, &vaf);
  2142. break;
  2143. }
  2144. va_end(va);
  2145. }
  2146. /*
  2147. * This function is for formatting and logging log messages.
  2148. * It is to be used when vha is not available and pci is available,
  2149. * i.e., before host allocation. It formats the message and logs
  2150. * it to the messages file. All the messages are logged irrespective
  2151. * of the value of ql2xextended_error_logging.
  2152. * parameters:
  2153. * level: The level of the log messages to be printed in the
  2154. * messages file.
  2155. * pdev: Pointer to the struct pci_dev.
  2156. * id: This is a unique id for the level. It identifies the
  2157. * part of the code from where the message originated.
  2158. * msg: The message to be displayed.
  2159. */
  2160. void
  2161. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2162. const char *fmt, ...)
  2163. {
  2164. va_list va;
  2165. struct va_format vaf;
  2166. char pbuf[128];
  2167. if (pdev == NULL)
  2168. return;
  2169. if (level > ql_errlev)
  2170. return;
  2171. /* <module-name> <dev-name>:<msg-id> Message */
  2172. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2173. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2174. pbuf[sizeof(pbuf) - 1] = 0;
  2175. va_start(va, fmt);
  2176. vaf.fmt = fmt;
  2177. vaf.va = &va;
  2178. switch (level) {
  2179. case ql_log_fatal: /* FATAL LOG */
  2180. pr_crit("%s%pV", pbuf, &vaf);
  2181. break;
  2182. case ql_log_warn:
  2183. pr_err("%s%pV", pbuf, &vaf);
  2184. break;
  2185. case ql_log_info:
  2186. pr_warn("%s%pV", pbuf, &vaf);
  2187. break;
  2188. default:
  2189. pr_info("%s%pV", pbuf, &vaf);
  2190. break;
  2191. }
  2192. va_end(va);
  2193. }
  2194. void
  2195. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2196. {
  2197. int i;
  2198. struct qla_hw_data *ha = vha->hw;
  2199. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2200. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2201. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2202. uint16_t __iomem *mbx_reg;
  2203. if (!ql_mask_match(level))
  2204. return;
  2205. if (IS_P3P_TYPE(ha))
  2206. mbx_reg = &reg82->mailbox_in[0];
  2207. else if (IS_FWI2_CAPABLE(ha))
  2208. mbx_reg = &reg24->mailbox0;
  2209. else
  2210. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2211. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2212. for (i = 0; i < 6; i++)
  2213. ql_dbg(level, vha, id,
  2214. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2215. }
  2216. void
  2217. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2218. uint8_t *b, uint32_t size)
  2219. {
  2220. uint32_t cnt;
  2221. uint8_t c;
  2222. if (!ql_mask_match(level))
  2223. return;
  2224. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2225. "9 Ah Bh Ch Dh Eh Fh\n");
  2226. ql_dbg(level, vha, id, "----------------------------------"
  2227. "----------------------------\n");
  2228. ql_dbg(level, vha, id, " ");
  2229. for (cnt = 0; cnt < size;) {
  2230. c = *b++;
  2231. printk("%02x", (uint32_t) c);
  2232. cnt++;
  2233. if (!(cnt % 16))
  2234. printk("\n");
  2235. else
  2236. printk(" ");
  2237. }
  2238. if (cnt % 16)
  2239. ql_dbg(level, vha, id, "\n");
  2240. }