lpfc_hw4.h 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009-2015 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_be32(name, ptr) \
  44. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get_le32(name, ptr) \
  46. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  47. #define bf_get(name, ptr) \
  48. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  49. #define bf_set_le32(name, ptr, value) \
  50. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  51. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  52. ~(name##_MASK << name##_SHIFT)))))
  53. #define bf_set(name, ptr, value) \
  54. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  55. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  56. struct dma_address {
  57. uint32_t addr_lo;
  58. uint32_t addr_hi;
  59. };
  60. struct lpfc_sli_intf {
  61. uint32_t word0;
  62. #define lpfc_sli_intf_valid_SHIFT 29
  63. #define lpfc_sli_intf_valid_MASK 0x00000007
  64. #define lpfc_sli_intf_valid_WORD word0
  65. #define LPFC_SLI_INTF_VALID 6
  66. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  67. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  68. #define lpfc_sli_intf_sli_hint2_WORD word0
  69. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  70. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  71. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  72. #define lpfc_sli_intf_sli_hint1_WORD word0
  73. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  74. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  75. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  76. #define lpfc_sli_intf_if_type_SHIFT 12
  77. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  78. #define lpfc_sli_intf_if_type_WORD word0
  79. #define LPFC_SLI_INTF_IF_TYPE_0 0
  80. #define LPFC_SLI_INTF_IF_TYPE_1 1
  81. #define LPFC_SLI_INTF_IF_TYPE_2 2
  82. #define lpfc_sli_intf_sli_family_SHIFT 8
  83. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  84. #define lpfc_sli_intf_sli_family_WORD word0
  85. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  86. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  87. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  88. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  89. #define lpfc_sli_intf_slirev_SHIFT 4
  90. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  91. #define lpfc_sli_intf_slirev_WORD word0
  92. #define LPFC_SLI_INTF_REV_SLI3 3
  93. #define LPFC_SLI_INTF_REV_SLI4 4
  94. #define lpfc_sli_intf_func_type_SHIFT 0
  95. #define lpfc_sli_intf_func_type_MASK 0x00000001
  96. #define lpfc_sli_intf_func_type_WORD word0
  97. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  98. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  99. };
  100. #define LPFC_SLI4_MBX_EMBED true
  101. #define LPFC_SLI4_MBX_NEMBED false
  102. #define LPFC_SLI4_MB_WORD_COUNT 64
  103. #define LPFC_MAX_MQ_PAGE 8
  104. #define LPFC_MAX_WQ_PAGE_V0 4
  105. #define LPFC_MAX_WQ_PAGE 8
  106. #define LPFC_MAX_CQ_PAGE 4
  107. #define LPFC_MAX_EQ_PAGE 8
  108. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  109. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  110. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  111. /* Define SLI4 Alignment requirements. */
  112. #define LPFC_ALIGN_16_BYTE 16
  113. #define LPFC_ALIGN_64_BYTE 64
  114. /* Define SLI4 specific definitions. */
  115. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  116. #define LPFC_MBX_CMD_HDR_LENGTH 16
  117. #define LPFC_MBX_ERROR_RANGE 0x4000
  118. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  119. #define LPFC_BMBX_BIT1_ADDR_LO 0
  120. #define LPFC_RPI_HDR_COUNT 64
  121. #define LPFC_HDR_TEMPLATE_SIZE 4096
  122. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  123. #define LPFC_FCF_RECORD_WD_CNT 132
  124. #define LPFC_ENTIRE_FCF_DATABASE 0
  125. #define LPFC_DFLT_FCF_INDEX 0
  126. /* Virtual function numbers */
  127. #define LPFC_VF0 0
  128. #define LPFC_VF1 1
  129. #define LPFC_VF2 2
  130. #define LPFC_VF3 3
  131. #define LPFC_VF4 4
  132. #define LPFC_VF5 5
  133. #define LPFC_VF6 6
  134. #define LPFC_VF7 7
  135. #define LPFC_VF8 8
  136. #define LPFC_VF9 9
  137. #define LPFC_VF10 10
  138. #define LPFC_VF11 11
  139. #define LPFC_VF12 12
  140. #define LPFC_VF13 13
  141. #define LPFC_VF14 14
  142. #define LPFC_VF15 15
  143. #define LPFC_VF16 16
  144. #define LPFC_VF17 17
  145. #define LPFC_VF18 18
  146. #define LPFC_VF19 19
  147. #define LPFC_VF20 20
  148. #define LPFC_VF21 21
  149. #define LPFC_VF22 22
  150. #define LPFC_VF23 23
  151. #define LPFC_VF24 24
  152. #define LPFC_VF25 25
  153. #define LPFC_VF26 26
  154. #define LPFC_VF27 27
  155. #define LPFC_VF28 28
  156. #define LPFC_VF29 29
  157. #define LPFC_VF30 30
  158. #define LPFC_VF31 31
  159. /* PCI function numbers */
  160. #define LPFC_PCI_FUNC0 0
  161. #define LPFC_PCI_FUNC1 1
  162. #define LPFC_PCI_FUNC2 2
  163. #define LPFC_PCI_FUNC3 3
  164. #define LPFC_PCI_FUNC4 4
  165. /* SLI4 interface type-2 PDEV_CTL register */
  166. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  167. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  168. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  169. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  170. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  171. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  172. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  173. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  174. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  175. /* Active interrupt test count */
  176. #define LPFC_ACT_INTR_CNT 4
  177. /* Algrithmns for scheduling FCP commands to WQs */
  178. #define LPFC_FCP_SCHED_ROUND_ROBIN 0
  179. #define LPFC_FCP_SCHED_BY_CPU 1
  180. /* Delay Multiplier constant */
  181. #define LPFC_DMULT_CONST 651042
  182. /* Configuration of Interrupts / sec for entire HBA port */
  183. #define LPFC_MIN_IMAX 5000
  184. #define LPFC_MAX_IMAX 5000000
  185. #define LPFC_DEF_IMAX 50000
  186. #define LPFC_MIN_CPU_MAP 0
  187. #define LPFC_MAX_CPU_MAP 2
  188. #define LPFC_HBA_CPU_MAP 1
  189. #define LPFC_DRIVER_CPU_MAP 2 /* Default */
  190. /* PORT_CAPABILITIES constants. */
  191. #define LPFC_MAX_SUPPORTED_PAGES 8
  192. struct ulp_bde64 {
  193. union ULP_BDE_TUS {
  194. uint32_t w;
  195. struct {
  196. #ifdef __BIG_ENDIAN_BITFIELD
  197. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  198. VALUE !! */
  199. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  200. #else /* __LITTLE_ENDIAN_BITFIELD */
  201. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  202. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  203. VALUE !! */
  204. #endif
  205. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  206. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  207. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  208. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  209. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  210. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  211. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  212. } f;
  213. } tus;
  214. uint32_t addrLow;
  215. uint32_t addrHigh;
  216. };
  217. /* Maximun size of immediate data that can fit into a 128 byte WQE */
  218. #define LPFC_MAX_BDE_IMM_SIZE 64
  219. struct lpfc_sli4_flags {
  220. uint32_t word0;
  221. #define lpfc_idx_rsrc_rdy_SHIFT 0
  222. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  223. #define lpfc_idx_rsrc_rdy_WORD word0
  224. #define LPFC_IDX_RSRC_RDY 1
  225. #define lpfc_rpi_rsrc_rdy_SHIFT 1
  226. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  227. #define lpfc_rpi_rsrc_rdy_WORD word0
  228. #define LPFC_RPI_RSRC_RDY 1
  229. #define lpfc_vpi_rsrc_rdy_SHIFT 2
  230. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  231. #define lpfc_vpi_rsrc_rdy_WORD word0
  232. #define LPFC_VPI_RSRC_RDY 1
  233. #define lpfc_vfi_rsrc_rdy_SHIFT 3
  234. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  235. #define lpfc_vfi_rsrc_rdy_WORD word0
  236. #define LPFC_VFI_RSRC_RDY 1
  237. };
  238. struct sli4_bls_rsp {
  239. uint32_t word0_rsvd; /* Word0 must be reserved */
  240. uint32_t word1;
  241. #define lpfc_abts_orig_SHIFT 0
  242. #define lpfc_abts_orig_MASK 0x00000001
  243. #define lpfc_abts_orig_WORD word1
  244. #define LPFC_ABTS_UNSOL_RSP 1
  245. #define LPFC_ABTS_UNSOL_INT 0
  246. uint32_t word2;
  247. #define lpfc_abts_rxid_SHIFT 0
  248. #define lpfc_abts_rxid_MASK 0x0000FFFF
  249. #define lpfc_abts_rxid_WORD word2
  250. #define lpfc_abts_oxid_SHIFT 16
  251. #define lpfc_abts_oxid_MASK 0x0000FFFF
  252. #define lpfc_abts_oxid_WORD word2
  253. uint32_t word3;
  254. #define lpfc_vndr_code_SHIFT 0
  255. #define lpfc_vndr_code_MASK 0x000000FF
  256. #define lpfc_vndr_code_WORD word3
  257. #define lpfc_rsn_expln_SHIFT 8
  258. #define lpfc_rsn_expln_MASK 0x000000FF
  259. #define lpfc_rsn_expln_WORD word3
  260. #define lpfc_rsn_code_SHIFT 16
  261. #define lpfc_rsn_code_MASK 0x000000FF
  262. #define lpfc_rsn_code_WORD word3
  263. uint32_t word4;
  264. uint32_t word5_rsvd; /* Word5 must be reserved */
  265. };
  266. /* event queue entry structure */
  267. struct lpfc_eqe {
  268. uint32_t word0;
  269. #define lpfc_eqe_resource_id_SHIFT 16
  270. #define lpfc_eqe_resource_id_MASK 0x0000FFFF
  271. #define lpfc_eqe_resource_id_WORD word0
  272. #define lpfc_eqe_minor_code_SHIFT 4
  273. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  274. #define lpfc_eqe_minor_code_WORD word0
  275. #define lpfc_eqe_major_code_SHIFT 1
  276. #define lpfc_eqe_major_code_MASK 0x00000007
  277. #define lpfc_eqe_major_code_WORD word0
  278. #define lpfc_eqe_valid_SHIFT 0
  279. #define lpfc_eqe_valid_MASK 0x00000001
  280. #define lpfc_eqe_valid_WORD word0
  281. };
  282. /* completion queue entry structure (common fields for all cqe types) */
  283. struct lpfc_cqe {
  284. uint32_t reserved0;
  285. uint32_t reserved1;
  286. uint32_t reserved2;
  287. uint32_t word3;
  288. #define lpfc_cqe_valid_SHIFT 31
  289. #define lpfc_cqe_valid_MASK 0x00000001
  290. #define lpfc_cqe_valid_WORD word3
  291. #define lpfc_cqe_code_SHIFT 16
  292. #define lpfc_cqe_code_MASK 0x000000FF
  293. #define lpfc_cqe_code_WORD word3
  294. };
  295. /* Completion Queue Entry Status Codes */
  296. #define CQE_STATUS_SUCCESS 0x0
  297. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  298. #define CQE_STATUS_REMOTE_STOP 0x2
  299. #define CQE_STATUS_LOCAL_REJECT 0x3
  300. #define CQE_STATUS_NPORT_RJT 0x4
  301. #define CQE_STATUS_FABRIC_RJT 0x5
  302. #define CQE_STATUS_NPORT_BSY 0x6
  303. #define CQE_STATUS_FABRIC_BSY 0x7
  304. #define CQE_STATUS_INTERMED_RSP 0x8
  305. #define CQE_STATUS_LS_RJT 0x9
  306. #define CQE_STATUS_CMD_REJECT 0xb
  307. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  308. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  309. #define CQE_STATUS_DI_ERROR 0x16
  310. /* Used when mapping CQE status to IOCB */
  311. #define LPFC_IOCB_STATUS_MASK 0xf
  312. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  313. #define CQE_HW_STATUS_NO_ERR 0x0
  314. #define CQE_HW_STATUS_UNDERRUN 0x1
  315. #define CQE_HW_STATUS_OVERRUN 0x2
  316. /* Completion Queue Entry Codes */
  317. #define CQE_CODE_COMPL_WQE 0x1
  318. #define CQE_CODE_RELEASE_WQE 0x2
  319. #define CQE_CODE_RECEIVE 0x4
  320. #define CQE_CODE_XRI_ABORTED 0x5
  321. #define CQE_CODE_RECEIVE_V1 0x9
  322. /*
  323. * Define mask value for xri_aborted and wcqe completed CQE extended status.
  324. * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
  325. */
  326. #define WCQE_PARAM_MASK 0x1FF
  327. /* completion queue entry for wqe completions */
  328. struct lpfc_wcqe_complete {
  329. uint32_t word0;
  330. #define lpfc_wcqe_c_request_tag_SHIFT 16
  331. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  332. #define lpfc_wcqe_c_request_tag_WORD word0
  333. #define lpfc_wcqe_c_status_SHIFT 8
  334. #define lpfc_wcqe_c_status_MASK 0x000000FF
  335. #define lpfc_wcqe_c_status_WORD word0
  336. #define lpfc_wcqe_c_hw_status_SHIFT 0
  337. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  338. #define lpfc_wcqe_c_hw_status_WORD word0
  339. uint32_t total_data_placed;
  340. uint32_t parameter;
  341. #define lpfc_wcqe_c_bg_edir_SHIFT 5
  342. #define lpfc_wcqe_c_bg_edir_MASK 0x00000001
  343. #define lpfc_wcqe_c_bg_edir_WORD parameter
  344. #define lpfc_wcqe_c_bg_tdpv_SHIFT 3
  345. #define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
  346. #define lpfc_wcqe_c_bg_tdpv_WORD parameter
  347. #define lpfc_wcqe_c_bg_re_SHIFT 2
  348. #define lpfc_wcqe_c_bg_re_MASK 0x00000001
  349. #define lpfc_wcqe_c_bg_re_WORD parameter
  350. #define lpfc_wcqe_c_bg_ae_SHIFT 1
  351. #define lpfc_wcqe_c_bg_ae_MASK 0x00000001
  352. #define lpfc_wcqe_c_bg_ae_WORD parameter
  353. #define lpfc_wcqe_c_bg_ge_SHIFT 0
  354. #define lpfc_wcqe_c_bg_ge_MASK 0x00000001
  355. #define lpfc_wcqe_c_bg_ge_WORD parameter
  356. uint32_t word3;
  357. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  358. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  359. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  360. #define lpfc_wcqe_c_xb_SHIFT 28
  361. #define lpfc_wcqe_c_xb_MASK 0x00000001
  362. #define lpfc_wcqe_c_xb_WORD word3
  363. #define lpfc_wcqe_c_pv_SHIFT 27
  364. #define lpfc_wcqe_c_pv_MASK 0x00000001
  365. #define lpfc_wcqe_c_pv_WORD word3
  366. #define lpfc_wcqe_c_priority_SHIFT 24
  367. #define lpfc_wcqe_c_priority_MASK 0x00000007
  368. #define lpfc_wcqe_c_priority_WORD word3
  369. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  370. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  371. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  372. };
  373. /* completion queue entry for wqe release */
  374. struct lpfc_wcqe_release {
  375. uint32_t reserved0;
  376. uint32_t reserved1;
  377. uint32_t word2;
  378. #define lpfc_wcqe_r_wq_id_SHIFT 16
  379. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  380. #define lpfc_wcqe_r_wq_id_WORD word2
  381. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  382. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  383. #define lpfc_wcqe_r_wqe_index_WORD word2
  384. uint32_t word3;
  385. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  386. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  387. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  388. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  389. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  390. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  391. };
  392. struct sli4_wcqe_xri_aborted {
  393. uint32_t word0;
  394. #define lpfc_wcqe_xa_status_SHIFT 8
  395. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  396. #define lpfc_wcqe_xa_status_WORD word0
  397. uint32_t parameter;
  398. uint32_t word2;
  399. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  400. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  401. #define lpfc_wcqe_xa_remote_xid_WORD word2
  402. #define lpfc_wcqe_xa_xri_SHIFT 0
  403. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  404. #define lpfc_wcqe_xa_xri_WORD word2
  405. uint32_t word3;
  406. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  407. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  408. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  409. #define lpfc_wcqe_xa_ia_SHIFT 30
  410. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  411. #define lpfc_wcqe_xa_ia_WORD word3
  412. #define CQE_XRI_ABORTED_IA_REMOTE 0
  413. #define CQE_XRI_ABORTED_IA_LOCAL 1
  414. #define lpfc_wcqe_xa_br_SHIFT 29
  415. #define lpfc_wcqe_xa_br_MASK 0x00000001
  416. #define lpfc_wcqe_xa_br_WORD word3
  417. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  418. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  419. #define lpfc_wcqe_xa_eo_SHIFT 28
  420. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  421. #define lpfc_wcqe_xa_eo_WORD word3
  422. #define CQE_XRI_ABORTED_EO_REMOTE 0
  423. #define CQE_XRI_ABORTED_EO_LOCAL 1
  424. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  425. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  426. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  427. };
  428. /* completion queue entry structure for rqe completion */
  429. struct lpfc_rcqe {
  430. uint32_t word0;
  431. #define lpfc_rcqe_bindex_SHIFT 16
  432. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  433. #define lpfc_rcqe_bindex_WORD word0
  434. #define lpfc_rcqe_status_SHIFT 8
  435. #define lpfc_rcqe_status_MASK 0x000000FF
  436. #define lpfc_rcqe_status_WORD word0
  437. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  438. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  439. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  440. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  441. uint32_t word1;
  442. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  443. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  444. #define lpfc_rcqe_fcf_id_v1_WORD word1
  445. uint32_t word2;
  446. #define lpfc_rcqe_length_SHIFT 16
  447. #define lpfc_rcqe_length_MASK 0x0000FFFF
  448. #define lpfc_rcqe_length_WORD word2
  449. #define lpfc_rcqe_rq_id_SHIFT 6
  450. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  451. #define lpfc_rcqe_rq_id_WORD word2
  452. #define lpfc_rcqe_fcf_id_SHIFT 0
  453. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  454. #define lpfc_rcqe_fcf_id_WORD word2
  455. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  456. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  457. #define lpfc_rcqe_rq_id_v1_WORD word2
  458. uint32_t word3;
  459. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  460. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  461. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  462. #define lpfc_rcqe_port_SHIFT 30
  463. #define lpfc_rcqe_port_MASK 0x00000001
  464. #define lpfc_rcqe_port_WORD word3
  465. #define lpfc_rcqe_hdr_length_SHIFT 24
  466. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  467. #define lpfc_rcqe_hdr_length_WORD word3
  468. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  469. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  470. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  471. #define lpfc_rcqe_eof_SHIFT 8
  472. #define lpfc_rcqe_eof_MASK 0x000000FF
  473. #define lpfc_rcqe_eof_WORD word3
  474. #define FCOE_EOFn 0x41
  475. #define FCOE_EOFt 0x42
  476. #define FCOE_EOFni 0x49
  477. #define FCOE_EOFa 0x50
  478. #define lpfc_rcqe_sof_SHIFT 0
  479. #define lpfc_rcqe_sof_MASK 0x000000FF
  480. #define lpfc_rcqe_sof_WORD word3
  481. #define FCOE_SOFi2 0x2d
  482. #define FCOE_SOFi3 0x2e
  483. #define FCOE_SOFn2 0x35
  484. #define FCOE_SOFn3 0x36
  485. };
  486. struct lpfc_rqe {
  487. uint32_t address_hi;
  488. uint32_t address_lo;
  489. };
  490. /* buffer descriptors */
  491. struct lpfc_bde4 {
  492. uint32_t addr_hi;
  493. uint32_t addr_lo;
  494. uint32_t word2;
  495. #define lpfc_bde4_last_SHIFT 31
  496. #define lpfc_bde4_last_MASK 0x00000001
  497. #define lpfc_bde4_last_WORD word2
  498. #define lpfc_bde4_sge_offset_SHIFT 0
  499. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  500. #define lpfc_bde4_sge_offset_WORD word2
  501. uint32_t word3;
  502. #define lpfc_bde4_length_SHIFT 0
  503. #define lpfc_bde4_length_MASK 0x000000FF
  504. #define lpfc_bde4_length_WORD word3
  505. };
  506. struct lpfc_register {
  507. uint32_t word0;
  508. };
  509. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  510. #define LPFC_UERR_STATUS_HI 0x00A4
  511. #define LPFC_UERR_STATUS_LO 0x00A0
  512. #define LPFC_UE_MASK_HI 0x00AC
  513. #define LPFC_UE_MASK_LO 0x00A8
  514. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  515. #define LPFC_SLI_INTF 0x0058
  516. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  517. #define lpfc_port_smphr_perr_SHIFT 31
  518. #define lpfc_port_smphr_perr_MASK 0x1
  519. #define lpfc_port_smphr_perr_WORD word0
  520. #define lpfc_port_smphr_sfi_SHIFT 30
  521. #define lpfc_port_smphr_sfi_MASK 0x1
  522. #define lpfc_port_smphr_sfi_WORD word0
  523. #define lpfc_port_smphr_nip_SHIFT 29
  524. #define lpfc_port_smphr_nip_MASK 0x1
  525. #define lpfc_port_smphr_nip_WORD word0
  526. #define lpfc_port_smphr_ipc_SHIFT 28
  527. #define lpfc_port_smphr_ipc_MASK 0x1
  528. #define lpfc_port_smphr_ipc_WORD word0
  529. #define lpfc_port_smphr_scr1_SHIFT 27
  530. #define lpfc_port_smphr_scr1_MASK 0x1
  531. #define lpfc_port_smphr_scr1_WORD word0
  532. #define lpfc_port_smphr_scr2_SHIFT 26
  533. #define lpfc_port_smphr_scr2_MASK 0x1
  534. #define lpfc_port_smphr_scr2_WORD word0
  535. #define lpfc_port_smphr_host_scratch_SHIFT 16
  536. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  537. #define lpfc_port_smphr_host_scratch_WORD word0
  538. #define lpfc_port_smphr_port_status_SHIFT 0
  539. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  540. #define lpfc_port_smphr_port_status_WORD word0
  541. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  542. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  543. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  544. #define LPFC_POST_STAGE_BE_RESET 0x0003
  545. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  546. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  547. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  548. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  549. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  550. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  551. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  552. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  553. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  554. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  555. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  556. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  557. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  558. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  559. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  560. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  561. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  562. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  563. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  564. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  565. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  566. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  567. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  568. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  569. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  570. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  571. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  572. #define LPFC_POST_STAGE_PORT_READY 0xC000
  573. #define LPFC_POST_STAGE_PORT_UE 0xF000
  574. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  575. #define lpfc_sliport_status_err_SHIFT 31
  576. #define lpfc_sliport_status_err_MASK 0x1
  577. #define lpfc_sliport_status_err_WORD word0
  578. #define lpfc_sliport_status_end_SHIFT 30
  579. #define lpfc_sliport_status_end_MASK 0x1
  580. #define lpfc_sliport_status_end_WORD word0
  581. #define lpfc_sliport_status_oti_SHIFT 29
  582. #define lpfc_sliport_status_oti_MASK 0x1
  583. #define lpfc_sliport_status_oti_WORD word0
  584. #define lpfc_sliport_status_rn_SHIFT 24
  585. #define lpfc_sliport_status_rn_MASK 0x1
  586. #define lpfc_sliport_status_rn_WORD word0
  587. #define lpfc_sliport_status_rdy_SHIFT 23
  588. #define lpfc_sliport_status_rdy_MASK 0x1
  589. #define lpfc_sliport_status_rdy_WORD word0
  590. #define MAX_IF_TYPE_2_RESETS 6
  591. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  592. #define lpfc_sliport_ctrl_end_SHIFT 30
  593. #define lpfc_sliport_ctrl_end_MASK 0x1
  594. #define lpfc_sliport_ctrl_end_WORD word0
  595. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  596. #define LPFC_SLIPORT_BIG_ENDIAN 1
  597. #define lpfc_sliport_ctrl_ip_SHIFT 27
  598. #define lpfc_sliport_ctrl_ip_MASK 0x1
  599. #define lpfc_sliport_ctrl_ip_WORD word0
  600. #define LPFC_SLIPORT_INIT_PORT 1
  601. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  602. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  603. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  604. * reside in BAR 2.
  605. */
  606. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  607. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  608. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  609. #define LPFC_HST_ISR0 0x0C18
  610. #define LPFC_HST_ISR1 0x0C1C
  611. #define LPFC_HST_ISR2 0x0C20
  612. #define LPFC_HST_ISR3 0x0C24
  613. #define LPFC_HST_ISR4 0x0C28
  614. #define LPFC_HST_IMR0 0x0C48
  615. #define LPFC_HST_IMR1 0x0C4C
  616. #define LPFC_HST_IMR2 0x0C50
  617. #define LPFC_HST_IMR3 0x0C54
  618. #define LPFC_HST_IMR4 0x0C58
  619. #define LPFC_HST_ISCR0 0x0C78
  620. #define LPFC_HST_ISCR1 0x0C7C
  621. #define LPFC_HST_ISCR2 0x0C80
  622. #define LPFC_HST_ISCR3 0x0C84
  623. #define LPFC_HST_ISCR4 0x0C88
  624. #define LPFC_SLI4_INTR0 BIT0
  625. #define LPFC_SLI4_INTR1 BIT1
  626. #define LPFC_SLI4_INTR2 BIT2
  627. #define LPFC_SLI4_INTR3 BIT3
  628. #define LPFC_SLI4_INTR4 BIT4
  629. #define LPFC_SLI4_INTR5 BIT5
  630. #define LPFC_SLI4_INTR6 BIT6
  631. #define LPFC_SLI4_INTR7 BIT7
  632. #define LPFC_SLI4_INTR8 BIT8
  633. #define LPFC_SLI4_INTR9 BIT9
  634. #define LPFC_SLI4_INTR10 BIT10
  635. #define LPFC_SLI4_INTR11 BIT11
  636. #define LPFC_SLI4_INTR12 BIT12
  637. #define LPFC_SLI4_INTR13 BIT13
  638. #define LPFC_SLI4_INTR14 BIT14
  639. #define LPFC_SLI4_INTR15 BIT15
  640. #define LPFC_SLI4_INTR16 BIT16
  641. #define LPFC_SLI4_INTR17 BIT17
  642. #define LPFC_SLI4_INTR18 BIT18
  643. #define LPFC_SLI4_INTR19 BIT19
  644. #define LPFC_SLI4_INTR20 BIT20
  645. #define LPFC_SLI4_INTR21 BIT21
  646. #define LPFC_SLI4_INTR22 BIT22
  647. #define LPFC_SLI4_INTR23 BIT23
  648. #define LPFC_SLI4_INTR24 BIT24
  649. #define LPFC_SLI4_INTR25 BIT25
  650. #define LPFC_SLI4_INTR26 BIT26
  651. #define LPFC_SLI4_INTR27 BIT27
  652. #define LPFC_SLI4_INTR28 BIT28
  653. #define LPFC_SLI4_INTR29 BIT29
  654. #define LPFC_SLI4_INTR30 BIT30
  655. #define LPFC_SLI4_INTR31 BIT31
  656. /*
  657. * The Doorbell registers defined here exist in different BAR
  658. * register sets depending on the UCNA Port's reported if_type
  659. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  660. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  661. * BAR0. The offsets are the same so the driver must account for
  662. * any base address difference.
  663. */
  664. #define LPFC_ULP0_RQ_DOORBELL 0x00A0
  665. #define LPFC_ULP1_RQ_DOORBELL 0x00C0
  666. #define lpfc_rq_db_list_fm_num_posted_SHIFT 24
  667. #define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
  668. #define lpfc_rq_db_list_fm_num_posted_WORD word0
  669. #define lpfc_rq_db_list_fm_index_SHIFT 16
  670. #define lpfc_rq_db_list_fm_index_MASK 0x00FF
  671. #define lpfc_rq_db_list_fm_index_WORD word0
  672. #define lpfc_rq_db_list_fm_id_SHIFT 0
  673. #define lpfc_rq_db_list_fm_id_MASK 0xFFFF
  674. #define lpfc_rq_db_list_fm_id_WORD word0
  675. #define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
  676. #define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
  677. #define lpfc_rq_db_ring_fm_num_posted_WORD word0
  678. #define lpfc_rq_db_ring_fm_id_SHIFT 0
  679. #define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
  680. #define lpfc_rq_db_ring_fm_id_WORD word0
  681. #define LPFC_ULP0_WQ_DOORBELL 0x0040
  682. #define LPFC_ULP1_WQ_DOORBELL 0x0060
  683. #define lpfc_wq_db_list_fm_num_posted_SHIFT 24
  684. #define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
  685. #define lpfc_wq_db_list_fm_num_posted_WORD word0
  686. #define lpfc_wq_db_list_fm_index_SHIFT 16
  687. #define lpfc_wq_db_list_fm_index_MASK 0x00FF
  688. #define lpfc_wq_db_list_fm_index_WORD word0
  689. #define lpfc_wq_db_list_fm_id_SHIFT 0
  690. #define lpfc_wq_db_list_fm_id_MASK 0xFFFF
  691. #define lpfc_wq_db_list_fm_id_WORD word0
  692. #define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
  693. #define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
  694. #define lpfc_wq_db_ring_fm_num_posted_WORD word0
  695. #define lpfc_wq_db_ring_fm_id_SHIFT 0
  696. #define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
  697. #define lpfc_wq_db_ring_fm_id_WORD word0
  698. #define LPFC_EQCQ_DOORBELL 0x0120
  699. #define lpfc_eqcq_doorbell_se_SHIFT 31
  700. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  701. #define lpfc_eqcq_doorbell_se_WORD word0
  702. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  703. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  704. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  705. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  706. #define lpfc_eqcq_doorbell_arm_WORD word0
  707. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  708. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  709. #define lpfc_eqcq_doorbell_num_released_WORD word0
  710. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  711. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  712. #define lpfc_eqcq_doorbell_qt_WORD word0
  713. #define LPFC_QUEUE_TYPE_COMPLETION 0
  714. #define LPFC_QUEUE_TYPE_EVENT 1
  715. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  716. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  717. #define lpfc_eqcq_doorbell_eqci_WORD word0
  718. #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
  719. #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
  720. #define lpfc_eqcq_doorbell_cqid_lo_WORD word0
  721. #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
  722. #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
  723. #define lpfc_eqcq_doorbell_cqid_hi_WORD word0
  724. #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
  725. #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
  726. #define lpfc_eqcq_doorbell_eqid_lo_WORD word0
  727. #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
  728. #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
  729. #define lpfc_eqcq_doorbell_eqid_hi_WORD word0
  730. #define LPFC_CQID_HI_FIELD_SHIFT 10
  731. #define LPFC_EQID_HI_FIELD_SHIFT 9
  732. #define LPFC_BMBX 0x0160
  733. #define lpfc_bmbx_addr_SHIFT 2
  734. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  735. #define lpfc_bmbx_addr_WORD word0
  736. #define lpfc_bmbx_hi_SHIFT 1
  737. #define lpfc_bmbx_hi_MASK 0x0001
  738. #define lpfc_bmbx_hi_WORD word0
  739. #define lpfc_bmbx_rdy_SHIFT 0
  740. #define lpfc_bmbx_rdy_MASK 0x0001
  741. #define lpfc_bmbx_rdy_WORD word0
  742. #define LPFC_MQ_DOORBELL 0x0140
  743. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  744. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  745. #define lpfc_mq_doorbell_num_posted_WORD word0
  746. #define lpfc_mq_doorbell_id_SHIFT 0
  747. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  748. #define lpfc_mq_doorbell_id_WORD word0
  749. struct lpfc_sli4_cfg_mhdr {
  750. uint32_t word1;
  751. #define lpfc_mbox_hdr_emb_SHIFT 0
  752. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  753. #define lpfc_mbox_hdr_emb_WORD word1
  754. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  755. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  756. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  757. uint32_t payload_length;
  758. uint32_t tag_lo;
  759. uint32_t tag_hi;
  760. uint32_t reserved5;
  761. };
  762. union lpfc_sli4_cfg_shdr {
  763. struct {
  764. uint32_t word6;
  765. #define lpfc_mbox_hdr_opcode_SHIFT 0
  766. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  767. #define lpfc_mbox_hdr_opcode_WORD word6
  768. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  769. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  770. #define lpfc_mbox_hdr_subsystem_WORD word6
  771. #define lpfc_mbox_hdr_port_number_SHIFT 16
  772. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  773. #define lpfc_mbox_hdr_port_number_WORD word6
  774. #define lpfc_mbox_hdr_domain_SHIFT 24
  775. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  776. #define lpfc_mbox_hdr_domain_WORD word6
  777. uint32_t timeout;
  778. uint32_t request_length;
  779. uint32_t word9;
  780. #define lpfc_mbox_hdr_version_SHIFT 0
  781. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  782. #define lpfc_mbox_hdr_version_WORD word9
  783. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  784. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  785. #define lpfc_mbox_hdr_pf_num_WORD word9
  786. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  787. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  788. #define lpfc_mbox_hdr_vh_num_WORD word9
  789. #define LPFC_Q_CREATE_VERSION_2 2
  790. #define LPFC_Q_CREATE_VERSION_1 1
  791. #define LPFC_Q_CREATE_VERSION_0 0
  792. #define LPFC_OPCODE_VERSION_0 0
  793. #define LPFC_OPCODE_VERSION_1 1
  794. } request;
  795. struct {
  796. uint32_t word6;
  797. #define lpfc_mbox_hdr_opcode_SHIFT 0
  798. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  799. #define lpfc_mbox_hdr_opcode_WORD word6
  800. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  801. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  802. #define lpfc_mbox_hdr_subsystem_WORD word6
  803. #define lpfc_mbox_hdr_domain_SHIFT 24
  804. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  805. #define lpfc_mbox_hdr_domain_WORD word6
  806. uint32_t word7;
  807. #define lpfc_mbox_hdr_status_SHIFT 0
  808. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  809. #define lpfc_mbox_hdr_status_WORD word7
  810. #define lpfc_mbox_hdr_add_status_SHIFT 8
  811. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  812. #define lpfc_mbox_hdr_add_status_WORD word7
  813. uint32_t response_length;
  814. uint32_t actual_response_length;
  815. } response;
  816. };
  817. /* Mailbox Header structures.
  818. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  819. * calls deployed for BE-based ports.
  820. *
  821. * struct sli4_mbox_header is defined for second generation SLI4
  822. * ports that don't deploy the SLI4_CFG mechanism.
  823. */
  824. struct mbox_header {
  825. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  826. union lpfc_sli4_cfg_shdr cfg_shdr;
  827. };
  828. #define LPFC_EXTENT_LOCAL 0
  829. #define LPFC_TIMEOUT_DEFAULT 0
  830. #define LPFC_EXTENT_VERSION_DEFAULT 0
  831. /* Subsystem Definitions */
  832. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  833. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  834. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  835. /* Device Specific Definitions */
  836. /* The HOST ENDIAN defines are in Big Endian format. */
  837. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  838. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  839. /* Common Opcodes */
  840. #define LPFC_MBOX_OPCODE_NA 0x00
  841. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  842. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  843. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  844. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  845. #define LPFC_MBOX_OPCODE_NOP 0x21
  846. #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
  847. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  848. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  849. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  850. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  851. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  852. #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
  853. #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
  854. #define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
  855. #define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
  856. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  857. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  858. #define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
  859. #define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
  860. #define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
  861. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  862. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  863. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  864. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  865. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  866. #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
  867. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  868. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  869. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  870. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  871. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  872. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  873. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  874. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  875. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  876. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  877. /* FCoE Opcodes */
  878. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  879. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  880. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  881. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  882. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  883. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  884. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  885. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  886. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  887. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  888. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  889. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  890. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  891. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  892. /* Mailbox command structures */
  893. struct eq_context {
  894. uint32_t word0;
  895. #define lpfc_eq_context_size_SHIFT 31
  896. #define lpfc_eq_context_size_MASK 0x00000001
  897. #define lpfc_eq_context_size_WORD word0
  898. #define LPFC_EQE_SIZE_4 0x0
  899. #define LPFC_EQE_SIZE_16 0x1
  900. #define lpfc_eq_context_valid_SHIFT 29
  901. #define lpfc_eq_context_valid_MASK 0x00000001
  902. #define lpfc_eq_context_valid_WORD word0
  903. uint32_t word1;
  904. #define lpfc_eq_context_count_SHIFT 26
  905. #define lpfc_eq_context_count_MASK 0x00000003
  906. #define lpfc_eq_context_count_WORD word1
  907. #define LPFC_EQ_CNT_256 0x0
  908. #define LPFC_EQ_CNT_512 0x1
  909. #define LPFC_EQ_CNT_1024 0x2
  910. #define LPFC_EQ_CNT_2048 0x3
  911. #define LPFC_EQ_CNT_4096 0x4
  912. uint32_t word2;
  913. #define lpfc_eq_context_delay_multi_SHIFT 13
  914. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  915. #define lpfc_eq_context_delay_multi_WORD word2
  916. uint32_t reserved3;
  917. };
  918. struct eq_delay_info {
  919. uint32_t eq_id;
  920. uint32_t phase;
  921. uint32_t delay_multi;
  922. };
  923. #define LPFC_MAX_EQ_DELAY 8
  924. struct sgl_page_pairs {
  925. uint32_t sgl_pg0_addr_lo;
  926. uint32_t sgl_pg0_addr_hi;
  927. uint32_t sgl_pg1_addr_lo;
  928. uint32_t sgl_pg1_addr_hi;
  929. };
  930. struct lpfc_mbx_post_sgl_pages {
  931. struct mbox_header header;
  932. uint32_t word0;
  933. #define lpfc_post_sgl_pages_xri_SHIFT 0
  934. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  935. #define lpfc_post_sgl_pages_xri_WORD word0
  936. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  937. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  938. #define lpfc_post_sgl_pages_xricnt_WORD word0
  939. struct sgl_page_pairs sgl_pg_pairs[1];
  940. };
  941. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  942. struct lpfc_mbx_post_uembed_sgl_page1 {
  943. union lpfc_sli4_cfg_shdr cfg_shdr;
  944. uint32_t word0;
  945. struct sgl_page_pairs sgl_pg_pairs;
  946. };
  947. struct lpfc_mbx_sge {
  948. uint32_t pa_lo;
  949. uint32_t pa_hi;
  950. uint32_t length;
  951. };
  952. struct lpfc_mbx_nembed_cmd {
  953. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  954. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  955. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  956. };
  957. struct lpfc_mbx_nembed_sge_virt {
  958. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  959. };
  960. struct lpfc_mbx_eq_create {
  961. struct mbox_header header;
  962. union {
  963. struct {
  964. uint32_t word0;
  965. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  966. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  967. #define lpfc_mbx_eq_create_num_pages_WORD word0
  968. struct eq_context context;
  969. struct dma_address page[LPFC_MAX_EQ_PAGE];
  970. } request;
  971. struct {
  972. uint32_t word0;
  973. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  974. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  975. #define lpfc_mbx_eq_create_q_id_WORD word0
  976. } response;
  977. } u;
  978. };
  979. struct lpfc_mbx_modify_eq_delay {
  980. struct mbox_header header;
  981. union {
  982. struct {
  983. uint32_t num_eq;
  984. struct eq_delay_info eq[LPFC_MAX_EQ_DELAY];
  985. } request;
  986. struct {
  987. uint32_t word0;
  988. } response;
  989. } u;
  990. };
  991. struct lpfc_mbx_eq_destroy {
  992. struct mbox_header header;
  993. union {
  994. struct {
  995. uint32_t word0;
  996. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  997. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  998. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  999. } request;
  1000. struct {
  1001. uint32_t word0;
  1002. } response;
  1003. } u;
  1004. };
  1005. struct lpfc_mbx_nop {
  1006. struct mbox_header header;
  1007. uint32_t context[2];
  1008. };
  1009. struct cq_context {
  1010. uint32_t word0;
  1011. #define lpfc_cq_context_event_SHIFT 31
  1012. #define lpfc_cq_context_event_MASK 0x00000001
  1013. #define lpfc_cq_context_event_WORD word0
  1014. #define lpfc_cq_context_valid_SHIFT 29
  1015. #define lpfc_cq_context_valid_MASK 0x00000001
  1016. #define lpfc_cq_context_valid_WORD word0
  1017. #define lpfc_cq_context_count_SHIFT 27
  1018. #define lpfc_cq_context_count_MASK 0x00000003
  1019. #define lpfc_cq_context_count_WORD word0
  1020. #define LPFC_CQ_CNT_256 0x0
  1021. #define LPFC_CQ_CNT_512 0x1
  1022. #define LPFC_CQ_CNT_1024 0x2
  1023. uint32_t word1;
  1024. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  1025. #define lpfc_cq_eq_id_MASK 0x000000FF
  1026. #define lpfc_cq_eq_id_WORD word1
  1027. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  1028. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  1029. #define lpfc_cq_eq_id_2_WORD word1
  1030. uint32_t reserved0;
  1031. uint32_t reserved1;
  1032. };
  1033. struct lpfc_mbx_cq_create {
  1034. struct mbox_header header;
  1035. union {
  1036. struct {
  1037. uint32_t word0;
  1038. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  1039. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  1040. #define lpfc_mbx_cq_create_page_size_WORD word0
  1041. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  1042. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  1043. #define lpfc_mbx_cq_create_num_pages_WORD word0
  1044. struct cq_context context;
  1045. struct dma_address page[LPFC_MAX_CQ_PAGE];
  1046. } request;
  1047. struct {
  1048. uint32_t word0;
  1049. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  1050. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  1051. #define lpfc_mbx_cq_create_q_id_WORD word0
  1052. } response;
  1053. } u;
  1054. };
  1055. struct lpfc_mbx_cq_destroy {
  1056. struct mbox_header header;
  1057. union {
  1058. struct {
  1059. uint32_t word0;
  1060. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  1061. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  1062. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  1063. } request;
  1064. struct {
  1065. uint32_t word0;
  1066. } response;
  1067. } u;
  1068. };
  1069. struct wq_context {
  1070. uint32_t reserved0;
  1071. uint32_t reserved1;
  1072. uint32_t reserved2;
  1073. uint32_t reserved3;
  1074. };
  1075. struct lpfc_mbx_wq_create {
  1076. struct mbox_header header;
  1077. union {
  1078. struct { /* Version 0 Request */
  1079. uint32_t word0;
  1080. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  1081. #define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
  1082. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1083. #define lpfc_mbx_wq_create_dua_SHIFT 8
  1084. #define lpfc_mbx_wq_create_dua_MASK 0x00000001
  1085. #define lpfc_mbx_wq_create_dua_WORD word0
  1086. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1087. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1088. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1089. struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
  1090. uint32_t word9;
  1091. #define lpfc_mbx_wq_create_bua_SHIFT 0
  1092. #define lpfc_mbx_wq_create_bua_MASK 0x00000001
  1093. #define lpfc_mbx_wq_create_bua_WORD word9
  1094. #define lpfc_mbx_wq_create_ulp_num_SHIFT 8
  1095. #define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
  1096. #define lpfc_mbx_wq_create_ulp_num_WORD word9
  1097. } request;
  1098. struct { /* Version 1 Request */
  1099. uint32_t word0; /* Word 0 is the same as in v0 */
  1100. uint32_t word1;
  1101. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1102. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1103. #define lpfc_mbx_wq_create_page_size_WORD word1
  1104. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1105. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1106. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1107. #define LPFC_WQ_WQE_SIZE_64 0x5
  1108. #define LPFC_WQ_WQE_SIZE_128 0x6
  1109. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1110. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1111. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1112. uint32_t word2;
  1113. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1114. } request_1;
  1115. struct {
  1116. uint32_t word0;
  1117. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1118. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1119. #define lpfc_mbx_wq_create_q_id_WORD word0
  1120. uint32_t doorbell_offset;
  1121. uint32_t word2;
  1122. #define lpfc_mbx_wq_create_bar_set_SHIFT 0
  1123. #define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
  1124. #define lpfc_mbx_wq_create_bar_set_WORD word2
  1125. #define WQ_PCI_BAR_0_AND_1 0x00
  1126. #define WQ_PCI_BAR_2_AND_3 0x01
  1127. #define WQ_PCI_BAR_4_AND_5 0x02
  1128. #define lpfc_mbx_wq_create_db_format_SHIFT 16
  1129. #define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
  1130. #define lpfc_mbx_wq_create_db_format_WORD word2
  1131. } response;
  1132. } u;
  1133. };
  1134. struct lpfc_mbx_wq_destroy {
  1135. struct mbox_header header;
  1136. union {
  1137. struct {
  1138. uint32_t word0;
  1139. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1140. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1141. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1142. } request;
  1143. struct {
  1144. uint32_t word0;
  1145. } response;
  1146. } u;
  1147. };
  1148. #define LPFC_HDR_BUF_SIZE 128
  1149. #define LPFC_DATA_BUF_SIZE 2048
  1150. struct rq_context {
  1151. uint32_t word0;
  1152. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1153. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1154. #define lpfc_rq_context_rqe_count_WORD word0
  1155. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1156. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1157. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1158. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1159. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1160. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1161. #define lpfc_rq_context_rqe_count_1_WORD word0
  1162. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1163. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1164. #define lpfc_rq_context_rqe_size_WORD word0
  1165. #define LPFC_RQE_SIZE_8 2
  1166. #define LPFC_RQE_SIZE_16 3
  1167. #define LPFC_RQE_SIZE_32 4
  1168. #define LPFC_RQE_SIZE_64 5
  1169. #define LPFC_RQE_SIZE_128 6
  1170. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1171. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1172. #define lpfc_rq_context_page_size_WORD word0
  1173. uint32_t reserved1;
  1174. uint32_t word2;
  1175. #define lpfc_rq_context_cq_id_SHIFT 16
  1176. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1177. #define lpfc_rq_context_cq_id_WORD word2
  1178. #define lpfc_rq_context_buf_size_SHIFT 0
  1179. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1180. #define lpfc_rq_context_buf_size_WORD word2
  1181. uint32_t buffer_size; /* Version 1 Only */
  1182. };
  1183. struct lpfc_mbx_rq_create {
  1184. struct mbox_header header;
  1185. union {
  1186. struct {
  1187. uint32_t word0;
  1188. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1189. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1190. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1191. #define lpfc_mbx_rq_create_dua_SHIFT 16
  1192. #define lpfc_mbx_rq_create_dua_MASK 0x00000001
  1193. #define lpfc_mbx_rq_create_dua_WORD word0
  1194. #define lpfc_mbx_rq_create_bqu_SHIFT 17
  1195. #define lpfc_mbx_rq_create_bqu_MASK 0x00000001
  1196. #define lpfc_mbx_rq_create_bqu_WORD word0
  1197. #define lpfc_mbx_rq_create_ulp_num_SHIFT 24
  1198. #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
  1199. #define lpfc_mbx_rq_create_ulp_num_WORD word0
  1200. struct rq_context context;
  1201. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1202. } request;
  1203. struct {
  1204. uint32_t word0;
  1205. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1206. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1207. #define lpfc_mbx_rq_create_q_id_WORD word0
  1208. uint32_t doorbell_offset;
  1209. uint32_t word2;
  1210. #define lpfc_mbx_rq_create_bar_set_SHIFT 0
  1211. #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
  1212. #define lpfc_mbx_rq_create_bar_set_WORD word2
  1213. #define lpfc_mbx_rq_create_db_format_SHIFT 16
  1214. #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
  1215. #define lpfc_mbx_rq_create_db_format_WORD word2
  1216. } response;
  1217. } u;
  1218. };
  1219. struct lpfc_mbx_rq_destroy {
  1220. struct mbox_header header;
  1221. union {
  1222. struct {
  1223. uint32_t word0;
  1224. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1225. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1226. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1227. } request;
  1228. struct {
  1229. uint32_t word0;
  1230. } response;
  1231. } u;
  1232. };
  1233. struct mq_context {
  1234. uint32_t word0;
  1235. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1236. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1237. #define lpfc_mq_context_cq_id_WORD word0
  1238. #define lpfc_mq_context_ring_size_SHIFT 16
  1239. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1240. #define lpfc_mq_context_ring_size_WORD word0
  1241. #define LPFC_MQ_RING_SIZE_16 0x5
  1242. #define LPFC_MQ_RING_SIZE_32 0x6
  1243. #define LPFC_MQ_RING_SIZE_64 0x7
  1244. #define LPFC_MQ_RING_SIZE_128 0x8
  1245. uint32_t word1;
  1246. #define lpfc_mq_context_valid_SHIFT 31
  1247. #define lpfc_mq_context_valid_MASK 0x00000001
  1248. #define lpfc_mq_context_valid_WORD word1
  1249. uint32_t reserved2;
  1250. uint32_t reserved3;
  1251. };
  1252. struct lpfc_mbx_mq_create {
  1253. struct mbox_header header;
  1254. union {
  1255. struct {
  1256. uint32_t word0;
  1257. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1258. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1259. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1260. struct mq_context context;
  1261. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1262. } request;
  1263. struct {
  1264. uint32_t word0;
  1265. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1266. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1267. #define lpfc_mbx_mq_create_q_id_WORD word0
  1268. } response;
  1269. } u;
  1270. };
  1271. struct lpfc_mbx_mq_create_ext {
  1272. struct mbox_header header;
  1273. union {
  1274. struct {
  1275. uint32_t word0;
  1276. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1277. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1278. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1279. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1280. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1281. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1282. uint32_t async_evt_bmap;
  1283. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1284. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1285. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1286. #define LPFC_EVT_CODE_LINK_NO_LINK 0x0
  1287. #define LPFC_EVT_CODE_LINK_10_MBIT 0x1
  1288. #define LPFC_EVT_CODE_LINK_100_MBIT 0x2
  1289. #define LPFC_EVT_CODE_LINK_1_GBIT 0x3
  1290. #define LPFC_EVT_CODE_LINK_10_GBIT 0x4
  1291. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1292. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1293. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1294. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1295. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1296. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1297. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1298. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1299. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1300. #define LPFC_EVT_CODE_FC_NO_LINK 0x0
  1301. #define LPFC_EVT_CODE_FC_1_GBAUD 0x1
  1302. #define LPFC_EVT_CODE_FC_2_GBAUD 0x2
  1303. #define LPFC_EVT_CODE_FC_4_GBAUD 0x4
  1304. #define LPFC_EVT_CODE_FC_8_GBAUD 0x8
  1305. #define LPFC_EVT_CODE_FC_10_GBAUD 0xA
  1306. #define LPFC_EVT_CODE_FC_16_GBAUD 0x10
  1307. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1308. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1309. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1310. struct mq_context context;
  1311. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1312. } request;
  1313. struct {
  1314. uint32_t word0;
  1315. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1316. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1317. #define lpfc_mbx_mq_create_q_id_WORD word0
  1318. } response;
  1319. } u;
  1320. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1321. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1322. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1323. };
  1324. struct lpfc_mbx_mq_destroy {
  1325. struct mbox_header header;
  1326. union {
  1327. struct {
  1328. uint32_t word0;
  1329. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1330. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1331. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1332. } request;
  1333. struct {
  1334. uint32_t word0;
  1335. } response;
  1336. } u;
  1337. };
  1338. /* Start Gen 2 SLI4 Mailbox definitions: */
  1339. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1340. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1341. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1342. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1343. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1344. struct lpfc_mbx_get_rsrc_extent_info {
  1345. struct mbox_header header;
  1346. union {
  1347. struct {
  1348. uint32_t word4;
  1349. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1350. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1351. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1352. } req;
  1353. struct {
  1354. uint32_t word4;
  1355. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1356. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1357. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1358. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1359. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1360. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1361. } rsp;
  1362. } u;
  1363. };
  1364. struct lpfc_mbx_query_fw_config {
  1365. struct mbox_header header;
  1366. struct {
  1367. uint32_t config_number;
  1368. #define LPFC_FC_FCOE 0x00000007
  1369. uint32_t asic_revision;
  1370. uint32_t physical_port;
  1371. uint32_t function_mode;
  1372. #define LPFC_FCOE_INI_MODE 0x00000040
  1373. #define LPFC_FCOE_TGT_MODE 0x00000080
  1374. #define LPFC_DUA_MODE 0x00000800
  1375. uint32_t ulp0_mode;
  1376. #define LPFC_ULP_FCOE_INIT_MODE 0x00000040
  1377. #define LPFC_ULP_FCOE_TGT_MODE 0x00000080
  1378. uint32_t ulp0_nap_words[12];
  1379. uint32_t ulp1_mode;
  1380. uint32_t ulp1_nap_words[12];
  1381. uint32_t function_capabilities;
  1382. uint32_t cqid_base;
  1383. uint32_t cqid_tot;
  1384. uint32_t eqid_base;
  1385. uint32_t eqid_tot;
  1386. uint32_t ulp0_nap2_words[2];
  1387. uint32_t ulp1_nap2_words[2];
  1388. } rsp;
  1389. };
  1390. struct lpfc_mbx_set_beacon_config {
  1391. struct mbox_header header;
  1392. uint32_t word4;
  1393. #define lpfc_mbx_set_beacon_port_num_SHIFT 0
  1394. #define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
  1395. #define lpfc_mbx_set_beacon_port_num_WORD word4
  1396. #define lpfc_mbx_set_beacon_port_type_SHIFT 6
  1397. #define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
  1398. #define lpfc_mbx_set_beacon_port_type_WORD word4
  1399. #define lpfc_mbx_set_beacon_state_SHIFT 8
  1400. #define lpfc_mbx_set_beacon_state_MASK 0x000000FF
  1401. #define lpfc_mbx_set_beacon_state_WORD word4
  1402. #define lpfc_mbx_set_beacon_duration_SHIFT 16
  1403. #define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
  1404. #define lpfc_mbx_set_beacon_duration_WORD word4
  1405. #define lpfc_mbx_set_beacon_status_duration_SHIFT 24
  1406. #define lpfc_mbx_set_beacon_status_duration_MASK 0x000000FF
  1407. #define lpfc_mbx_set_beacon_status_duration_WORD word4
  1408. };
  1409. struct lpfc_id_range {
  1410. uint32_t word5;
  1411. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1412. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1413. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1414. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1415. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1416. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1417. };
  1418. struct lpfc_mbx_set_link_diag_state {
  1419. struct mbox_header header;
  1420. union {
  1421. struct {
  1422. uint32_t word0;
  1423. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1424. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1425. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1426. #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
  1427. #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
  1428. #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
  1429. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
  1430. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
  1431. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1432. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1433. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1434. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1435. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1436. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1437. } req;
  1438. struct {
  1439. uint32_t word0;
  1440. } rsp;
  1441. } u;
  1442. };
  1443. struct lpfc_mbx_set_link_diag_loopback {
  1444. struct mbox_header header;
  1445. union {
  1446. struct {
  1447. uint32_t word0;
  1448. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1449. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
  1450. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1451. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1452. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1453. #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
  1454. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1455. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1456. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1457. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1458. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1459. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1460. } req;
  1461. struct {
  1462. uint32_t word0;
  1463. } rsp;
  1464. } u;
  1465. };
  1466. struct lpfc_mbx_run_link_diag_test {
  1467. struct mbox_header header;
  1468. union {
  1469. struct {
  1470. uint32_t word0;
  1471. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1472. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1473. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1474. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1475. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1476. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1477. uint32_t word1;
  1478. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1479. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1480. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1481. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1482. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1483. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1484. uint32_t word2;
  1485. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1486. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1487. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1488. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1489. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1490. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1491. } req;
  1492. struct {
  1493. uint32_t word0;
  1494. } rsp;
  1495. } u;
  1496. };
  1497. /*
  1498. * struct lpfc_mbx_alloc_rsrc_extents:
  1499. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1500. * 6 words of header + 4 words of shared subcommand header +
  1501. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1502. *
  1503. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1504. * for extents payload.
  1505. *
  1506. * 212/2 (bytes per extent) = 106 extents.
  1507. * 106/2 (extents per word) = 53 words.
  1508. * lpfc_id_range id is statically size to 53.
  1509. *
  1510. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1511. * extent ranges. For ALLOC, the type and cnt are required.
  1512. * For GET_ALLOCATED, only the type is required.
  1513. */
  1514. struct lpfc_mbx_alloc_rsrc_extents {
  1515. struct mbox_header header;
  1516. union {
  1517. struct {
  1518. uint32_t word4;
  1519. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1520. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1521. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1522. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1523. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1524. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1525. } req;
  1526. struct {
  1527. uint32_t word4;
  1528. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1529. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1530. #define lpfc_mbx_rsrc_cnt_WORD word4
  1531. struct lpfc_id_range id[53];
  1532. } rsp;
  1533. } u;
  1534. };
  1535. /*
  1536. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1537. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1538. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1539. * the structures defined above. This non-embedded structure provides for the
  1540. * maximum number of extents supported by the port.
  1541. */
  1542. struct lpfc_mbx_nembed_rsrc_extent {
  1543. union lpfc_sli4_cfg_shdr cfg_shdr;
  1544. uint32_t word4;
  1545. struct lpfc_id_range id;
  1546. };
  1547. struct lpfc_mbx_dealloc_rsrc_extents {
  1548. struct mbox_header header;
  1549. struct {
  1550. uint32_t word4;
  1551. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1552. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1553. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1554. } req;
  1555. };
  1556. /* Start SLI4 FCoE specific mbox structures. */
  1557. struct lpfc_mbx_post_hdr_tmpl {
  1558. struct mbox_header header;
  1559. uint32_t word10;
  1560. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1561. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1562. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1563. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1564. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1565. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1566. uint32_t rpi_paddr_lo;
  1567. uint32_t rpi_paddr_hi;
  1568. };
  1569. struct sli4_sge { /* SLI-4 */
  1570. uint32_t addr_hi;
  1571. uint32_t addr_lo;
  1572. uint32_t word2;
  1573. #define lpfc_sli4_sge_offset_SHIFT 0
  1574. #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
  1575. #define lpfc_sli4_sge_offset_WORD word2
  1576. #define lpfc_sli4_sge_type_SHIFT 27
  1577. #define lpfc_sli4_sge_type_MASK 0x0000000F
  1578. #define lpfc_sli4_sge_type_WORD word2
  1579. #define LPFC_SGE_TYPE_DATA 0x0
  1580. #define LPFC_SGE_TYPE_DIF 0x4
  1581. #define LPFC_SGE_TYPE_LSP 0x5
  1582. #define LPFC_SGE_TYPE_PEDIF 0x6
  1583. #define LPFC_SGE_TYPE_PESEED 0x7
  1584. #define LPFC_SGE_TYPE_DISEED 0x8
  1585. #define LPFC_SGE_TYPE_ENC 0x9
  1586. #define LPFC_SGE_TYPE_ATM 0xA
  1587. #define LPFC_SGE_TYPE_SKIP 0xC
  1588. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1589. #define lpfc_sli4_sge_last_MASK 0x00000001
  1590. #define lpfc_sli4_sge_last_WORD word2
  1591. uint32_t sge_len;
  1592. };
  1593. struct sli4_sge_diseed { /* SLI-4 */
  1594. uint32_t ref_tag;
  1595. uint32_t ref_tag_tran;
  1596. uint32_t word2;
  1597. #define lpfc_sli4_sge_dif_apptran_SHIFT 0
  1598. #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
  1599. #define lpfc_sli4_sge_dif_apptran_WORD word2
  1600. #define lpfc_sli4_sge_dif_af_SHIFT 24
  1601. #define lpfc_sli4_sge_dif_af_MASK 0x00000001
  1602. #define lpfc_sli4_sge_dif_af_WORD word2
  1603. #define lpfc_sli4_sge_dif_na_SHIFT 25
  1604. #define lpfc_sli4_sge_dif_na_MASK 0x00000001
  1605. #define lpfc_sli4_sge_dif_na_WORD word2
  1606. #define lpfc_sli4_sge_dif_hi_SHIFT 26
  1607. #define lpfc_sli4_sge_dif_hi_MASK 0x00000001
  1608. #define lpfc_sli4_sge_dif_hi_WORD word2
  1609. #define lpfc_sli4_sge_dif_type_SHIFT 27
  1610. #define lpfc_sli4_sge_dif_type_MASK 0x0000000F
  1611. #define lpfc_sli4_sge_dif_type_WORD word2
  1612. #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1613. #define lpfc_sli4_sge_dif_last_MASK 0x00000001
  1614. #define lpfc_sli4_sge_dif_last_WORD word2
  1615. uint32_t word3;
  1616. #define lpfc_sli4_sge_dif_apptag_SHIFT 0
  1617. #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
  1618. #define lpfc_sli4_sge_dif_apptag_WORD word3
  1619. #define lpfc_sli4_sge_dif_bs_SHIFT 16
  1620. #define lpfc_sli4_sge_dif_bs_MASK 0x00000007
  1621. #define lpfc_sli4_sge_dif_bs_WORD word3
  1622. #define lpfc_sli4_sge_dif_ai_SHIFT 19
  1623. #define lpfc_sli4_sge_dif_ai_MASK 0x00000001
  1624. #define lpfc_sli4_sge_dif_ai_WORD word3
  1625. #define lpfc_sli4_sge_dif_me_SHIFT 20
  1626. #define lpfc_sli4_sge_dif_me_MASK 0x00000001
  1627. #define lpfc_sli4_sge_dif_me_WORD word3
  1628. #define lpfc_sli4_sge_dif_re_SHIFT 21
  1629. #define lpfc_sli4_sge_dif_re_MASK 0x00000001
  1630. #define lpfc_sli4_sge_dif_re_WORD word3
  1631. #define lpfc_sli4_sge_dif_ce_SHIFT 22
  1632. #define lpfc_sli4_sge_dif_ce_MASK 0x00000001
  1633. #define lpfc_sli4_sge_dif_ce_WORD word3
  1634. #define lpfc_sli4_sge_dif_nr_SHIFT 23
  1635. #define lpfc_sli4_sge_dif_nr_MASK 0x00000001
  1636. #define lpfc_sli4_sge_dif_nr_WORD word3
  1637. #define lpfc_sli4_sge_dif_oprx_SHIFT 24
  1638. #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
  1639. #define lpfc_sli4_sge_dif_oprx_WORD word3
  1640. #define lpfc_sli4_sge_dif_optx_SHIFT 28
  1641. #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
  1642. #define lpfc_sli4_sge_dif_optx_WORD word3
  1643. /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
  1644. };
  1645. struct fcf_record {
  1646. uint32_t max_rcv_size;
  1647. uint32_t fka_adv_period;
  1648. uint32_t fip_priority;
  1649. uint32_t word3;
  1650. #define lpfc_fcf_record_mac_0_SHIFT 0
  1651. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1652. #define lpfc_fcf_record_mac_0_WORD word3
  1653. #define lpfc_fcf_record_mac_1_SHIFT 8
  1654. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1655. #define lpfc_fcf_record_mac_1_WORD word3
  1656. #define lpfc_fcf_record_mac_2_SHIFT 16
  1657. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1658. #define lpfc_fcf_record_mac_2_WORD word3
  1659. #define lpfc_fcf_record_mac_3_SHIFT 24
  1660. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1661. #define lpfc_fcf_record_mac_3_WORD word3
  1662. uint32_t word4;
  1663. #define lpfc_fcf_record_mac_4_SHIFT 0
  1664. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1665. #define lpfc_fcf_record_mac_4_WORD word4
  1666. #define lpfc_fcf_record_mac_5_SHIFT 8
  1667. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1668. #define lpfc_fcf_record_mac_5_WORD word4
  1669. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1670. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1671. #define lpfc_fcf_record_fcf_avail_WORD word4
  1672. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1673. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1674. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1675. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1676. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1677. uint32_t word5;
  1678. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1679. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1680. #define lpfc_fcf_record_fab_name_0_WORD word5
  1681. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1682. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1683. #define lpfc_fcf_record_fab_name_1_WORD word5
  1684. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1685. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1686. #define lpfc_fcf_record_fab_name_2_WORD word5
  1687. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1688. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1689. #define lpfc_fcf_record_fab_name_3_WORD word5
  1690. uint32_t word6;
  1691. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1692. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1693. #define lpfc_fcf_record_fab_name_4_WORD word6
  1694. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1695. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1696. #define lpfc_fcf_record_fab_name_5_WORD word6
  1697. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1698. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1699. #define lpfc_fcf_record_fab_name_6_WORD word6
  1700. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1701. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1702. #define lpfc_fcf_record_fab_name_7_WORD word6
  1703. uint32_t word7;
  1704. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1705. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1706. #define lpfc_fcf_record_fc_map_0_WORD word7
  1707. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1708. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1709. #define lpfc_fcf_record_fc_map_1_WORD word7
  1710. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1711. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1712. #define lpfc_fcf_record_fc_map_2_WORD word7
  1713. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1714. #define lpfc_fcf_record_fcf_valid_MASK 0x00000001
  1715. #define lpfc_fcf_record_fcf_valid_WORD word7
  1716. #define lpfc_fcf_record_fcf_fc_SHIFT 25
  1717. #define lpfc_fcf_record_fcf_fc_MASK 0x00000001
  1718. #define lpfc_fcf_record_fcf_fc_WORD word7
  1719. #define lpfc_fcf_record_fcf_sol_SHIFT 31
  1720. #define lpfc_fcf_record_fcf_sol_MASK 0x00000001
  1721. #define lpfc_fcf_record_fcf_sol_WORD word7
  1722. uint32_t word8;
  1723. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1724. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1725. #define lpfc_fcf_record_fcf_index_WORD word8
  1726. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1727. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1728. #define lpfc_fcf_record_fcf_state_WORD word8
  1729. uint8_t vlan_bitmap[512];
  1730. uint32_t word137;
  1731. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1732. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1733. #define lpfc_fcf_record_switch_name_0_WORD word137
  1734. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1735. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1736. #define lpfc_fcf_record_switch_name_1_WORD word137
  1737. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1738. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1739. #define lpfc_fcf_record_switch_name_2_WORD word137
  1740. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1741. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1742. #define lpfc_fcf_record_switch_name_3_WORD word137
  1743. uint32_t word138;
  1744. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1745. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1746. #define lpfc_fcf_record_switch_name_4_WORD word138
  1747. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1748. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1749. #define lpfc_fcf_record_switch_name_5_WORD word138
  1750. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1751. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1752. #define lpfc_fcf_record_switch_name_6_WORD word138
  1753. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1754. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1755. #define lpfc_fcf_record_switch_name_7_WORD word138
  1756. };
  1757. struct lpfc_mbx_read_fcf_tbl {
  1758. union lpfc_sli4_cfg_shdr cfg_shdr;
  1759. union {
  1760. struct {
  1761. uint32_t word10;
  1762. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1763. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1764. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1765. } request;
  1766. struct {
  1767. uint32_t eventag;
  1768. } response;
  1769. } u;
  1770. uint32_t word11;
  1771. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1772. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1773. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1774. };
  1775. struct lpfc_mbx_add_fcf_tbl_entry {
  1776. union lpfc_sli4_cfg_shdr cfg_shdr;
  1777. uint32_t word10;
  1778. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1779. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1780. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1781. struct lpfc_mbx_sge fcf_sge;
  1782. };
  1783. struct lpfc_mbx_del_fcf_tbl_entry {
  1784. struct mbox_header header;
  1785. uint32_t word10;
  1786. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1787. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1788. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1789. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1790. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1791. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1792. };
  1793. struct lpfc_mbx_redisc_fcf_tbl {
  1794. struct mbox_header header;
  1795. uint32_t word10;
  1796. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1797. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1798. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1799. uint32_t resvd;
  1800. uint32_t word12;
  1801. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1802. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1803. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1804. };
  1805. /* Status field for embedded SLI_CONFIG mailbox command */
  1806. #define STATUS_SUCCESS 0x0
  1807. #define STATUS_FAILED 0x1
  1808. #define STATUS_ILLEGAL_REQUEST 0x2
  1809. #define STATUS_ILLEGAL_FIELD 0x3
  1810. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1811. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1812. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1813. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1814. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1815. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1816. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1817. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1818. #define STATUS_ASSERT_FAILED 0x1e
  1819. #define STATUS_INVALID_SESSION 0x1f
  1820. #define STATUS_INVALID_CONNECTION 0x20
  1821. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1822. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1823. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1824. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1825. #define STATUS_FLASHROM_READ_FAILED 0x27
  1826. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1827. #define STATUS_ERROR_ACITMAIN 0x2a
  1828. #define STATUS_REBOOT_REQUIRED 0x2c
  1829. #define STATUS_FCF_IN_USE 0x3a
  1830. #define STATUS_FCF_TABLE_EMPTY 0x43
  1831. /*
  1832. * Additional status field for embedded SLI_CONFIG mailbox
  1833. * command.
  1834. */
  1835. #define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
  1836. struct lpfc_mbx_sli4_config {
  1837. struct mbox_header header;
  1838. };
  1839. struct lpfc_mbx_init_vfi {
  1840. uint32_t word1;
  1841. #define lpfc_init_vfi_vr_SHIFT 31
  1842. #define lpfc_init_vfi_vr_MASK 0x00000001
  1843. #define lpfc_init_vfi_vr_WORD word1
  1844. #define lpfc_init_vfi_vt_SHIFT 30
  1845. #define lpfc_init_vfi_vt_MASK 0x00000001
  1846. #define lpfc_init_vfi_vt_WORD word1
  1847. #define lpfc_init_vfi_vf_SHIFT 29
  1848. #define lpfc_init_vfi_vf_MASK 0x00000001
  1849. #define lpfc_init_vfi_vf_WORD word1
  1850. #define lpfc_init_vfi_vp_SHIFT 28
  1851. #define lpfc_init_vfi_vp_MASK 0x00000001
  1852. #define lpfc_init_vfi_vp_WORD word1
  1853. #define lpfc_init_vfi_vfi_SHIFT 0
  1854. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1855. #define lpfc_init_vfi_vfi_WORD word1
  1856. uint32_t word2;
  1857. #define lpfc_init_vfi_vpi_SHIFT 16
  1858. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1859. #define lpfc_init_vfi_vpi_WORD word2
  1860. #define lpfc_init_vfi_fcfi_SHIFT 0
  1861. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1862. #define lpfc_init_vfi_fcfi_WORD word2
  1863. uint32_t word3;
  1864. #define lpfc_init_vfi_pri_SHIFT 13
  1865. #define lpfc_init_vfi_pri_MASK 0x00000007
  1866. #define lpfc_init_vfi_pri_WORD word3
  1867. #define lpfc_init_vfi_vf_id_SHIFT 1
  1868. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1869. #define lpfc_init_vfi_vf_id_WORD word3
  1870. uint32_t word4;
  1871. #define lpfc_init_vfi_hop_count_SHIFT 24
  1872. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1873. #define lpfc_init_vfi_hop_count_WORD word4
  1874. };
  1875. #define MBX_VFI_IN_USE 0x9F02
  1876. struct lpfc_mbx_reg_vfi {
  1877. uint32_t word1;
  1878. #define lpfc_reg_vfi_upd_SHIFT 29
  1879. #define lpfc_reg_vfi_upd_MASK 0x00000001
  1880. #define lpfc_reg_vfi_upd_WORD word1
  1881. #define lpfc_reg_vfi_vp_SHIFT 28
  1882. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1883. #define lpfc_reg_vfi_vp_WORD word1
  1884. #define lpfc_reg_vfi_vfi_SHIFT 0
  1885. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1886. #define lpfc_reg_vfi_vfi_WORD word1
  1887. uint32_t word2;
  1888. #define lpfc_reg_vfi_vpi_SHIFT 16
  1889. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1890. #define lpfc_reg_vfi_vpi_WORD word2
  1891. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1892. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1893. #define lpfc_reg_vfi_fcfi_WORD word2
  1894. uint32_t wwn[2];
  1895. struct ulp_bde64 bde;
  1896. uint32_t e_d_tov;
  1897. uint32_t r_a_tov;
  1898. uint32_t word10;
  1899. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1900. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1901. #define lpfc_reg_vfi_nport_id_WORD word10
  1902. };
  1903. struct lpfc_mbx_init_vpi {
  1904. uint32_t word1;
  1905. #define lpfc_init_vpi_vfi_SHIFT 16
  1906. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1907. #define lpfc_init_vpi_vfi_WORD word1
  1908. #define lpfc_init_vpi_vpi_SHIFT 0
  1909. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1910. #define lpfc_init_vpi_vpi_WORD word1
  1911. };
  1912. struct lpfc_mbx_read_vpi {
  1913. uint32_t word1_rsvd;
  1914. uint32_t word2;
  1915. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1916. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1917. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1918. uint32_t word3_rsvd;
  1919. uint32_t word4;
  1920. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1921. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1922. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1923. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1924. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1925. #define lpfc_mbx_read_vpi_pb_WORD word4
  1926. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1927. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1928. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1929. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1930. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1931. #define lpfc_mbx_read_vpi_ns_WORD word4
  1932. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1933. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1934. #define lpfc_mbx_read_vpi_hl_WORD word4
  1935. uint32_t word5_rsvd;
  1936. uint32_t word6;
  1937. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1938. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1939. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1940. uint32_t word7;
  1941. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1942. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1943. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1944. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1945. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1946. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1947. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1948. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1949. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1950. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1951. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1952. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1953. uint32_t word8;
  1954. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1955. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1956. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1957. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1958. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1959. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1960. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1961. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1962. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1963. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1964. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1965. #define lpfc_mbx_read_vpi_vv_WORD word8
  1966. };
  1967. struct lpfc_mbx_unreg_vfi {
  1968. uint32_t word1_rsvd;
  1969. uint32_t word2;
  1970. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1971. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1972. #define lpfc_unreg_vfi_vfi_WORD word2
  1973. };
  1974. struct lpfc_mbx_resume_rpi {
  1975. uint32_t word1;
  1976. #define lpfc_resume_rpi_index_SHIFT 0
  1977. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1978. #define lpfc_resume_rpi_index_WORD word1
  1979. #define lpfc_resume_rpi_ii_SHIFT 30
  1980. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1981. #define lpfc_resume_rpi_ii_WORD word1
  1982. #define RESUME_INDEX_RPI 0
  1983. #define RESUME_INDEX_VPI 1
  1984. #define RESUME_INDEX_VFI 2
  1985. #define RESUME_INDEX_FCFI 3
  1986. uint32_t event_tag;
  1987. };
  1988. #define REG_FCF_INVALID_QID 0xFFFF
  1989. struct lpfc_mbx_reg_fcfi {
  1990. uint32_t word1;
  1991. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1992. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1993. #define lpfc_reg_fcfi_info_index_WORD word1
  1994. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1995. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1996. #define lpfc_reg_fcfi_fcfi_WORD word1
  1997. uint32_t word2;
  1998. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1999. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  2000. #define lpfc_reg_fcfi_rq_id1_WORD word2
  2001. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  2002. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  2003. #define lpfc_reg_fcfi_rq_id0_WORD word2
  2004. uint32_t word3;
  2005. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  2006. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  2007. #define lpfc_reg_fcfi_rq_id3_WORD word3
  2008. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  2009. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  2010. #define lpfc_reg_fcfi_rq_id2_WORD word3
  2011. uint32_t word4;
  2012. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  2013. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  2014. #define lpfc_reg_fcfi_type_match0_WORD word4
  2015. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  2016. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  2017. #define lpfc_reg_fcfi_type_mask0_WORD word4
  2018. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  2019. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  2020. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  2021. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  2022. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  2023. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  2024. uint32_t word5;
  2025. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  2026. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  2027. #define lpfc_reg_fcfi_type_match1_WORD word5
  2028. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  2029. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  2030. #define lpfc_reg_fcfi_type_mask1_WORD word5
  2031. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  2032. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  2033. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  2034. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  2035. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  2036. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  2037. uint32_t word6;
  2038. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  2039. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  2040. #define lpfc_reg_fcfi_type_match2_WORD word6
  2041. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  2042. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  2043. #define lpfc_reg_fcfi_type_mask2_WORD word6
  2044. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  2045. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  2046. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  2047. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  2048. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  2049. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  2050. uint32_t word7;
  2051. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  2052. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  2053. #define lpfc_reg_fcfi_type_match3_WORD word7
  2054. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  2055. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  2056. #define lpfc_reg_fcfi_type_mask3_WORD word7
  2057. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  2058. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  2059. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  2060. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  2061. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  2062. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  2063. uint32_t word8;
  2064. #define lpfc_reg_fcfi_mam_SHIFT 13
  2065. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  2066. #define lpfc_reg_fcfi_mam_WORD word8
  2067. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  2068. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  2069. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  2070. #define lpfc_reg_fcfi_vv_SHIFT 12
  2071. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  2072. #define lpfc_reg_fcfi_vv_WORD word8
  2073. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  2074. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  2075. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  2076. };
  2077. struct lpfc_mbx_unreg_fcfi {
  2078. uint32_t word1_rsv;
  2079. uint32_t word2;
  2080. #define lpfc_unreg_fcfi_SHIFT 0
  2081. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  2082. #define lpfc_unreg_fcfi_WORD word2
  2083. };
  2084. struct lpfc_mbx_read_rev {
  2085. uint32_t word1;
  2086. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  2087. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  2088. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  2089. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  2090. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  2091. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  2092. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  2093. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  2094. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  2095. #define LPFC_PREDCBX_CEE_MODE 0
  2096. #define LPFC_DCBX_CEE_MODE 1
  2097. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  2098. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  2099. #define lpfc_mbx_rd_rev_vpd_WORD word1
  2100. uint32_t first_hw_rev;
  2101. uint32_t second_hw_rev;
  2102. uint32_t word4_rsvd;
  2103. uint32_t third_hw_rev;
  2104. uint32_t word6;
  2105. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  2106. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  2107. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  2108. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  2109. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  2110. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  2111. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  2112. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  2113. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  2114. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  2115. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  2116. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  2117. uint32_t word7_rsvd;
  2118. uint32_t fw_id_rev;
  2119. uint8_t fw_name[16];
  2120. uint32_t ulp_fw_id_rev;
  2121. uint8_t ulp_fw_name[16];
  2122. uint32_t word18_47_rsvd[30];
  2123. uint32_t word48;
  2124. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  2125. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  2126. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  2127. uint32_t vpd_paddr_low;
  2128. uint32_t vpd_paddr_high;
  2129. uint32_t avail_vpd_len;
  2130. uint32_t rsvd_52_63[12];
  2131. };
  2132. struct lpfc_mbx_read_config {
  2133. uint32_t word1;
  2134. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  2135. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  2136. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  2137. uint32_t word2;
  2138. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  2139. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  2140. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  2141. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  2142. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  2143. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  2144. #define LPFC_LNK_TYPE_GE 0
  2145. #define LPFC_LNK_TYPE_FC 1
  2146. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  2147. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  2148. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  2149. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  2150. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  2151. #define lpfc_mbx_rd_conf_topology_WORD word2
  2152. uint32_t rsvd_3;
  2153. uint32_t word4;
  2154. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  2155. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  2156. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  2157. uint32_t rsvd_5;
  2158. uint32_t word6;
  2159. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  2160. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  2161. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  2162. uint32_t rsvd_7;
  2163. uint32_t rsvd_8;
  2164. uint32_t word9;
  2165. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  2166. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  2167. #define lpfc_mbx_rd_conf_lmt_WORD word9
  2168. uint32_t rsvd_10;
  2169. uint32_t rsvd_11;
  2170. uint32_t word12;
  2171. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  2172. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  2173. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  2174. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  2175. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  2176. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  2177. uint32_t word13;
  2178. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  2179. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  2180. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  2181. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  2182. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  2183. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  2184. uint32_t word14;
  2185. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  2186. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  2187. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  2188. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  2189. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  2190. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  2191. uint32_t word15;
  2192. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  2193. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  2194. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  2195. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  2196. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  2197. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  2198. uint32_t word16;
  2199. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  2200. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  2201. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  2202. uint32_t word17;
  2203. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  2204. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  2205. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  2206. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  2207. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  2208. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  2209. uint32_t word18;
  2210. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  2211. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  2212. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  2213. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  2214. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  2215. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  2216. };
  2217. struct lpfc_mbx_request_features {
  2218. uint32_t word1;
  2219. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2220. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2221. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2222. uint32_t word2;
  2223. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2224. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2225. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2226. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2227. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2228. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2229. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2230. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2231. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2232. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2233. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2234. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2235. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2236. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2237. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2238. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2239. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2240. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2241. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2242. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2243. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2244. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2245. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2246. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2247. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2248. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2249. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2250. uint32_t word3;
  2251. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2252. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2253. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2254. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2255. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2256. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2257. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2258. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2259. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2260. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2261. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2262. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2263. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2264. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2265. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2266. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2267. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2268. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2269. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2270. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2271. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2272. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2273. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2274. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2275. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2276. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2277. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2278. };
  2279. struct lpfc_mbx_supp_pages {
  2280. uint32_t word1;
  2281. #define qs_SHIFT 0
  2282. #define qs_MASK 0x00000001
  2283. #define qs_WORD word1
  2284. #define wr_SHIFT 1
  2285. #define wr_MASK 0x00000001
  2286. #define wr_WORD word1
  2287. #define pf_SHIFT 8
  2288. #define pf_MASK 0x000000ff
  2289. #define pf_WORD word1
  2290. #define cpn_SHIFT 16
  2291. #define cpn_MASK 0x000000ff
  2292. #define cpn_WORD word1
  2293. uint32_t word2;
  2294. #define list_offset_SHIFT 0
  2295. #define list_offset_MASK 0x000000ff
  2296. #define list_offset_WORD word2
  2297. #define next_offset_SHIFT 8
  2298. #define next_offset_MASK 0x000000ff
  2299. #define next_offset_WORD word2
  2300. #define elem_cnt_SHIFT 16
  2301. #define elem_cnt_MASK 0x000000ff
  2302. #define elem_cnt_WORD word2
  2303. uint32_t word3;
  2304. #define pn_0_SHIFT 24
  2305. #define pn_0_MASK 0x000000ff
  2306. #define pn_0_WORD word3
  2307. #define pn_1_SHIFT 16
  2308. #define pn_1_MASK 0x000000ff
  2309. #define pn_1_WORD word3
  2310. #define pn_2_SHIFT 8
  2311. #define pn_2_MASK 0x000000ff
  2312. #define pn_2_WORD word3
  2313. #define pn_3_SHIFT 0
  2314. #define pn_3_MASK 0x000000ff
  2315. #define pn_3_WORD word3
  2316. uint32_t word4;
  2317. #define pn_4_SHIFT 24
  2318. #define pn_4_MASK 0x000000ff
  2319. #define pn_4_WORD word4
  2320. #define pn_5_SHIFT 16
  2321. #define pn_5_MASK 0x000000ff
  2322. #define pn_5_WORD word4
  2323. #define pn_6_SHIFT 8
  2324. #define pn_6_MASK 0x000000ff
  2325. #define pn_6_WORD word4
  2326. #define pn_7_SHIFT 0
  2327. #define pn_7_MASK 0x000000ff
  2328. #define pn_7_WORD word4
  2329. uint32_t rsvd[27];
  2330. #define LPFC_SUPP_PAGES 0
  2331. #define LPFC_BLOCK_GUARD_PROFILES 1
  2332. #define LPFC_SLI4_PARAMETERS 2
  2333. };
  2334. struct lpfc_mbx_memory_dump_type3 {
  2335. uint32_t word1;
  2336. #define lpfc_mbx_memory_dump_type3_type_SHIFT 0
  2337. #define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
  2338. #define lpfc_mbx_memory_dump_type3_type_WORD word1
  2339. #define lpfc_mbx_memory_dump_type3_link_SHIFT 24
  2340. #define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
  2341. #define lpfc_mbx_memory_dump_type3_link_WORD word1
  2342. uint32_t word2;
  2343. #define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
  2344. #define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
  2345. #define lpfc_mbx_memory_dump_type3_page_no_WORD word2
  2346. #define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
  2347. #define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
  2348. #define lpfc_mbx_memory_dump_type3_offset_WORD word2
  2349. uint32_t word3;
  2350. #define lpfc_mbx_memory_dump_type3_length_SHIFT 0
  2351. #define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
  2352. #define lpfc_mbx_memory_dump_type3_length_WORD word3
  2353. uint32_t addr_lo;
  2354. uint32_t addr_hi;
  2355. uint32_t return_len;
  2356. };
  2357. #define DMP_PAGE_A0 0xa0
  2358. #define DMP_PAGE_A2 0xa2
  2359. #define DMP_SFF_PAGE_A0_SIZE 256
  2360. #define DMP_SFF_PAGE_A2_SIZE 256
  2361. #define SFP_WAVELENGTH_LC1310 1310
  2362. #define SFP_WAVELENGTH_LL1550 1550
  2363. /*
  2364. * * SFF-8472 TABLE 3.4
  2365. * */
  2366. #define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
  2367. #define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
  2368. #define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
  2369. #define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
  2370. #define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
  2371. #define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
  2372. #define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
  2373. #define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
  2374. #define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
  2375. #define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
  2376. #define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
  2377. #define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
  2378. #define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
  2379. #define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
  2380. #define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
  2381. #define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
  2382. /* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
  2383. #define SSF_IDENTIFIER 0
  2384. #define SSF_EXT_IDENTIFIER 1
  2385. #define SSF_CONNECTOR 2
  2386. #define SSF_TRANSCEIVER_CODE_B0 3
  2387. #define SSF_TRANSCEIVER_CODE_B1 4
  2388. #define SSF_TRANSCEIVER_CODE_B2 5
  2389. #define SSF_TRANSCEIVER_CODE_B3 6
  2390. #define SSF_TRANSCEIVER_CODE_B4 7
  2391. #define SSF_TRANSCEIVER_CODE_B5 8
  2392. #define SSF_TRANSCEIVER_CODE_B6 9
  2393. #define SSF_TRANSCEIVER_CODE_B7 10
  2394. #define SSF_ENCODING 11
  2395. #define SSF_BR_NOMINAL 12
  2396. #define SSF_RATE_IDENTIFIER 13
  2397. #define SSF_LENGTH_9UM_KM 14
  2398. #define SSF_LENGTH_9UM 15
  2399. #define SSF_LENGTH_50UM_OM2 16
  2400. #define SSF_LENGTH_62UM_OM1 17
  2401. #define SFF_LENGTH_COPPER 18
  2402. #define SSF_LENGTH_50UM_OM3 19
  2403. #define SSF_VENDOR_NAME 20
  2404. #define SSF_VENDOR_OUI 36
  2405. #define SSF_VENDOR_PN 40
  2406. #define SSF_VENDOR_REV 56
  2407. #define SSF_WAVELENGTH_B1 60
  2408. #define SSF_WAVELENGTH_B0 61
  2409. #define SSF_CC_BASE 63
  2410. #define SSF_OPTIONS_B1 64
  2411. #define SSF_OPTIONS_B0 65
  2412. #define SSF_BR_MAX 66
  2413. #define SSF_BR_MIN 67
  2414. #define SSF_VENDOR_SN 68
  2415. #define SSF_DATE_CODE 84
  2416. #define SSF_MONITORING_TYPEDIAGNOSTIC 92
  2417. #define SSF_ENHANCED_OPTIONS 93
  2418. #define SFF_8472_COMPLIANCE 94
  2419. #define SSF_CC_EXT 95
  2420. #define SSF_A0_VENDOR_SPECIFIC 96
  2421. /* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
  2422. #define SSF_AW_THRESHOLDS 0
  2423. #define SSF_EXT_CAL_CONSTANTS 56
  2424. #define SSF_CC_DMI 95
  2425. #define SFF_TEMPERATURE_B1 96
  2426. #define SFF_TEMPERATURE_B0 97
  2427. #define SFF_VCC_B1 98
  2428. #define SFF_VCC_B0 99
  2429. #define SFF_TX_BIAS_CURRENT_B1 100
  2430. #define SFF_TX_BIAS_CURRENT_B0 101
  2431. #define SFF_TXPOWER_B1 102
  2432. #define SFF_TXPOWER_B0 103
  2433. #define SFF_RXPOWER_B1 104
  2434. #define SFF_RXPOWER_B0 105
  2435. #define SSF_STATUS_CONTROL 110
  2436. #define SSF_ALARM_FLAGS_B1 112
  2437. #define SSF_ALARM_FLAGS_B0 113
  2438. #define SSF_WARNING_FLAGS_B1 116
  2439. #define SSF_WARNING_FLAGS_B0 117
  2440. #define SSF_EXT_TATUS_CONTROL_B1 118
  2441. #define SSF_EXT_TATUS_CONTROL_B0 119
  2442. #define SSF_A2_VENDOR_SPECIFIC 120
  2443. #define SSF_USER_EEPROM 128
  2444. #define SSF_VENDOR_CONTROL 148
  2445. /*
  2446. * Tranceiver codes Fibre Channel SFF-8472
  2447. * Table 3.5.
  2448. */
  2449. struct sff_trasnceiver_codes_byte0 {
  2450. uint8_t inifiband:4;
  2451. uint8_t teng_ethernet:4;
  2452. };
  2453. struct sff_trasnceiver_codes_byte1 {
  2454. uint8_t sonet:6;
  2455. uint8_t escon:2;
  2456. };
  2457. struct sff_trasnceiver_codes_byte2 {
  2458. uint8_t soNet:8;
  2459. };
  2460. struct sff_trasnceiver_codes_byte3 {
  2461. uint8_t ethernet:8;
  2462. };
  2463. struct sff_trasnceiver_codes_byte4 {
  2464. uint8_t fc_el_lo:1;
  2465. uint8_t fc_lw_laser:1;
  2466. uint8_t fc_sw_laser:1;
  2467. uint8_t fc_md_distance:1;
  2468. uint8_t fc_lg_distance:1;
  2469. uint8_t fc_int_distance:1;
  2470. uint8_t fc_short_distance:1;
  2471. uint8_t fc_vld_distance:1;
  2472. };
  2473. struct sff_trasnceiver_codes_byte5 {
  2474. uint8_t reserved1:1;
  2475. uint8_t reserved2:1;
  2476. uint8_t fc_sfp_active:1; /* Active cable */
  2477. uint8_t fc_sfp_passive:1; /* Passive cable */
  2478. uint8_t fc_lw_laser:1; /* Longwave laser */
  2479. uint8_t fc_sw_laser_sl:1;
  2480. uint8_t fc_sw_laser_sn:1;
  2481. uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
  2482. };
  2483. struct sff_trasnceiver_codes_byte6 {
  2484. uint8_t fc_tm_sm:1; /* Single Mode */
  2485. uint8_t reserved:1;
  2486. uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
  2487. uint8_t fc_tm_tv:1; /* Video Coax (TV) */
  2488. uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
  2489. uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
  2490. uint8_t fc_tm_tw:1; /* Twin Axial Pair */
  2491. };
  2492. struct sff_trasnceiver_codes_byte7 {
  2493. uint8_t fc_sp_100MB:1; /* 100 MB/sec */
  2494. uint8_t reserve:1;
  2495. uint8_t fc_sp_200mb:1; /* 200 MB/sec */
  2496. uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
  2497. uint8_t fc_sp_400MB:1; /* 400 MB/sec */
  2498. uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
  2499. uint8_t fc_sp_800MB:1; /* 800 MB/sec */
  2500. uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
  2501. };
  2502. /* User writable non-volatile memory, SFF-8472 Table 3.20 */
  2503. struct user_eeprom {
  2504. uint8_t vendor_name[16];
  2505. uint8_t vendor_oui[3];
  2506. uint8_t vendor_pn[816];
  2507. uint8_t vendor_rev[4];
  2508. uint8_t vendor_sn[16];
  2509. uint8_t datecode[6];
  2510. uint8_t lot_code[2];
  2511. uint8_t reserved191[57];
  2512. };
  2513. struct lpfc_mbx_pc_sli4_params {
  2514. uint32_t word1;
  2515. #define qs_SHIFT 0
  2516. #define qs_MASK 0x00000001
  2517. #define qs_WORD word1
  2518. #define wr_SHIFT 1
  2519. #define wr_MASK 0x00000001
  2520. #define wr_WORD word1
  2521. #define pf_SHIFT 8
  2522. #define pf_MASK 0x000000ff
  2523. #define pf_WORD word1
  2524. #define cpn_SHIFT 16
  2525. #define cpn_MASK 0x000000ff
  2526. #define cpn_WORD word1
  2527. uint32_t word2;
  2528. #define if_type_SHIFT 0
  2529. #define if_type_MASK 0x00000007
  2530. #define if_type_WORD word2
  2531. #define sli_rev_SHIFT 4
  2532. #define sli_rev_MASK 0x0000000f
  2533. #define sli_rev_WORD word2
  2534. #define sli_family_SHIFT 8
  2535. #define sli_family_MASK 0x000000ff
  2536. #define sli_family_WORD word2
  2537. #define featurelevel_1_SHIFT 16
  2538. #define featurelevel_1_MASK 0x000000ff
  2539. #define featurelevel_1_WORD word2
  2540. #define featurelevel_2_SHIFT 24
  2541. #define featurelevel_2_MASK 0x0000001f
  2542. #define featurelevel_2_WORD word2
  2543. uint32_t word3;
  2544. #define fcoe_SHIFT 0
  2545. #define fcoe_MASK 0x00000001
  2546. #define fcoe_WORD word3
  2547. #define fc_SHIFT 1
  2548. #define fc_MASK 0x00000001
  2549. #define fc_WORD word3
  2550. #define nic_SHIFT 2
  2551. #define nic_MASK 0x00000001
  2552. #define nic_WORD word3
  2553. #define iscsi_SHIFT 3
  2554. #define iscsi_MASK 0x00000001
  2555. #define iscsi_WORD word3
  2556. #define rdma_SHIFT 4
  2557. #define rdma_MASK 0x00000001
  2558. #define rdma_WORD word3
  2559. uint32_t sge_supp_len;
  2560. #define SLI4_PAGE_SIZE 4096
  2561. uint32_t word5;
  2562. #define if_page_sz_SHIFT 0
  2563. #define if_page_sz_MASK 0x0000ffff
  2564. #define if_page_sz_WORD word5
  2565. #define loopbk_scope_SHIFT 24
  2566. #define loopbk_scope_MASK 0x0000000f
  2567. #define loopbk_scope_WORD word5
  2568. #define rq_db_window_SHIFT 28
  2569. #define rq_db_window_MASK 0x0000000f
  2570. #define rq_db_window_WORD word5
  2571. uint32_t word6;
  2572. #define eq_pages_SHIFT 0
  2573. #define eq_pages_MASK 0x0000000f
  2574. #define eq_pages_WORD word6
  2575. #define eqe_size_SHIFT 8
  2576. #define eqe_size_MASK 0x000000ff
  2577. #define eqe_size_WORD word6
  2578. uint32_t word7;
  2579. #define cq_pages_SHIFT 0
  2580. #define cq_pages_MASK 0x0000000f
  2581. #define cq_pages_WORD word7
  2582. #define cqe_size_SHIFT 8
  2583. #define cqe_size_MASK 0x000000ff
  2584. #define cqe_size_WORD word7
  2585. uint32_t word8;
  2586. #define mq_pages_SHIFT 0
  2587. #define mq_pages_MASK 0x0000000f
  2588. #define mq_pages_WORD word8
  2589. #define mqe_size_SHIFT 8
  2590. #define mqe_size_MASK 0x000000ff
  2591. #define mqe_size_WORD word8
  2592. #define mq_elem_cnt_SHIFT 16
  2593. #define mq_elem_cnt_MASK 0x000000ff
  2594. #define mq_elem_cnt_WORD word8
  2595. uint32_t word9;
  2596. #define wq_pages_SHIFT 0
  2597. #define wq_pages_MASK 0x0000ffff
  2598. #define wq_pages_WORD word9
  2599. #define wqe_size_SHIFT 8
  2600. #define wqe_size_MASK 0x000000ff
  2601. #define wqe_size_WORD word9
  2602. uint32_t word10;
  2603. #define rq_pages_SHIFT 0
  2604. #define rq_pages_MASK 0x0000ffff
  2605. #define rq_pages_WORD word10
  2606. #define rqe_size_SHIFT 8
  2607. #define rqe_size_MASK 0x000000ff
  2608. #define rqe_size_WORD word10
  2609. uint32_t word11;
  2610. #define hdr_pages_SHIFT 0
  2611. #define hdr_pages_MASK 0x0000000f
  2612. #define hdr_pages_WORD word11
  2613. #define hdr_size_SHIFT 8
  2614. #define hdr_size_MASK 0x0000000f
  2615. #define hdr_size_WORD word11
  2616. #define hdr_pp_align_SHIFT 16
  2617. #define hdr_pp_align_MASK 0x0000ffff
  2618. #define hdr_pp_align_WORD word11
  2619. uint32_t word12;
  2620. #define sgl_pages_SHIFT 0
  2621. #define sgl_pages_MASK 0x0000000f
  2622. #define sgl_pages_WORD word12
  2623. #define sgl_pp_align_SHIFT 16
  2624. #define sgl_pp_align_MASK 0x0000ffff
  2625. #define sgl_pp_align_WORD word12
  2626. uint32_t rsvd_13_63[51];
  2627. };
  2628. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2629. &(~((SLI4_PAGE_SIZE)-1)))
  2630. struct lpfc_sli4_parameters {
  2631. uint32_t word0;
  2632. #define cfg_prot_type_SHIFT 0
  2633. #define cfg_prot_type_MASK 0x000000FF
  2634. #define cfg_prot_type_WORD word0
  2635. uint32_t word1;
  2636. #define cfg_ft_SHIFT 0
  2637. #define cfg_ft_MASK 0x00000001
  2638. #define cfg_ft_WORD word1
  2639. #define cfg_sli_rev_SHIFT 4
  2640. #define cfg_sli_rev_MASK 0x0000000f
  2641. #define cfg_sli_rev_WORD word1
  2642. #define cfg_sli_family_SHIFT 8
  2643. #define cfg_sli_family_MASK 0x0000000f
  2644. #define cfg_sli_family_WORD word1
  2645. #define cfg_if_type_SHIFT 12
  2646. #define cfg_if_type_MASK 0x0000000f
  2647. #define cfg_if_type_WORD word1
  2648. #define cfg_sli_hint_1_SHIFT 16
  2649. #define cfg_sli_hint_1_MASK 0x000000ff
  2650. #define cfg_sli_hint_1_WORD word1
  2651. #define cfg_sli_hint_2_SHIFT 24
  2652. #define cfg_sli_hint_2_MASK 0x0000001f
  2653. #define cfg_sli_hint_2_WORD word1
  2654. uint32_t word2;
  2655. uint32_t word3;
  2656. uint32_t word4;
  2657. #define cfg_cqv_SHIFT 14
  2658. #define cfg_cqv_MASK 0x00000003
  2659. #define cfg_cqv_WORD word4
  2660. uint32_t word5;
  2661. uint32_t word6;
  2662. #define cfg_mqv_SHIFT 14
  2663. #define cfg_mqv_MASK 0x00000003
  2664. #define cfg_mqv_WORD word6
  2665. uint32_t word7;
  2666. uint32_t word8;
  2667. #define cfg_wqsize_SHIFT 8
  2668. #define cfg_wqsize_MASK 0x0000000f
  2669. #define cfg_wqsize_WORD word8
  2670. #define cfg_wqv_SHIFT 14
  2671. #define cfg_wqv_MASK 0x00000003
  2672. #define cfg_wqv_WORD word8
  2673. uint32_t word9;
  2674. uint32_t word10;
  2675. #define cfg_rqv_SHIFT 14
  2676. #define cfg_rqv_MASK 0x00000003
  2677. #define cfg_rqv_WORD word10
  2678. uint32_t word11;
  2679. #define cfg_rq_db_window_SHIFT 28
  2680. #define cfg_rq_db_window_MASK 0x0000000f
  2681. #define cfg_rq_db_window_WORD word11
  2682. uint32_t word12;
  2683. #define cfg_fcoe_SHIFT 0
  2684. #define cfg_fcoe_MASK 0x00000001
  2685. #define cfg_fcoe_WORD word12
  2686. #define cfg_ext_SHIFT 1
  2687. #define cfg_ext_MASK 0x00000001
  2688. #define cfg_ext_WORD word12
  2689. #define cfg_hdrr_SHIFT 2
  2690. #define cfg_hdrr_MASK 0x00000001
  2691. #define cfg_hdrr_WORD word12
  2692. #define cfg_phwq_SHIFT 15
  2693. #define cfg_phwq_MASK 0x00000001
  2694. #define cfg_phwq_WORD word12
  2695. #define cfg_oas_SHIFT 25
  2696. #define cfg_oas_MASK 0x00000001
  2697. #define cfg_oas_WORD word12
  2698. #define cfg_loopbk_scope_SHIFT 28
  2699. #define cfg_loopbk_scope_MASK 0x0000000f
  2700. #define cfg_loopbk_scope_WORD word12
  2701. uint32_t sge_supp_len;
  2702. uint32_t word14;
  2703. #define cfg_sgl_page_cnt_SHIFT 0
  2704. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2705. #define cfg_sgl_page_cnt_WORD word14
  2706. #define cfg_sgl_page_size_SHIFT 8
  2707. #define cfg_sgl_page_size_MASK 0x000000ff
  2708. #define cfg_sgl_page_size_WORD word14
  2709. #define cfg_sgl_pp_align_SHIFT 16
  2710. #define cfg_sgl_pp_align_MASK 0x000000ff
  2711. #define cfg_sgl_pp_align_WORD word14
  2712. uint32_t word15;
  2713. uint32_t word16;
  2714. uint32_t word17;
  2715. uint32_t word18;
  2716. uint32_t word19;
  2717. };
  2718. struct lpfc_mbx_get_sli4_parameters {
  2719. struct mbox_header header;
  2720. struct lpfc_sli4_parameters sli4_parameters;
  2721. };
  2722. struct lpfc_rscr_desc_generic {
  2723. #define LPFC_RSRC_DESC_WSIZE 22
  2724. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2725. };
  2726. struct lpfc_rsrc_desc_pcie {
  2727. uint32_t word0;
  2728. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2729. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2730. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2731. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2732. #define lpfc_rsrc_desc_pcie_length_SHIFT 8
  2733. #define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
  2734. #define lpfc_rsrc_desc_pcie_length_WORD word0
  2735. uint32_t word1;
  2736. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2737. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2738. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2739. uint32_t reserved;
  2740. uint32_t word3;
  2741. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2742. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2743. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2744. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2745. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2746. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2747. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2748. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2749. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2750. uint32_t word4;
  2751. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2752. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2753. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2754. };
  2755. struct lpfc_rsrc_desc_fcfcoe {
  2756. uint32_t word0;
  2757. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2758. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2759. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2760. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2761. #define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
  2762. #define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
  2763. #define lpfc_rsrc_desc_fcfcoe_length_WORD word0
  2764. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
  2765. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
  2766. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
  2767. uint32_t word1;
  2768. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2769. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2770. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2771. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2772. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2773. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2774. uint32_t word2;
  2775. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2776. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2777. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2778. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2779. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2780. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2781. uint32_t word3;
  2782. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2783. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2784. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2785. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2786. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2787. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2788. uint32_t word4;
  2789. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2790. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2791. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2792. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2793. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2794. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2795. uint32_t word5;
  2796. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2797. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2798. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2799. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2800. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2801. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2802. uint32_t word6;
  2803. uint32_t word7;
  2804. uint32_t word8;
  2805. uint32_t word9;
  2806. uint32_t word10;
  2807. uint32_t word11;
  2808. uint32_t word12;
  2809. uint32_t word13;
  2810. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2811. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2812. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2813. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2814. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2815. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2816. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2817. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2818. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2819. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2820. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2821. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2822. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2823. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2824. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2825. /* extended FC/FCoE Resource Descriptor when length = 88 bytes */
  2826. uint32_t bw_min;
  2827. uint32_t bw_max;
  2828. uint32_t iops_min;
  2829. uint32_t iops_max;
  2830. uint32_t reserved[4];
  2831. };
  2832. struct lpfc_func_cfg {
  2833. #define LPFC_RSRC_DESC_MAX_NUM 2
  2834. uint32_t rsrc_desc_count;
  2835. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2836. };
  2837. struct lpfc_mbx_get_func_cfg {
  2838. struct mbox_header header;
  2839. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2840. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2841. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2842. struct lpfc_func_cfg func_cfg;
  2843. };
  2844. struct lpfc_prof_cfg {
  2845. #define LPFC_RSRC_DESC_MAX_NUM 2
  2846. uint32_t rsrc_desc_count;
  2847. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2848. };
  2849. struct lpfc_mbx_get_prof_cfg {
  2850. struct mbox_header header;
  2851. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2852. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2853. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2854. union {
  2855. struct {
  2856. uint32_t word10;
  2857. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2858. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2859. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2860. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2861. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2862. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2863. } request;
  2864. struct {
  2865. struct lpfc_prof_cfg prof_cfg;
  2866. } response;
  2867. } u;
  2868. };
  2869. struct lpfc_controller_attribute {
  2870. uint32_t version_string[8];
  2871. uint32_t manufacturer_name[8];
  2872. uint32_t supported_modes;
  2873. uint32_t word17;
  2874. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  2875. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  2876. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  2877. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  2878. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  2879. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  2880. uint32_t mbx_da_struct_ver;
  2881. uint32_t ep_fw_da_struct_ver;
  2882. uint32_t ncsi_ver_str[3];
  2883. uint32_t dflt_ext_timeout;
  2884. uint32_t model_number[8];
  2885. uint32_t description[16];
  2886. uint32_t serial_number[8];
  2887. uint32_t ip_ver_str[8];
  2888. uint32_t fw_ver_str[8];
  2889. uint32_t bios_ver_str[8];
  2890. uint32_t redboot_ver_str[8];
  2891. uint32_t driver_ver_str[8];
  2892. uint32_t flash_fw_ver_str[8];
  2893. uint32_t functionality;
  2894. uint32_t word105;
  2895. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  2896. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  2897. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  2898. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  2899. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  2900. #define lpfc_cntl_attr_asic_rev_WORD word105
  2901. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  2902. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  2903. #define lpfc_cntl_attr_gen_guid0_WORD word105
  2904. uint32_t gen_guid1_12[3];
  2905. uint32_t word109;
  2906. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  2907. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  2908. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  2909. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  2910. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  2911. #define lpfc_cntl_attr_gen_guid15_WORD word109
  2912. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  2913. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  2914. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  2915. uint32_t word110;
  2916. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  2917. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  2918. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  2919. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  2920. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  2921. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  2922. uint32_t word111;
  2923. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  2924. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  2925. #define lpfc_cntl_attr_cache_valid_WORD word111
  2926. #define lpfc_cntl_attr_hba_status_SHIFT 8
  2927. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  2928. #define lpfc_cntl_attr_hba_status_WORD word111
  2929. #define lpfc_cntl_attr_max_domain_SHIFT 16
  2930. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  2931. #define lpfc_cntl_attr_max_domain_WORD word111
  2932. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  2933. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  2934. #define lpfc_cntl_attr_lnk_numb_WORD word111
  2935. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  2936. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  2937. #define lpfc_cntl_attr_lnk_type_WORD word111
  2938. uint32_t fw_post_status;
  2939. uint32_t hba_mtu[8];
  2940. uint32_t word121;
  2941. uint32_t reserved1[3];
  2942. uint32_t word125;
  2943. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  2944. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  2945. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  2946. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  2947. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  2948. #define lpfc_cntl_attr_pci_device_id_WORD word125
  2949. uint32_t word126;
  2950. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  2951. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  2952. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  2953. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  2954. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  2955. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  2956. uint32_t word127;
  2957. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  2958. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  2959. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  2960. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  2961. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  2962. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  2963. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  2964. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  2965. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  2966. #define lpfc_cntl_attr_inf_type_SHIFT 24
  2967. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  2968. #define lpfc_cntl_attr_inf_type_WORD word127
  2969. uint32_t unique_id[2];
  2970. uint32_t word130;
  2971. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  2972. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  2973. #define lpfc_cntl_attr_num_netfil_WORD word130
  2974. uint32_t reserved2[4];
  2975. };
  2976. struct lpfc_mbx_get_cntl_attributes {
  2977. union lpfc_sli4_cfg_shdr cfg_shdr;
  2978. struct lpfc_controller_attribute cntl_attr;
  2979. };
  2980. struct lpfc_mbx_get_port_name {
  2981. struct mbox_header header;
  2982. union {
  2983. struct {
  2984. uint32_t word4;
  2985. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  2986. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  2987. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  2988. } request;
  2989. struct {
  2990. uint32_t word4;
  2991. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  2992. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  2993. #define lpfc_mbx_get_port_name_name0_WORD word4
  2994. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  2995. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  2996. #define lpfc_mbx_get_port_name_name1_WORD word4
  2997. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  2998. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  2999. #define lpfc_mbx_get_port_name_name2_WORD word4
  3000. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  3001. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  3002. #define lpfc_mbx_get_port_name_name3_WORD word4
  3003. #define LPFC_LINK_NUMBER_0 0
  3004. #define LPFC_LINK_NUMBER_1 1
  3005. #define LPFC_LINK_NUMBER_2 2
  3006. #define LPFC_LINK_NUMBER_3 3
  3007. } response;
  3008. } u;
  3009. };
  3010. /* Mailbox Completion Queue Error Messages */
  3011. #define MB_CQE_STATUS_SUCCESS 0x0
  3012. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  3013. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  3014. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  3015. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  3016. #define MB_CQE_STATUS_DMA_FAILED 0x5
  3017. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  3018. struct lpfc_mbx_wr_object {
  3019. struct mbox_header header;
  3020. union {
  3021. struct {
  3022. uint32_t word4;
  3023. #define lpfc_wr_object_eof_SHIFT 31
  3024. #define lpfc_wr_object_eof_MASK 0x00000001
  3025. #define lpfc_wr_object_eof_WORD word4
  3026. #define lpfc_wr_object_write_length_SHIFT 0
  3027. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  3028. #define lpfc_wr_object_write_length_WORD word4
  3029. uint32_t write_offset;
  3030. uint32_t object_name[26];
  3031. uint32_t bde_count;
  3032. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  3033. } request;
  3034. struct {
  3035. uint32_t actual_write_length;
  3036. } response;
  3037. } u;
  3038. };
  3039. /* mailbox queue entry structure */
  3040. struct lpfc_mqe {
  3041. uint32_t word0;
  3042. #define lpfc_mqe_status_SHIFT 16
  3043. #define lpfc_mqe_status_MASK 0x0000FFFF
  3044. #define lpfc_mqe_status_WORD word0
  3045. #define lpfc_mqe_command_SHIFT 8
  3046. #define lpfc_mqe_command_MASK 0x000000FF
  3047. #define lpfc_mqe_command_WORD word0
  3048. union {
  3049. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  3050. /* sli4 mailbox commands */
  3051. struct lpfc_mbx_sli4_config sli4_config;
  3052. struct lpfc_mbx_init_vfi init_vfi;
  3053. struct lpfc_mbx_reg_vfi reg_vfi;
  3054. struct lpfc_mbx_reg_vfi unreg_vfi;
  3055. struct lpfc_mbx_init_vpi init_vpi;
  3056. struct lpfc_mbx_resume_rpi resume_rpi;
  3057. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  3058. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  3059. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  3060. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  3061. struct lpfc_mbx_reg_fcfi reg_fcfi;
  3062. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  3063. struct lpfc_mbx_mq_create mq_create;
  3064. struct lpfc_mbx_mq_create_ext mq_create_ext;
  3065. struct lpfc_mbx_eq_create eq_create;
  3066. struct lpfc_mbx_modify_eq_delay eq_delay;
  3067. struct lpfc_mbx_cq_create cq_create;
  3068. struct lpfc_mbx_wq_create wq_create;
  3069. struct lpfc_mbx_rq_create rq_create;
  3070. struct lpfc_mbx_mq_destroy mq_destroy;
  3071. struct lpfc_mbx_eq_destroy eq_destroy;
  3072. struct lpfc_mbx_cq_destroy cq_destroy;
  3073. struct lpfc_mbx_wq_destroy wq_destroy;
  3074. struct lpfc_mbx_rq_destroy rq_destroy;
  3075. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  3076. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  3077. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  3078. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  3079. struct lpfc_mbx_nembed_cmd nembed_cmd;
  3080. struct lpfc_mbx_read_rev read_rev;
  3081. struct lpfc_mbx_read_vpi read_vpi;
  3082. struct lpfc_mbx_read_config rd_config;
  3083. struct lpfc_mbx_request_features req_ftrs;
  3084. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  3085. struct lpfc_mbx_query_fw_config query_fw_cfg;
  3086. struct lpfc_mbx_set_beacon_config beacon_config;
  3087. struct lpfc_mbx_supp_pages supp_pages;
  3088. struct lpfc_mbx_pc_sli4_params sli4_params;
  3089. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  3090. struct lpfc_mbx_set_link_diag_state link_diag_state;
  3091. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  3092. struct lpfc_mbx_run_link_diag_test link_diag_test;
  3093. struct lpfc_mbx_get_func_cfg get_func_cfg;
  3094. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  3095. struct lpfc_mbx_wr_object wr_object;
  3096. struct lpfc_mbx_get_port_name get_port_name;
  3097. struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
  3098. struct lpfc_mbx_nop nop;
  3099. } un;
  3100. };
  3101. struct lpfc_mcqe {
  3102. uint32_t word0;
  3103. #define lpfc_mcqe_status_SHIFT 0
  3104. #define lpfc_mcqe_status_MASK 0x0000FFFF
  3105. #define lpfc_mcqe_status_WORD word0
  3106. #define lpfc_mcqe_ext_status_SHIFT 16
  3107. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  3108. #define lpfc_mcqe_ext_status_WORD word0
  3109. uint32_t mcqe_tag0;
  3110. uint32_t mcqe_tag1;
  3111. uint32_t trailer;
  3112. #define lpfc_trailer_valid_SHIFT 31
  3113. #define lpfc_trailer_valid_MASK 0x00000001
  3114. #define lpfc_trailer_valid_WORD trailer
  3115. #define lpfc_trailer_async_SHIFT 30
  3116. #define lpfc_trailer_async_MASK 0x00000001
  3117. #define lpfc_trailer_async_WORD trailer
  3118. #define lpfc_trailer_hpi_SHIFT 29
  3119. #define lpfc_trailer_hpi_MASK 0x00000001
  3120. #define lpfc_trailer_hpi_WORD trailer
  3121. #define lpfc_trailer_completed_SHIFT 28
  3122. #define lpfc_trailer_completed_MASK 0x00000001
  3123. #define lpfc_trailer_completed_WORD trailer
  3124. #define lpfc_trailer_consumed_SHIFT 27
  3125. #define lpfc_trailer_consumed_MASK 0x00000001
  3126. #define lpfc_trailer_consumed_WORD trailer
  3127. #define lpfc_trailer_type_SHIFT 16
  3128. #define lpfc_trailer_type_MASK 0x000000FF
  3129. #define lpfc_trailer_type_WORD trailer
  3130. #define lpfc_trailer_code_SHIFT 8
  3131. #define lpfc_trailer_code_MASK 0x000000FF
  3132. #define lpfc_trailer_code_WORD trailer
  3133. #define LPFC_TRAILER_CODE_LINK 0x1
  3134. #define LPFC_TRAILER_CODE_FCOE 0x2
  3135. #define LPFC_TRAILER_CODE_DCBX 0x3
  3136. #define LPFC_TRAILER_CODE_GRP5 0x5
  3137. #define LPFC_TRAILER_CODE_FC 0x10
  3138. #define LPFC_TRAILER_CODE_SLI 0x11
  3139. };
  3140. struct lpfc_acqe_link {
  3141. uint32_t word0;
  3142. #define lpfc_acqe_link_speed_SHIFT 24
  3143. #define lpfc_acqe_link_speed_MASK 0x000000FF
  3144. #define lpfc_acqe_link_speed_WORD word0
  3145. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  3146. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  3147. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  3148. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  3149. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  3150. #define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
  3151. #define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
  3152. #define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
  3153. #define lpfc_acqe_link_duplex_SHIFT 16
  3154. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  3155. #define lpfc_acqe_link_duplex_WORD word0
  3156. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  3157. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  3158. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  3159. #define lpfc_acqe_link_status_SHIFT 8
  3160. #define lpfc_acqe_link_status_MASK 0x000000FF
  3161. #define lpfc_acqe_link_status_WORD word0
  3162. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  3163. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  3164. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  3165. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  3166. #define lpfc_acqe_link_type_SHIFT 6
  3167. #define lpfc_acqe_link_type_MASK 0x00000003
  3168. #define lpfc_acqe_link_type_WORD word0
  3169. #define lpfc_acqe_link_number_SHIFT 0
  3170. #define lpfc_acqe_link_number_MASK 0x0000003F
  3171. #define lpfc_acqe_link_number_WORD word0
  3172. uint32_t word1;
  3173. #define lpfc_acqe_link_fault_SHIFT 0
  3174. #define lpfc_acqe_link_fault_MASK 0x000000FF
  3175. #define lpfc_acqe_link_fault_WORD word1
  3176. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  3177. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  3178. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  3179. #define lpfc_acqe_logical_link_speed_SHIFT 16
  3180. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  3181. #define lpfc_acqe_logical_link_speed_WORD word1
  3182. uint32_t event_tag;
  3183. uint32_t trailer;
  3184. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  3185. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  3186. };
  3187. struct lpfc_acqe_fip {
  3188. uint32_t index;
  3189. uint32_t word1;
  3190. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  3191. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  3192. #define lpfc_acqe_fip_fcf_count_WORD word1
  3193. #define lpfc_acqe_fip_event_type_SHIFT 16
  3194. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  3195. #define lpfc_acqe_fip_event_type_WORD word1
  3196. uint32_t event_tag;
  3197. uint32_t trailer;
  3198. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  3199. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  3200. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  3201. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  3202. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  3203. };
  3204. struct lpfc_acqe_dcbx {
  3205. uint32_t tlv_ttl;
  3206. uint32_t reserved;
  3207. uint32_t event_tag;
  3208. uint32_t trailer;
  3209. };
  3210. struct lpfc_acqe_grp5 {
  3211. uint32_t word0;
  3212. #define lpfc_acqe_grp5_type_SHIFT 6
  3213. #define lpfc_acqe_grp5_type_MASK 0x00000003
  3214. #define lpfc_acqe_grp5_type_WORD word0
  3215. #define lpfc_acqe_grp5_number_SHIFT 0
  3216. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  3217. #define lpfc_acqe_grp5_number_WORD word0
  3218. uint32_t word1;
  3219. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  3220. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  3221. #define lpfc_acqe_grp5_llink_spd_WORD word1
  3222. uint32_t event_tag;
  3223. uint32_t trailer;
  3224. };
  3225. struct lpfc_acqe_fc_la {
  3226. uint32_t word0;
  3227. #define lpfc_acqe_fc_la_speed_SHIFT 24
  3228. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  3229. #define lpfc_acqe_fc_la_speed_WORD word0
  3230. #define LPFC_FC_LA_SPEED_UNKNOWN 0x0
  3231. #define LPFC_FC_LA_SPEED_1G 0x1
  3232. #define LPFC_FC_LA_SPEED_2G 0x2
  3233. #define LPFC_FC_LA_SPEED_4G 0x4
  3234. #define LPFC_FC_LA_SPEED_8G 0x8
  3235. #define LPFC_FC_LA_SPEED_10G 0xA
  3236. #define LPFC_FC_LA_SPEED_16G 0x10
  3237. #define LPFC_FC_LA_SPEED_32G 0x20
  3238. #define lpfc_acqe_fc_la_topology_SHIFT 16
  3239. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  3240. #define lpfc_acqe_fc_la_topology_WORD word0
  3241. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  3242. #define LPFC_FC_LA_TOP_P2P 0x1
  3243. #define LPFC_FC_LA_TOP_FCAL 0x2
  3244. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  3245. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  3246. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  3247. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  3248. #define lpfc_acqe_fc_la_att_type_WORD word0
  3249. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  3250. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  3251. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  3252. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  3253. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  3254. #define lpfc_acqe_fc_la_port_type_WORD word0
  3255. #define LPFC_LINK_TYPE_ETHERNET 0x0
  3256. #define LPFC_LINK_TYPE_FC 0x1
  3257. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  3258. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  3259. #define lpfc_acqe_fc_la_port_number_WORD word0
  3260. uint32_t word1;
  3261. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  3262. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  3263. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  3264. #define lpfc_acqe_fc_la_fault_SHIFT 0
  3265. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  3266. #define lpfc_acqe_fc_la_fault_WORD word1
  3267. #define LPFC_FC_LA_FAULT_NONE 0x0
  3268. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  3269. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  3270. uint32_t event_tag;
  3271. uint32_t trailer;
  3272. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  3273. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  3274. };
  3275. struct lpfc_acqe_misconfigured_event {
  3276. struct {
  3277. uint32_t word0;
  3278. #define lpfc_sli_misconfigured_port0_SHIFT 0
  3279. #define lpfc_sli_misconfigured_port0_MASK 0x000000FF
  3280. #define lpfc_sli_misconfigured_port0_WORD word0
  3281. #define lpfc_sli_misconfigured_port1_SHIFT 8
  3282. #define lpfc_sli_misconfigured_port1_MASK 0x000000FF
  3283. #define lpfc_sli_misconfigured_port1_WORD word0
  3284. #define lpfc_sli_misconfigured_port2_SHIFT 16
  3285. #define lpfc_sli_misconfigured_port2_MASK 0x000000FF
  3286. #define lpfc_sli_misconfigured_port2_WORD word0
  3287. #define lpfc_sli_misconfigured_port3_SHIFT 24
  3288. #define lpfc_sli_misconfigured_port3_MASK 0x000000FF
  3289. #define lpfc_sli_misconfigured_port3_WORD word0
  3290. } theEvent;
  3291. #define LPFC_SLI_EVENT_STATUS_VALID 0x00
  3292. #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
  3293. #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
  3294. #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
  3295. };
  3296. struct lpfc_acqe_sli {
  3297. uint32_t event_data1;
  3298. uint32_t event_data2;
  3299. uint32_t reserved;
  3300. uint32_t trailer;
  3301. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  3302. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  3303. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  3304. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  3305. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  3306. #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
  3307. #define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
  3308. };
  3309. /*
  3310. * Define the bootstrap mailbox (bmbx) region used to communicate
  3311. * mailbox command between the host and port. The mailbox consists
  3312. * of a payload area of 256 bytes and a completion queue of length
  3313. * 16 bytes.
  3314. */
  3315. struct lpfc_bmbx_create {
  3316. struct lpfc_mqe mqe;
  3317. struct lpfc_mcqe mcqe;
  3318. };
  3319. #define SGL_ALIGN_SZ 64
  3320. #define SGL_PAGE_SIZE 4096
  3321. /* align SGL addr on a size boundary - adjust address up */
  3322. #define NO_XRI 0xffff
  3323. struct wqe_common {
  3324. uint32_t word6;
  3325. #define wqe_xri_tag_SHIFT 0
  3326. #define wqe_xri_tag_MASK 0x0000FFFF
  3327. #define wqe_xri_tag_WORD word6
  3328. #define wqe_ctxt_tag_SHIFT 16
  3329. #define wqe_ctxt_tag_MASK 0x0000FFFF
  3330. #define wqe_ctxt_tag_WORD word6
  3331. uint32_t word7;
  3332. #define wqe_dif_SHIFT 0
  3333. #define wqe_dif_MASK 0x00000003
  3334. #define wqe_dif_WORD word7
  3335. #define LPFC_WQE_DIF_PASSTHRU 1
  3336. #define LPFC_WQE_DIF_STRIP 2
  3337. #define LPFC_WQE_DIF_INSERT 3
  3338. #define wqe_ct_SHIFT 2
  3339. #define wqe_ct_MASK 0x00000003
  3340. #define wqe_ct_WORD word7
  3341. #define wqe_status_SHIFT 4
  3342. #define wqe_status_MASK 0x0000000f
  3343. #define wqe_status_WORD word7
  3344. #define wqe_cmnd_SHIFT 8
  3345. #define wqe_cmnd_MASK 0x000000ff
  3346. #define wqe_cmnd_WORD word7
  3347. #define wqe_class_SHIFT 16
  3348. #define wqe_class_MASK 0x00000007
  3349. #define wqe_class_WORD word7
  3350. #define wqe_ar_SHIFT 19
  3351. #define wqe_ar_MASK 0x00000001
  3352. #define wqe_ar_WORD word7
  3353. #define wqe_ag_SHIFT wqe_ar_SHIFT
  3354. #define wqe_ag_MASK wqe_ar_MASK
  3355. #define wqe_ag_WORD wqe_ar_WORD
  3356. #define wqe_pu_SHIFT 20
  3357. #define wqe_pu_MASK 0x00000003
  3358. #define wqe_pu_WORD word7
  3359. #define wqe_erp_SHIFT 22
  3360. #define wqe_erp_MASK 0x00000001
  3361. #define wqe_erp_WORD word7
  3362. #define wqe_conf_SHIFT wqe_erp_SHIFT
  3363. #define wqe_conf_MASK wqe_erp_MASK
  3364. #define wqe_conf_WORD wqe_erp_WORD
  3365. #define wqe_lnk_SHIFT 23
  3366. #define wqe_lnk_MASK 0x00000001
  3367. #define wqe_lnk_WORD word7
  3368. #define wqe_tmo_SHIFT 24
  3369. #define wqe_tmo_MASK 0x000000ff
  3370. #define wqe_tmo_WORD word7
  3371. uint32_t abort_tag; /* word 8 in WQE */
  3372. uint32_t word9;
  3373. #define wqe_reqtag_SHIFT 0
  3374. #define wqe_reqtag_MASK 0x0000FFFF
  3375. #define wqe_reqtag_WORD word9
  3376. #define wqe_temp_rpi_SHIFT 16
  3377. #define wqe_temp_rpi_MASK 0x0000FFFF
  3378. #define wqe_temp_rpi_WORD word9
  3379. #define wqe_rcvoxid_SHIFT 16
  3380. #define wqe_rcvoxid_MASK 0x0000FFFF
  3381. #define wqe_rcvoxid_WORD word9
  3382. uint32_t word10;
  3383. #define wqe_ebde_cnt_SHIFT 0
  3384. #define wqe_ebde_cnt_MASK 0x0000000f
  3385. #define wqe_ebde_cnt_WORD word10
  3386. #define wqe_oas_SHIFT 6
  3387. #define wqe_oas_MASK 0x00000001
  3388. #define wqe_oas_WORD word10
  3389. #define wqe_lenloc_SHIFT 7
  3390. #define wqe_lenloc_MASK 0x00000003
  3391. #define wqe_lenloc_WORD word10
  3392. #define LPFC_WQE_LENLOC_NONE 0
  3393. #define LPFC_WQE_LENLOC_WORD3 1
  3394. #define LPFC_WQE_LENLOC_WORD12 2
  3395. #define LPFC_WQE_LENLOC_WORD4 3
  3396. #define wqe_qosd_SHIFT 9
  3397. #define wqe_qosd_MASK 0x00000001
  3398. #define wqe_qosd_WORD word10
  3399. #define wqe_xbl_SHIFT 11
  3400. #define wqe_xbl_MASK 0x00000001
  3401. #define wqe_xbl_WORD word10
  3402. #define wqe_iod_SHIFT 13
  3403. #define wqe_iod_MASK 0x00000001
  3404. #define wqe_iod_WORD word10
  3405. #define LPFC_WQE_IOD_WRITE 0
  3406. #define LPFC_WQE_IOD_READ 1
  3407. #define wqe_dbde_SHIFT 14
  3408. #define wqe_dbde_MASK 0x00000001
  3409. #define wqe_dbde_WORD word10
  3410. #define wqe_wqes_SHIFT 15
  3411. #define wqe_wqes_MASK 0x00000001
  3412. #define wqe_wqes_WORD word10
  3413. /* Note that this field overlaps above fields */
  3414. #define wqe_wqid_SHIFT 1
  3415. #define wqe_wqid_MASK 0x00007fff
  3416. #define wqe_wqid_WORD word10
  3417. #define wqe_pri_SHIFT 16
  3418. #define wqe_pri_MASK 0x00000007
  3419. #define wqe_pri_WORD word10
  3420. #define wqe_pv_SHIFT 19
  3421. #define wqe_pv_MASK 0x00000001
  3422. #define wqe_pv_WORD word10
  3423. #define wqe_xc_SHIFT 21
  3424. #define wqe_xc_MASK 0x00000001
  3425. #define wqe_xc_WORD word10
  3426. #define wqe_sr_SHIFT 22
  3427. #define wqe_sr_MASK 0x00000001
  3428. #define wqe_sr_WORD word10
  3429. #define wqe_ccpe_SHIFT 23
  3430. #define wqe_ccpe_MASK 0x00000001
  3431. #define wqe_ccpe_WORD word10
  3432. #define wqe_ccp_SHIFT 24
  3433. #define wqe_ccp_MASK 0x000000ff
  3434. #define wqe_ccp_WORD word10
  3435. uint32_t word11;
  3436. #define wqe_cmd_type_SHIFT 0
  3437. #define wqe_cmd_type_MASK 0x0000000f
  3438. #define wqe_cmd_type_WORD word11
  3439. #define wqe_els_id_SHIFT 4
  3440. #define wqe_els_id_MASK 0x00000003
  3441. #define wqe_els_id_WORD word11
  3442. #define LPFC_ELS_ID_FLOGI 3
  3443. #define LPFC_ELS_ID_FDISC 2
  3444. #define LPFC_ELS_ID_LOGO 1
  3445. #define LPFC_ELS_ID_DEFAULT 0
  3446. #define wqe_wqec_SHIFT 7
  3447. #define wqe_wqec_MASK 0x00000001
  3448. #define wqe_wqec_WORD word11
  3449. #define wqe_cqid_SHIFT 16
  3450. #define wqe_cqid_MASK 0x0000ffff
  3451. #define wqe_cqid_WORD word11
  3452. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  3453. };
  3454. struct wqe_did {
  3455. uint32_t word5;
  3456. #define wqe_els_did_SHIFT 0
  3457. #define wqe_els_did_MASK 0x00FFFFFF
  3458. #define wqe_els_did_WORD word5
  3459. #define wqe_xmit_bls_pt_SHIFT 28
  3460. #define wqe_xmit_bls_pt_MASK 0x00000003
  3461. #define wqe_xmit_bls_pt_WORD word5
  3462. #define wqe_xmit_bls_ar_SHIFT 30
  3463. #define wqe_xmit_bls_ar_MASK 0x00000001
  3464. #define wqe_xmit_bls_ar_WORD word5
  3465. #define wqe_xmit_bls_xo_SHIFT 31
  3466. #define wqe_xmit_bls_xo_MASK 0x00000001
  3467. #define wqe_xmit_bls_xo_WORD word5
  3468. };
  3469. struct lpfc_wqe_generic{
  3470. struct ulp_bde64 bde;
  3471. uint32_t word3;
  3472. uint32_t word4;
  3473. uint32_t word5;
  3474. struct wqe_common wqe_com;
  3475. uint32_t payload[4];
  3476. };
  3477. struct els_request64_wqe {
  3478. struct ulp_bde64 bde;
  3479. uint32_t payload_len;
  3480. uint32_t word4;
  3481. #define els_req64_sid_SHIFT 0
  3482. #define els_req64_sid_MASK 0x00FFFFFF
  3483. #define els_req64_sid_WORD word4
  3484. #define els_req64_sp_SHIFT 24
  3485. #define els_req64_sp_MASK 0x00000001
  3486. #define els_req64_sp_WORD word4
  3487. #define els_req64_vf_SHIFT 25
  3488. #define els_req64_vf_MASK 0x00000001
  3489. #define els_req64_vf_WORD word4
  3490. struct wqe_did wqe_dest;
  3491. struct wqe_common wqe_com; /* words 6-11 */
  3492. uint32_t word12;
  3493. #define els_req64_vfid_SHIFT 1
  3494. #define els_req64_vfid_MASK 0x00000FFF
  3495. #define els_req64_vfid_WORD word12
  3496. #define els_req64_pri_SHIFT 13
  3497. #define els_req64_pri_MASK 0x00000007
  3498. #define els_req64_pri_WORD word12
  3499. uint32_t word13;
  3500. #define els_req64_hopcnt_SHIFT 24
  3501. #define els_req64_hopcnt_MASK 0x000000ff
  3502. #define els_req64_hopcnt_WORD word13
  3503. uint32_t word14;
  3504. uint32_t max_response_payload_len;
  3505. };
  3506. struct xmit_els_rsp64_wqe {
  3507. struct ulp_bde64 bde;
  3508. uint32_t response_payload_len;
  3509. uint32_t word4;
  3510. #define els_rsp64_sid_SHIFT 0
  3511. #define els_rsp64_sid_MASK 0x00FFFFFF
  3512. #define els_rsp64_sid_WORD word4
  3513. #define els_rsp64_sp_SHIFT 24
  3514. #define els_rsp64_sp_MASK 0x00000001
  3515. #define els_rsp64_sp_WORD word4
  3516. struct wqe_did wqe_dest;
  3517. struct wqe_common wqe_com; /* words 6-11 */
  3518. uint32_t word12;
  3519. #define wqe_rsp_temp_rpi_SHIFT 0
  3520. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  3521. #define wqe_rsp_temp_rpi_WORD word12
  3522. uint32_t rsvd_13_15[3];
  3523. };
  3524. struct xmit_bls_rsp64_wqe {
  3525. uint32_t payload0;
  3526. /* Payload0 for BA_ACC */
  3527. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  3528. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  3529. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  3530. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  3531. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  3532. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  3533. /* Payload0 for BA_RJT */
  3534. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  3535. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  3536. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  3537. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  3538. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  3539. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  3540. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  3541. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  3542. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  3543. uint32_t word1;
  3544. #define xmit_bls_rsp64_rxid_SHIFT 0
  3545. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  3546. #define xmit_bls_rsp64_rxid_WORD word1
  3547. #define xmit_bls_rsp64_oxid_SHIFT 16
  3548. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  3549. #define xmit_bls_rsp64_oxid_WORD word1
  3550. uint32_t word2;
  3551. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  3552. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  3553. #define xmit_bls_rsp64_seqcnthi_WORD word2
  3554. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  3555. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  3556. #define xmit_bls_rsp64_seqcntlo_WORD word2
  3557. uint32_t rsrvd3;
  3558. uint32_t rsrvd4;
  3559. struct wqe_did wqe_dest;
  3560. struct wqe_common wqe_com; /* words 6-11 */
  3561. uint32_t word12;
  3562. #define xmit_bls_rsp64_temprpi_SHIFT 0
  3563. #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
  3564. #define xmit_bls_rsp64_temprpi_WORD word12
  3565. uint32_t rsvd_13_15[3];
  3566. };
  3567. struct wqe_rctl_dfctl {
  3568. uint32_t word5;
  3569. #define wqe_si_SHIFT 2
  3570. #define wqe_si_MASK 0x000000001
  3571. #define wqe_si_WORD word5
  3572. #define wqe_la_SHIFT 3
  3573. #define wqe_la_MASK 0x000000001
  3574. #define wqe_la_WORD word5
  3575. #define wqe_xo_SHIFT 6
  3576. #define wqe_xo_MASK 0x000000001
  3577. #define wqe_xo_WORD word5
  3578. #define wqe_ls_SHIFT 7
  3579. #define wqe_ls_MASK 0x000000001
  3580. #define wqe_ls_WORD word5
  3581. #define wqe_dfctl_SHIFT 8
  3582. #define wqe_dfctl_MASK 0x0000000ff
  3583. #define wqe_dfctl_WORD word5
  3584. #define wqe_type_SHIFT 16
  3585. #define wqe_type_MASK 0x0000000ff
  3586. #define wqe_type_WORD word5
  3587. #define wqe_rctl_SHIFT 24
  3588. #define wqe_rctl_MASK 0x0000000ff
  3589. #define wqe_rctl_WORD word5
  3590. };
  3591. struct xmit_seq64_wqe {
  3592. struct ulp_bde64 bde;
  3593. uint32_t rsvd3;
  3594. uint32_t relative_offset;
  3595. struct wqe_rctl_dfctl wge_ctl;
  3596. struct wqe_common wqe_com; /* words 6-11 */
  3597. uint32_t xmit_len;
  3598. uint32_t rsvd_12_15[3];
  3599. };
  3600. struct xmit_bcast64_wqe {
  3601. struct ulp_bde64 bde;
  3602. uint32_t seq_payload_len;
  3603. uint32_t rsvd4;
  3604. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3605. struct wqe_common wqe_com; /* words 6-11 */
  3606. uint32_t rsvd_12_15[4];
  3607. };
  3608. struct gen_req64_wqe {
  3609. struct ulp_bde64 bde;
  3610. uint32_t request_payload_len;
  3611. uint32_t relative_offset;
  3612. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3613. struct wqe_common wqe_com; /* words 6-11 */
  3614. uint32_t rsvd_12_14[3];
  3615. uint32_t max_response_payload_len;
  3616. };
  3617. struct create_xri_wqe {
  3618. uint32_t rsrvd[5]; /* words 0-4 */
  3619. struct wqe_did wqe_dest; /* word 5 */
  3620. struct wqe_common wqe_com; /* words 6-11 */
  3621. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3622. };
  3623. #define T_REQUEST_TAG 3
  3624. #define T_XRI_TAG 1
  3625. struct abort_cmd_wqe {
  3626. uint32_t rsrvd[3];
  3627. uint32_t word3;
  3628. #define abort_cmd_ia_SHIFT 0
  3629. #define abort_cmd_ia_MASK 0x000000001
  3630. #define abort_cmd_ia_WORD word3
  3631. #define abort_cmd_criteria_SHIFT 8
  3632. #define abort_cmd_criteria_MASK 0x0000000ff
  3633. #define abort_cmd_criteria_WORD word3
  3634. uint32_t rsrvd4;
  3635. uint32_t rsrvd5;
  3636. struct wqe_common wqe_com; /* words 6-11 */
  3637. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3638. };
  3639. struct fcp_iwrite64_wqe {
  3640. struct ulp_bde64 bde;
  3641. uint32_t word3;
  3642. #define cmd_buff_len_SHIFT 16
  3643. #define cmd_buff_len_MASK 0x00000ffff
  3644. #define cmd_buff_len_WORD word3
  3645. #define payload_offset_len_SHIFT 0
  3646. #define payload_offset_len_MASK 0x0000ffff
  3647. #define payload_offset_len_WORD word3
  3648. uint32_t total_xfer_len;
  3649. uint32_t initial_xfer_len;
  3650. struct wqe_common wqe_com; /* words 6-11 */
  3651. uint32_t rsrvd12;
  3652. struct ulp_bde64 ph_bde; /* words 13-15 */
  3653. };
  3654. struct fcp_iread64_wqe {
  3655. struct ulp_bde64 bde;
  3656. uint32_t word3;
  3657. #define cmd_buff_len_SHIFT 16
  3658. #define cmd_buff_len_MASK 0x00000ffff
  3659. #define cmd_buff_len_WORD word3
  3660. #define payload_offset_len_SHIFT 0
  3661. #define payload_offset_len_MASK 0x0000ffff
  3662. #define payload_offset_len_WORD word3
  3663. uint32_t total_xfer_len; /* word 4 */
  3664. uint32_t rsrvd5; /* word 5 */
  3665. struct wqe_common wqe_com; /* words 6-11 */
  3666. uint32_t rsrvd12;
  3667. struct ulp_bde64 ph_bde; /* words 13-15 */
  3668. };
  3669. struct fcp_icmnd64_wqe {
  3670. struct ulp_bde64 bde; /* words 0-2 */
  3671. uint32_t word3;
  3672. #define cmd_buff_len_SHIFT 16
  3673. #define cmd_buff_len_MASK 0x00000ffff
  3674. #define cmd_buff_len_WORD word3
  3675. #define payload_offset_len_SHIFT 0
  3676. #define payload_offset_len_MASK 0x0000ffff
  3677. #define payload_offset_len_WORD word3
  3678. uint32_t rsrvd4; /* word 4 */
  3679. uint32_t rsrvd5; /* word 5 */
  3680. struct wqe_common wqe_com; /* words 6-11 */
  3681. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3682. };
  3683. union lpfc_wqe {
  3684. uint32_t words[16];
  3685. struct lpfc_wqe_generic generic;
  3686. struct fcp_icmnd64_wqe fcp_icmd;
  3687. struct fcp_iread64_wqe fcp_iread;
  3688. struct fcp_iwrite64_wqe fcp_iwrite;
  3689. struct abort_cmd_wqe abort_cmd;
  3690. struct create_xri_wqe create_xri;
  3691. struct xmit_bcast64_wqe xmit_bcast64;
  3692. struct xmit_seq64_wqe xmit_sequence;
  3693. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3694. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3695. struct els_request64_wqe els_req;
  3696. struct gen_req64_wqe gen_req;
  3697. };
  3698. union lpfc_wqe128 {
  3699. uint32_t words[32];
  3700. struct lpfc_wqe_generic generic;
  3701. struct xmit_seq64_wqe xmit_sequence;
  3702. struct gen_req64_wqe gen_req;
  3703. };
  3704. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3705. #define LPFC_FILE_TYPE_GROUP 0xf7
  3706. #define LPFC_FILE_ID_GROUP 0xa2
  3707. struct lpfc_grp_hdr {
  3708. uint32_t size;
  3709. uint32_t magic_number;
  3710. uint32_t word2;
  3711. #define lpfc_grp_hdr_file_type_SHIFT 24
  3712. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3713. #define lpfc_grp_hdr_file_type_WORD word2
  3714. #define lpfc_grp_hdr_id_SHIFT 16
  3715. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3716. #define lpfc_grp_hdr_id_WORD word2
  3717. uint8_t rev_name[128];
  3718. uint8_t date[12];
  3719. uint8_t revision[32];
  3720. };
  3721. #define FCP_COMMAND 0x0
  3722. #define FCP_COMMAND_DATA_OUT 0x1
  3723. #define ELS_COMMAND_NON_FIP 0xC
  3724. #define ELS_COMMAND_FIP 0xD
  3725. #define OTHER_COMMAND 0x8
  3726. #define LPFC_FW_DUMP 1
  3727. #define LPFC_FW_RESET 2
  3728. #define LPFC_DV_RESET 3