fas216.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * linux/drivers/acorn/scsi/fas216.h
  3. *
  4. * Copyright (C) 1997-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * FAS216 generic driver
  11. */
  12. #ifndef FAS216_H
  13. #define FAS216_H
  14. #include <scsi/scsi_eh.h>
  15. #include "queue.h"
  16. #include "msgqueue.h"
  17. /* FAS register definitions */
  18. /* transfer count low */
  19. #define REG_CTCL (0)
  20. #define REG_STCL (0)
  21. /* transfer count medium */
  22. #define REG_CTCM (1)
  23. #define REG_STCM (1)
  24. /* fifo data */
  25. #define REG_FF (2)
  26. /* command */
  27. #define REG_CMD (3)
  28. #define CMD_NOP 0x00
  29. #define CMD_FLUSHFIFO 0x01
  30. #define CMD_RESETCHIP 0x02
  31. #define CMD_RESETSCSI 0x03
  32. #define CMD_TRANSFERINFO 0x10
  33. #define CMD_INITCMDCOMPLETE 0x11
  34. #define CMD_MSGACCEPTED 0x12
  35. #define CMD_PADBYTES 0x18
  36. #define CMD_SETATN 0x1a
  37. #define CMD_RSETATN 0x1b
  38. #define CMD_SELECTWOATN 0x41
  39. #define CMD_SELECTATN 0x42
  40. #define CMD_SELECTATNSTOP 0x43
  41. #define CMD_ENABLESEL 0x44
  42. #define CMD_DISABLESEL 0x45
  43. #define CMD_SELECTATN3 0x46
  44. #define CMD_RESEL3 0x47
  45. #define CMD_WITHDMA 0x80
  46. /* status register (read) */
  47. #define REG_STAT (4)
  48. #define STAT_IO (1 << 0) /* IO phase */
  49. #define STAT_CD (1 << 1) /* CD phase */
  50. #define STAT_MSG (1 << 2) /* MSG phase */
  51. #define STAT_TRANSFERDONE (1 << 3) /* Transfer completed */
  52. #define STAT_TRANSFERCNTZ (1 << 4) /* Transfer counter is zero */
  53. #define STAT_PARITYERROR (1 << 5) /* Parity error */
  54. #define STAT_REALBAD (1 << 6) /* Something bad */
  55. #define STAT_INT (1 << 7) /* Interrupt */
  56. #define STAT_BUSMASK (STAT_MSG|STAT_CD|STAT_IO)
  57. #define STAT_DATAOUT (0) /* Data out */
  58. #define STAT_DATAIN (STAT_IO) /* Data in */
  59. #define STAT_COMMAND (STAT_CD) /* Command out */
  60. #define STAT_STATUS (STAT_CD|STAT_IO) /* Status In */
  61. #define STAT_MESGOUT (STAT_MSG|STAT_CD) /* Message out */
  62. #define STAT_MESGIN (STAT_MSG|STAT_CD|STAT_IO) /* Message In */
  63. /* bus ID for select / reselect */
  64. #define REG_SDID (4)
  65. #define BUSID(target) ((target) & 7)
  66. /* Interrupt status register (read) */
  67. #define REG_INST (5)
  68. #define INST_SELWOATN (1 << 0) /* Select w/o ATN */
  69. #define INST_SELATN (1 << 1) /* Select w/ATN */
  70. #define INST_RESELECTED (1 << 2) /* Reselected */
  71. #define INST_FUNCDONE (1 << 3) /* Function done */
  72. #define INST_BUSSERVICE (1 << 4) /* Bus service */
  73. #define INST_DISCONNECT (1 << 5) /* Disconnect */
  74. #define INST_ILLEGALCMD (1 << 6) /* Illegal command */
  75. #define INST_BUSRESET (1 << 7) /* SCSI Bus reset */
  76. /* Timeout register (write) */
  77. #define REG_STIM (5)
  78. /* Sequence step register (read) */
  79. #define REG_IS (6)
  80. #define IS_BITS 0x07
  81. #define IS_SELARB 0x00 /* Select & Arb ok */
  82. #define IS_MSGBYTESENT 0x01 /* One byte message sent*/
  83. #define IS_NOTCOMMAND 0x02 /* Not in command state */
  84. #define IS_EARLYPHASE 0x03 /* Early phase change */
  85. #define IS_COMPLETE 0x04 /* Command ok */
  86. #define IS_SOF 0x08 /* Sync off flag */
  87. /* Transfer period step (write) */
  88. #define REG_STP (6)
  89. /* Synchronous Offset (write) */
  90. #define REG_SOF (7)
  91. /* Fifo state register (read) */
  92. #define REG_CFIS (7)
  93. #define CFIS_CF 0x1f /* Num bytes in FIFO */
  94. #define CFIS_IS 0xe0 /* Step */
  95. /* config register 1 */
  96. #define REG_CNTL1 (8)
  97. #define CNTL1_CID (7 << 0) /* Chip ID */
  98. #define CNTL1_STE (1 << 3) /* Self test enable */
  99. #define CNTL1_PERE (1 << 4) /* Parity enable reporting en. */
  100. #define CNTL1_PTE (1 << 5) /* Parity test enable */
  101. #define CNTL1_DISR (1 << 6) /* Disable Irq on SCSI reset */
  102. #define CNTL1_ETM (1 << 7) /* Extended Timing Mode */
  103. /* Clock conversion factor (read) */
  104. #define REG_CLKF (9)
  105. #define CLKF_F37MHZ 0x00 /* 35.01 - 40 MHz */
  106. #define CLKF_F10MHZ 0x02 /* 10 MHz */
  107. #define CLKF_F12MHZ 0x03 /* 10.01 - 15 MHz */
  108. #define CLKF_F17MHZ 0x04 /* 15.01 - 20 MHz */
  109. #define CLKF_F22MHZ 0x05 /* 20.01 - 25 MHz */
  110. #define CLKF_F27MHZ 0x06 /* 25.01 - 30 MHz */
  111. #define CLKF_F32MHZ 0x07 /* 30.01 - 35 MHz */
  112. /* Chip test register (write) */
  113. #define REG_FTM (10)
  114. #define TEST_FTM 0x01 /* Force target mode */
  115. #define TEST_FIM 0x02 /* Force initiator mode */
  116. #define TEST_FHI 0x04 /* Force high impedance mode */
  117. /* Configuration register 2 (read/write) */
  118. #define REG_CNTL2 (11)
  119. #define CNTL2_PGDP (1 << 0) /* Pass Th/Generate Data Parity */
  120. #define CNTL2_PGRP (1 << 1) /* Pass Th/Generate Reg Parity */
  121. #define CNTL2_ACDPE (1 << 2) /* Abort on Cmd/Data Parity Err */
  122. #define CNTL2_S2FE (1 << 3) /* SCSI2 Features Enable */
  123. #define CNTL2_TSDR (1 << 4) /* Tristate DREQ */
  124. #define CNTL2_SBO (1 << 5) /* Select Byte Order */
  125. #define CNTL2_ENF (1 << 6) /* Enable features */
  126. #define CNTL2_DAE (1 << 7) /* Data Alignment Enable */
  127. /* Configuration register 3 (read/write) */
  128. #define REG_CNTL3 (12)
  129. #define CNTL3_BS8 (1 << 0) /* Burst size 8 */
  130. #define CNTL3_MDM (1 << 1) /* Modify DMA mode */
  131. #define CNTL3_LBTM (1 << 2) /* Last Byte Transfer mode */
  132. #define CNTL3_FASTCLK (1 << 3) /* Fast SCSI clocking */
  133. #define CNTL3_FASTSCSI (1 << 4) /* Fast SCSI */
  134. #define CNTL3_G2CB (1 << 5) /* Group2 SCSI support */
  135. #define CNTL3_QTAG (1 << 6) /* Enable 3 byte msgs */
  136. #define CNTL3_ADIDCHK (1 << 7) /* Additional ID check */
  137. /* High transfer count (read/write) */
  138. #define REG_CTCH (14)
  139. #define REG_STCH (14)
  140. /* ID register (read only) */
  141. #define REG_ID (14)
  142. /* Data alignment */
  143. #define REG_DAL (15)
  144. typedef enum {
  145. PHASE_IDLE, /* we're not planning on doing anything */
  146. PHASE_SELECTION, /* selecting a device */
  147. PHASE_SELSTEPS, /* selection with command steps */
  148. PHASE_COMMAND, /* command sent */
  149. PHASE_MESSAGESENT, /* selected, and we're sending cmd */
  150. PHASE_DATAOUT, /* data out to device */
  151. PHASE_DATAIN, /* data in from device */
  152. PHASE_MSGIN, /* message in from device */
  153. PHASE_MSGIN_DISCONNECT, /* disconnecting from bus */
  154. PHASE_MSGOUT, /* after message out phase */
  155. PHASE_MSGOUT_EXPECT, /* expecting message out */
  156. PHASE_STATUS, /* status from device */
  157. PHASE_DONE /* Command complete */
  158. } phase_t;
  159. typedef enum {
  160. DMA_OUT, /* DMA from memory to chip */
  161. DMA_IN /* DMA from chip to memory */
  162. } fasdmadir_t;
  163. typedef enum {
  164. fasdma_none, /* No dma */
  165. fasdma_pio, /* PIO mode */
  166. fasdma_pseudo, /* Pseudo DMA */
  167. fasdma_real_block, /* Real DMA, on block by block basis */
  168. fasdma_real_all /* Real DMA, on request by request */
  169. } fasdmatype_t;
  170. typedef enum {
  171. neg_wait, /* Negotiate with device */
  172. neg_inprogress, /* Negotiation sent */
  173. neg_complete, /* Negotiation complete */
  174. neg_targcomplete, /* Target completed negotiation */
  175. neg_invalid /* Negotiation not supported */
  176. } neg_t;
  177. #define MAGIC 0x441296bdUL
  178. #define NR_MSGS 8
  179. #define FASCAP_DMA (1 << 0)
  180. #define FASCAP_PSEUDODMA (1 << 1)
  181. typedef struct {
  182. unsigned long magic_start;
  183. spinlock_t host_lock;
  184. struct Scsi_Host *host; /* host */
  185. struct scsi_cmnd *SCpnt; /* currently processing command */
  186. struct scsi_cmnd *origSCpnt; /* original connecting command */
  187. struct scsi_cmnd *reqSCpnt; /* request sense command */
  188. struct scsi_cmnd *rstSCpnt; /* reset command */
  189. struct scsi_cmnd *pending_SCpnt[8]; /* per-device pending commands */
  190. int next_pending; /* next pending device */
  191. /*
  192. * Error recovery
  193. */
  194. wait_queue_head_t eh_wait;
  195. struct timer_list eh_timer;
  196. unsigned int rst_dev_status;
  197. unsigned int rst_bus_status;
  198. /* driver information */
  199. struct {
  200. phase_t phase; /* current phase */
  201. void __iomem *io_base; /* iomem base of FAS216 */
  202. unsigned int io_shift; /* shift to adjust reg offsets by */
  203. unsigned char cfg[4]; /* configuration registers */
  204. const char *type; /* chip type */
  205. unsigned int irq; /* interrupt */
  206. int dma; /* dma channel */
  207. struct scsi_pointer SCp; /* current commands data pointer */
  208. MsgQueue_t msgs; /* message queue for connected device */
  209. unsigned int async_stp; /* Async transfer STP value */
  210. unsigned char msgin_fifo; /* bytes in fifo at time of message in */
  211. unsigned char message[256]; /* last message received from device */
  212. unsigned char disconnectable:1; /* this command can be disconnected */
  213. unsigned char aborting:1; /* aborting command */
  214. } scsi;
  215. /* statistics information */
  216. struct {
  217. unsigned int queues;
  218. unsigned int removes;
  219. unsigned int fins;
  220. unsigned int reads;
  221. unsigned int writes;
  222. unsigned int miscs;
  223. unsigned int disconnects;
  224. unsigned int aborts;
  225. unsigned int bus_resets;
  226. unsigned int host_resets;
  227. } stats;
  228. /* configuration information */
  229. struct {
  230. unsigned char clockrate; /* clock rate of FAS device (MHz) */
  231. unsigned char select_timeout; /* timeout (R5) */
  232. unsigned char sync_max_depth; /* Synchronous xfer max fifo depth */
  233. unsigned char wide_max_size; /* Maximum wide transfer size */
  234. unsigned char cntl3; /* Control Reg 3 */
  235. unsigned int asyncperiod; /* Async transfer period (ns) */
  236. unsigned int capabilities; /* driver capabilities */
  237. unsigned int disconnect_ok:1; /* Disconnects allowed? */
  238. } ifcfg;
  239. /* queue handling */
  240. struct {
  241. Queue_t issue; /* issue queue */
  242. Queue_t disconnected; /* disconnected command queue */
  243. } queues;
  244. /* per-device info */
  245. struct fas216_device {
  246. unsigned char disconnect_ok:1; /* device can disconnect */
  247. unsigned char parity_enabled:1; /* parity checking enabled */
  248. unsigned char parity_check:1; /* need to check parity checking */
  249. unsigned char period; /* sync xfer period in (*4ns) */
  250. unsigned char stp; /* synchronous transfer period */
  251. unsigned char sof; /* synchronous offset register */
  252. unsigned char wide_xfer; /* currently negociated wide transfer */
  253. neg_t sync_state; /* synchronous transfer mode */
  254. neg_t wide_state; /* wide transfer mode */
  255. } device[8];
  256. unsigned long busyluns[64/sizeof(unsigned long)];/* array of bits indicating LUNs busy */
  257. /* dma */
  258. struct {
  259. fasdmatype_t transfer_type; /* current type of DMA transfer */
  260. fasdmatype_t (*setup) (struct Scsi_Host *host, struct scsi_pointer *SCp, fasdmadir_t direction, fasdmatype_t min_dma);
  261. void (*pseudo)(struct Scsi_Host *host, struct scsi_pointer *SCp, fasdmadir_t direction, int transfer);
  262. void (*stop) (struct Scsi_Host *host, struct scsi_pointer *SCp);
  263. } dma;
  264. /* miscellaneous */
  265. int internal_done; /* flag to indicate request done */
  266. struct scsi_eh_save ses; /* holds request sense restore info */
  267. unsigned long magic_end;
  268. } FAS216_Info;
  269. /* Function: int fas216_init (struct Scsi_Host *instance)
  270. * Purpose : initialise FAS/NCR/AMD SCSI structures.
  271. * Params : instance - a driver-specific filled-out structure
  272. * Returns : 0 on success
  273. */
  274. extern int fas216_init (struct Scsi_Host *instance);
  275. /* Function: int fas216_add (struct Scsi_Host *instance, struct device *dev)
  276. * Purpose : initialise FAS/NCR/AMD SCSI ic.
  277. * Params : instance - a driver-specific filled-out structure
  278. * Returns : 0 on success
  279. */
  280. extern int fas216_add (struct Scsi_Host *instance, struct device *dev);
  281. /* Function: int fas216_queue_command(struct Scsi_Host *h, struct scsi_cmnd *SCpnt)
  282. * Purpose : queue a command for adapter to process.
  283. * Params : h - host adapter
  284. * : SCpnt - Command to queue
  285. * Returns : 0 - success, else error
  286. */
  287. extern int fas216_queue_command(struct Scsi_Host *h, struct scsi_cmnd *SCpnt);
  288. /* Function: int fas216_noqueue_command(struct Scsi_Host *h, struct scsi_cmnd *SCpnt)
  289. * Purpose : queue a command for adapter to process, and process it to completion.
  290. * Params : h - host adapter
  291. * : SCpnt - Command to queue
  292. * Returns : 0 - success, else error
  293. */
  294. extern int fas216_noqueue_command(struct Scsi_Host *, struct scsi_cmnd *);
  295. /* Function: irqreturn_t fas216_intr (FAS216_Info *info)
  296. * Purpose : handle interrupts from the interface to progress a command
  297. * Params : info - interface to service
  298. */
  299. extern irqreturn_t fas216_intr (FAS216_Info *info);
  300. extern void fas216_remove (struct Scsi_Host *instance);
  301. /* Function: void fas216_release (struct Scsi_Host *instance)
  302. * Purpose : release all resources and put everything to bed for FAS/NCR/AMD SCSI ic.
  303. * Params : instance - a driver-specific filled-out structure
  304. * Returns : 0 on success
  305. */
  306. extern void fas216_release (struct Scsi_Host *instance);
  307. extern void fas216_print_host(FAS216_Info *info, struct seq_file *m);
  308. extern void fas216_print_stats(FAS216_Info *info, struct seq_file *m);
  309. extern void fas216_print_devices(FAS216_Info *info, struct seq_file *m);
  310. /* Function: int fas216_eh_abort(struct scsi_cmnd *SCpnt)
  311. * Purpose : abort this command
  312. * Params : SCpnt - command to abort
  313. * Returns : FAILED if unable to abort
  314. */
  315. extern int fas216_eh_abort(struct scsi_cmnd *SCpnt);
  316. /* Function: int fas216_eh_device_reset(struct scsi_cmnd *SCpnt)
  317. * Purpose : Reset the device associated with this command
  318. * Params : SCpnt - command specifing device to reset
  319. * Returns : FAILED if unable to reset
  320. */
  321. extern int fas216_eh_device_reset(struct scsi_cmnd *SCpnt);
  322. /* Function: int fas216_eh_bus_reset(struct scsi_cmnd *SCpnt)
  323. * Purpose : Reset the complete bus associated with this command
  324. * Params : SCpnt - command specifing bus to reset
  325. * Returns : FAILED if unable to reset
  326. */
  327. extern int fas216_eh_bus_reset(struct scsi_cmnd *SCpnt);
  328. /* Function: int fas216_eh_host_reset(struct scsi_cmnd *SCpnt)
  329. * Purpose : Reset the host associated with this command
  330. * Params : SCpnt - command specifing host to reset
  331. * Returns : FAILED if unable to reset
  332. */
  333. extern int fas216_eh_host_reset(struct scsi_cmnd *SCpnt);
  334. #endif /* FAS216_H */