arcmsr.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. *******************************************************************************
  3. ** O.S : Linux
  4. ** FILE NAME : arcmsr.h
  5. ** BY : Nick Cheng
  6. ** Description: SCSI RAID Device Driver for
  7. ** ARECA RAID Host adapter
  8. *******************************************************************************
  9. ** Copyright (C) 2002 - 2005, Areca Technology Corporation All rights reserved.
  10. **
  11. ** Web site: www.areca.com.tw
  12. ** E-mail: support@areca.com.tw
  13. **
  14. ** This program is free software; you can redistribute it and/or modify
  15. ** it under the terms of the GNU General Public License version 2 as
  16. ** published by the Free Software Foundation.
  17. ** This program is distributed in the hope that it will be useful,
  18. ** but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. ** GNU General Public License for more details.
  21. *******************************************************************************
  22. ** Redistribution and use in source and binary forms, with or without
  23. ** modification, are permitted provided that the following conditions
  24. ** are met:
  25. ** 1. Redistributions of source code must retain the above copyright
  26. ** notice, this list of conditions and the following disclaimer.
  27. ** 2. Redistributions in binary form must reproduce the above copyright
  28. ** notice, this list of conditions and the following disclaimer in the
  29. ** documentation and/or other materials provided with the distribution.
  30. ** 3. The name of the author may not be used to endorse or promote products
  31. ** derived from this software without specific prior written permission.
  32. **
  33. ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  34. ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  35. ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  36. ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  37. ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
  38. ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  39. ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
  40. ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  41. **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
  42. ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  43. *******************************************************************************
  44. */
  45. #include <linux/interrupt.h>
  46. struct device_attribute;
  47. /*The limit of outstanding scsi command that firmware can handle*/
  48. #ifdef CONFIG_XEN
  49. #define ARCMSR_MAX_FREECCB_NUM 160
  50. #define ARCMSR_MAX_OUTSTANDING_CMD 155
  51. #else
  52. #define ARCMSR_MAX_FREECCB_NUM 320
  53. #define ARCMSR_MAX_OUTSTANDING_CMD 255
  54. #endif
  55. #define ARCMSR_DRIVER_VERSION "v1.30.00.04-20140919"
  56. #define ARCMSR_SCSI_INITIATOR_ID 255
  57. #define ARCMSR_MAX_XFER_SECTORS 512
  58. #define ARCMSR_MAX_XFER_SECTORS_B 4096
  59. #define ARCMSR_MAX_XFER_SECTORS_C 304
  60. #define ARCMSR_MAX_TARGETID 17
  61. #define ARCMSR_MAX_TARGETLUN 8
  62. #define ARCMSR_MAX_CMD_PERLUN ARCMSR_MAX_OUTSTANDING_CMD
  63. #define ARCMSR_MAX_QBUFFER 4096
  64. #define ARCMSR_DEFAULT_SG_ENTRIES 38
  65. #define ARCMSR_MAX_HBB_POSTQUEUE 264
  66. #define ARCMSR_MAX_ARC1214_POSTQUEUE 256
  67. #define ARCMSR_MAX_ARC1214_DONEQUEUE 257
  68. #define ARCMSR_MAX_XFER_LEN 0x26000 /* 152K */
  69. #define ARCMSR_CDB_SG_PAGE_LENGTH 256
  70. #define ARCMST_NUM_MSIX_VECTORS 4
  71. #ifndef PCI_DEVICE_ID_ARECA_1880
  72. #define PCI_DEVICE_ID_ARECA_1880 0x1880
  73. #endif
  74. #ifndef PCI_DEVICE_ID_ARECA_1214
  75. #define PCI_DEVICE_ID_ARECA_1214 0x1214
  76. #endif
  77. /*
  78. **********************************************************************************
  79. **
  80. **********************************************************************************
  81. */
  82. #define ARC_SUCCESS 0
  83. #define ARC_FAILURE 1
  84. /*
  85. *******************************************************************************
  86. ** split 64bits dma addressing
  87. *******************************************************************************
  88. */
  89. #define dma_addr_hi32(addr) (uint32_t) ((addr>>16)>>16)
  90. #define dma_addr_lo32(addr) (uint32_t) (addr & 0xffffffff)
  91. /*
  92. *******************************************************************************
  93. ** MESSAGE CONTROL CODE
  94. *******************************************************************************
  95. */
  96. struct CMD_MESSAGE
  97. {
  98. uint32_t HeaderLength;
  99. uint8_t Signature[8];
  100. uint32_t Timeout;
  101. uint32_t ControlCode;
  102. uint32_t ReturnCode;
  103. uint32_t Length;
  104. };
  105. /*
  106. *******************************************************************************
  107. ** IOP Message Transfer Data for user space
  108. *******************************************************************************
  109. */
  110. #define ARCMSR_API_DATA_BUFLEN 1032
  111. struct CMD_MESSAGE_FIELD
  112. {
  113. struct CMD_MESSAGE cmdmessage;
  114. uint8_t messagedatabuffer[ARCMSR_API_DATA_BUFLEN];
  115. };
  116. /* IOP message transfer */
  117. #define ARCMSR_MESSAGE_FAIL 0x0001
  118. /* DeviceType */
  119. #define ARECA_SATA_RAID 0x90000000
  120. /* FunctionCode */
  121. #define FUNCTION_READ_RQBUFFER 0x0801
  122. #define FUNCTION_WRITE_WQBUFFER 0x0802
  123. #define FUNCTION_CLEAR_RQBUFFER 0x0803
  124. #define FUNCTION_CLEAR_WQBUFFER 0x0804
  125. #define FUNCTION_CLEAR_ALLQBUFFER 0x0805
  126. #define FUNCTION_RETURN_CODE_3F 0x0806
  127. #define FUNCTION_SAY_HELLO 0x0807
  128. #define FUNCTION_SAY_GOODBYE 0x0808
  129. #define FUNCTION_FLUSH_ADAPTER_CACHE 0x0809
  130. #define FUNCTION_GET_FIRMWARE_STATUS 0x080A
  131. #define FUNCTION_HARDWARE_RESET 0x080B
  132. /* ARECA IO CONTROL CODE*/
  133. #define ARCMSR_MESSAGE_READ_RQBUFFER \
  134. ARECA_SATA_RAID | FUNCTION_READ_RQBUFFER
  135. #define ARCMSR_MESSAGE_WRITE_WQBUFFER \
  136. ARECA_SATA_RAID | FUNCTION_WRITE_WQBUFFER
  137. #define ARCMSR_MESSAGE_CLEAR_RQBUFFER \
  138. ARECA_SATA_RAID | FUNCTION_CLEAR_RQBUFFER
  139. #define ARCMSR_MESSAGE_CLEAR_WQBUFFER \
  140. ARECA_SATA_RAID | FUNCTION_CLEAR_WQBUFFER
  141. #define ARCMSR_MESSAGE_CLEAR_ALLQBUFFER \
  142. ARECA_SATA_RAID | FUNCTION_CLEAR_ALLQBUFFER
  143. #define ARCMSR_MESSAGE_RETURN_CODE_3F \
  144. ARECA_SATA_RAID | FUNCTION_RETURN_CODE_3F
  145. #define ARCMSR_MESSAGE_SAY_HELLO \
  146. ARECA_SATA_RAID | FUNCTION_SAY_HELLO
  147. #define ARCMSR_MESSAGE_SAY_GOODBYE \
  148. ARECA_SATA_RAID | FUNCTION_SAY_GOODBYE
  149. #define ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE \
  150. ARECA_SATA_RAID | FUNCTION_FLUSH_ADAPTER_CACHE
  151. /* ARECA IOCTL ReturnCode */
  152. #define ARCMSR_MESSAGE_RETURNCODE_OK 0x00000001
  153. #define ARCMSR_MESSAGE_RETURNCODE_ERROR 0x00000006
  154. #define ARCMSR_MESSAGE_RETURNCODE_3F 0x0000003F
  155. #define ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON 0x00000088
  156. /*
  157. *************************************************************
  158. ** structure for holding DMA address data
  159. *************************************************************
  160. */
  161. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  162. #define IS_SG64_ADDR 0x01000000 /* bit24 */
  163. struct SG32ENTRY
  164. {
  165. __le32 length;
  166. __le32 address;
  167. }__attribute__ ((packed));
  168. struct SG64ENTRY
  169. {
  170. __le32 length;
  171. __le32 address;
  172. __le32 addresshigh;
  173. }__attribute__ ((packed));
  174. /*
  175. ********************************************************************
  176. ** Q Buffer of IOP Message Transfer
  177. ********************************************************************
  178. */
  179. struct QBUFFER
  180. {
  181. uint32_t data_len;
  182. uint8_t data[124];
  183. };
  184. /*
  185. *******************************************************************************
  186. ** FIRMWARE INFO for Intel IOP R 80331 processor (Type A)
  187. *******************************************************************************
  188. */
  189. struct FIRMWARE_INFO
  190. {
  191. uint32_t signature; /*0, 00-03*/
  192. uint32_t request_len; /*1, 04-07*/
  193. uint32_t numbers_queue; /*2, 08-11*/
  194. uint32_t sdram_size; /*3, 12-15*/
  195. uint32_t ide_channels; /*4, 16-19*/
  196. char vendor[40]; /*5, 20-59*/
  197. char model[8]; /*15, 60-67*/
  198. char firmware_ver[16]; /*17, 68-83*/
  199. char device_map[16]; /*21, 84-99*/
  200. uint32_t cfgVersion; /*25,100-103 Added for checking of new firmware capability*/
  201. uint8_t cfgSerial[16]; /*26,104-119*/
  202. uint32_t cfgPicStatus; /*30,120-123*/
  203. };
  204. /* signature of set and get firmware config */
  205. #define ARCMSR_SIGNATURE_GET_CONFIG 0x87974060
  206. #define ARCMSR_SIGNATURE_SET_CONFIG 0x87974063
  207. /* message code of inbound message register */
  208. #define ARCMSR_INBOUND_MESG0_NOP 0x00000000
  209. #define ARCMSR_INBOUND_MESG0_GET_CONFIG 0x00000001
  210. #define ARCMSR_INBOUND_MESG0_SET_CONFIG 0x00000002
  211. #define ARCMSR_INBOUND_MESG0_ABORT_CMD 0x00000003
  212. #define ARCMSR_INBOUND_MESG0_STOP_BGRB 0x00000004
  213. #define ARCMSR_INBOUND_MESG0_FLUSH_CACHE 0x00000005
  214. #define ARCMSR_INBOUND_MESG0_START_BGRB 0x00000006
  215. #define ARCMSR_INBOUND_MESG0_CHK331PENDING 0x00000007
  216. #define ARCMSR_INBOUND_MESG0_SYNC_TIMER 0x00000008
  217. /* doorbell interrupt generator */
  218. #define ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK 0x00000001
  219. #define ARCMSR_INBOUND_DRIVER_DATA_READ_OK 0x00000002
  220. #define ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK 0x00000001
  221. #define ARCMSR_OUTBOUND_IOP331_DATA_READ_OK 0x00000002
  222. /* ccb areca cdb flag */
  223. #define ARCMSR_CCBPOST_FLAG_SGL_BSIZE 0x80000000
  224. #define ARCMSR_CCBPOST_FLAG_IAM_BIOS 0x40000000
  225. #define ARCMSR_CCBREPLY_FLAG_IAM_BIOS 0x40000000
  226. #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE0 0x10000000
  227. #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE1 0x00000001
  228. /* outbound firmware ok */
  229. #define ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK 0x80000000
  230. /* ARC-1680 Bus Reset*/
  231. #define ARCMSR_ARC1680_BUS_RESET 0x00000003
  232. /* ARC-1880 Bus Reset*/
  233. #define ARCMSR_ARC1880_RESET_ADAPTER 0x00000024
  234. #define ARCMSR_ARC1880_DiagWrite_ENABLE 0x00000080
  235. /*
  236. ************************************************************************
  237. ** SPEC. for Areca Type B adapter
  238. ************************************************************************
  239. */
  240. /* ARECA HBB COMMAND for its FIRMWARE */
  241. /* window of "instruction flags" from driver to iop */
  242. #define ARCMSR_DRV2IOP_DOORBELL 0x00020400
  243. #define ARCMSR_DRV2IOP_DOORBELL_MASK 0x00020404
  244. /* window of "instruction flags" from iop to driver */
  245. #define ARCMSR_IOP2DRV_DOORBELL 0x00020408
  246. #define ARCMSR_IOP2DRV_DOORBELL_MASK 0x0002040C
  247. /* ARECA FLAG LANGUAGE */
  248. /* ioctl transfer */
  249. #define ARCMSR_IOP2DRV_DATA_WRITE_OK 0x00000001
  250. /* ioctl transfer */
  251. #define ARCMSR_IOP2DRV_DATA_READ_OK 0x00000002
  252. #define ARCMSR_IOP2DRV_CDB_DONE 0x00000004
  253. #define ARCMSR_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
  254. #define ARCMSR_DOORBELL_HANDLE_INT 0x0000000F
  255. #define ARCMSR_DOORBELL_INT_CLEAR_PATTERN 0xFF00FFF0
  256. #define ARCMSR_MESSAGE_INT_CLEAR_PATTERN 0xFF00FFF7
  257. /* (ARCMSR_INBOUND_MESG0_GET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  258. #define ARCMSR_MESSAGE_GET_CONFIG 0x00010008
  259. /* (ARCMSR_INBOUND_MESG0_SET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  260. #define ARCMSR_MESSAGE_SET_CONFIG 0x00020008
  261. /* (ARCMSR_INBOUND_MESG0_ABORT_CMD<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  262. #define ARCMSR_MESSAGE_ABORT_CMD 0x00030008
  263. /* (ARCMSR_INBOUND_MESG0_STOP_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  264. #define ARCMSR_MESSAGE_STOP_BGRB 0x00040008
  265. /* (ARCMSR_INBOUND_MESG0_FLUSH_CACHE<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  266. #define ARCMSR_MESSAGE_FLUSH_CACHE 0x00050008
  267. /* (ARCMSR_INBOUND_MESG0_START_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  268. #define ARCMSR_MESSAGE_START_BGRB 0x00060008
  269. #define ARCMSR_MESSAGE_START_DRIVER_MODE 0x000E0008
  270. #define ARCMSR_MESSAGE_SET_POST_WINDOW 0x000F0008
  271. #define ARCMSR_MESSAGE_ACTIVE_EOI_MODE 0x00100008
  272. /* ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK */
  273. #define ARCMSR_MESSAGE_FIRMWARE_OK 0x80000000
  274. /* ioctl transfer */
  275. #define ARCMSR_DRV2IOP_DATA_WRITE_OK 0x00000001
  276. /* ioctl transfer */
  277. #define ARCMSR_DRV2IOP_DATA_READ_OK 0x00000002
  278. #define ARCMSR_DRV2IOP_CDB_POSTED 0x00000004
  279. #define ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED 0x00000008
  280. #define ARCMSR_DRV2IOP_END_OF_INTERRUPT 0x00000010
  281. /* data tunnel buffer between user space program and its firmware */
  282. /* user space data to iop 128bytes */
  283. #define ARCMSR_MESSAGE_WBUFFER 0x0000fe00
  284. /* iop data to user space 128bytes */
  285. #define ARCMSR_MESSAGE_RBUFFER 0x0000ff00
  286. /* iop message_rwbuffer for message command */
  287. #define ARCMSR_MESSAGE_RWBUFFER 0x0000fa00
  288. /*
  289. ************************************************************************
  290. ** SPEC. for Areca HBC adapter
  291. ************************************************************************
  292. */
  293. #define ARCMSR_HBC_ISR_THROTTLING_LEVEL 12
  294. #define ARCMSR_HBC_ISR_MAX_DONE_QUEUE 20
  295. /* Host Interrupt Mask */
  296. #define ARCMSR_HBCMU_UTILITY_A_ISR_MASK 0x00000001 /* When clear, the Utility_A interrupt routes to the host.*/
  297. #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK 0x00000004 /* When clear, the General Outbound Doorbell interrupt routes to the host.*/
  298. #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK 0x00000008 /* When clear, the Outbound Post List FIFO Not Empty interrupt routes to the host.*/
  299. #define ARCMSR_HBCMU_ALL_INTMASKENABLE 0x0000000D /* disable all ISR */
  300. /* Host Interrupt Status */
  301. #define ARCMSR_HBCMU_UTILITY_A_ISR 0x00000001
  302. /*
  303. ** Set when the Utility_A Interrupt bit is set in the Outbound Doorbell Register.
  304. ** It clears by writing a 1 to the Utility_A bit in the Outbound Doorbell Clear Register or through automatic clearing (if enabled).
  305. */
  306. #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR 0x00000004
  307. /*
  308. ** Set if Outbound Doorbell register bits 30:1 have a non-zero
  309. ** value. This bit clears only when Outbound Doorbell bits
  310. ** 30:1 are ALL clear. Only a write to the Outbound Doorbell
  311. ** Clear register clears bits in the Outbound Doorbell register.
  312. */
  313. #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR 0x00000008
  314. /*
  315. ** Set whenever the Outbound Post List Producer/Consumer
  316. ** Register (FIFO) is not empty. It clears when the Outbound
  317. ** Post List FIFO is empty.
  318. */
  319. #define ARCMSR_HBCMU_SAS_ALL_INT 0x00000010
  320. /*
  321. ** This bit indicates a SAS interrupt from a source external to
  322. ** the PCIe core. This bit is not maskable.
  323. */
  324. /* DoorBell*/
  325. #define ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK 0x00000002
  326. #define ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK 0x00000004
  327. /*inbound message 0 ready*/
  328. #define ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE 0x00000008
  329. /*more than 12 request completed in a time*/
  330. #define ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING 0x00000010
  331. #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK 0x00000002
  332. /*outbound DATA WRITE isr door bell clear*/
  333. #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_DOORBELL_CLEAR 0x00000002
  334. #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK 0x00000004
  335. /*outbound DATA READ isr door bell clear*/
  336. #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_DOORBELL_CLEAR 0x00000004
  337. /*outbound message 0 ready*/
  338. #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
  339. /*outbound message cmd isr door bell clear*/
  340. #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR 0x00000008
  341. /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/
  342. #define ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK 0x80000000
  343. /*
  344. *******************************************************************************
  345. ** SPEC. for Areca Type D adapter
  346. *******************************************************************************
  347. */
  348. #define ARCMSR_ARC1214_CHIP_ID 0x00004
  349. #define ARCMSR_ARC1214_CPU_MEMORY_CONFIGURATION 0x00008
  350. #define ARCMSR_ARC1214_I2_HOST_INTERRUPT_MASK 0x00034
  351. #define ARCMSR_ARC1214_SAMPLE_RESET 0x00100
  352. #define ARCMSR_ARC1214_RESET_REQUEST 0x00108
  353. #define ARCMSR_ARC1214_MAIN_INTERRUPT_STATUS 0x00200
  354. #define ARCMSR_ARC1214_PCIE_F0_INTERRUPT_ENABLE 0x0020C
  355. #define ARCMSR_ARC1214_INBOUND_MESSAGE0 0x00400
  356. #define ARCMSR_ARC1214_INBOUND_MESSAGE1 0x00404
  357. #define ARCMSR_ARC1214_OUTBOUND_MESSAGE0 0x00420
  358. #define ARCMSR_ARC1214_OUTBOUND_MESSAGE1 0x00424
  359. #define ARCMSR_ARC1214_INBOUND_DOORBELL 0x00460
  360. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL 0x00480
  361. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ENABLE 0x00484
  362. #define ARCMSR_ARC1214_INBOUND_LIST_BASE_LOW 0x01000
  363. #define ARCMSR_ARC1214_INBOUND_LIST_BASE_HIGH 0x01004
  364. #define ARCMSR_ARC1214_INBOUND_LIST_WRITE_POINTER 0x01018
  365. #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_LOW 0x01060
  366. #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_HIGH 0x01064
  367. #define ARCMSR_ARC1214_OUTBOUND_LIST_COPY_POINTER 0x0106C
  368. #define ARCMSR_ARC1214_OUTBOUND_LIST_READ_POINTER 0x01070
  369. #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_CAUSE 0x01088
  370. #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_ENABLE 0x0108C
  371. #define ARCMSR_ARC1214_MESSAGE_WBUFFER 0x02000
  372. #define ARCMSR_ARC1214_MESSAGE_RBUFFER 0x02100
  373. #define ARCMSR_ARC1214_MESSAGE_RWBUFFER 0x02200
  374. /* Host Interrupt Mask */
  375. #define ARCMSR_ARC1214_ALL_INT_ENABLE 0x00001010
  376. #define ARCMSR_ARC1214_ALL_INT_DISABLE 0x00000000
  377. /* Host Interrupt Status */
  378. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR 0x00001000
  379. #define ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR 0x00000010
  380. /* DoorBell*/
  381. #define ARCMSR_ARC1214_DRV2IOP_DATA_IN_READY 0x00000001
  382. #define ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ 0x00000002
  383. /*inbound message 0 ready*/
  384. #define ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK 0x00000001
  385. /*outbound DATA WRITE isr door bell clear*/
  386. #define ARCMSR_ARC1214_IOP2DRV_DATA_READ_OK 0x00000002
  387. /*outbound message 0 ready*/
  388. #define ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE 0x02000000
  389. /*outbound message cmd isr door bell clear*/
  390. /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/
  391. #define ARCMSR_ARC1214_MESSAGE_FIRMWARE_OK 0x80000000
  392. #define ARCMSR_ARC1214_OUTBOUND_LIST_INTERRUPT_CLEAR 0x00000001
  393. /*
  394. *******************************************************************************
  395. ** ARECA SCSI COMMAND DESCRIPTOR BLOCK size 0x1F8 (504)
  396. *******************************************************************************
  397. */
  398. struct ARCMSR_CDB
  399. {
  400. uint8_t Bus;
  401. uint8_t TargetID;
  402. uint8_t LUN;
  403. uint8_t Function;
  404. uint8_t CdbLength;
  405. uint8_t sgcount;
  406. uint8_t Flags;
  407. #define ARCMSR_CDB_FLAG_SGL_BSIZE 0x01
  408. #define ARCMSR_CDB_FLAG_BIOS 0x02
  409. #define ARCMSR_CDB_FLAG_WRITE 0x04
  410. #define ARCMSR_CDB_FLAG_SIMPLEQ 0x00
  411. #define ARCMSR_CDB_FLAG_HEADQ 0x08
  412. #define ARCMSR_CDB_FLAG_ORDEREDQ 0x10
  413. uint8_t msgPages;
  414. uint32_t msgContext;
  415. uint32_t DataLength;
  416. uint8_t Cdb[16];
  417. uint8_t DeviceStatus;
  418. #define ARCMSR_DEV_CHECK_CONDITION 0x02
  419. #define ARCMSR_DEV_SELECT_TIMEOUT 0xF0
  420. #define ARCMSR_DEV_ABORTED 0xF1
  421. #define ARCMSR_DEV_INIT_FAIL 0xF2
  422. uint8_t SenseData[15];
  423. union
  424. {
  425. struct SG32ENTRY sg32entry[1];
  426. struct SG64ENTRY sg64entry[1];
  427. } u;
  428. };
  429. /*
  430. *******************************************************************************
  431. ** Messaging Unit (MU) of the Intel R 80331 I/O processor(Type A) and Type B processor
  432. *******************************************************************************
  433. */
  434. struct MessageUnit_A
  435. {
  436. uint32_t resrved0[4]; /*0000 000F*/
  437. uint32_t inbound_msgaddr0; /*0010 0013*/
  438. uint32_t inbound_msgaddr1; /*0014 0017*/
  439. uint32_t outbound_msgaddr0; /*0018 001B*/
  440. uint32_t outbound_msgaddr1; /*001C 001F*/
  441. uint32_t inbound_doorbell; /*0020 0023*/
  442. uint32_t inbound_intstatus; /*0024 0027*/
  443. uint32_t inbound_intmask; /*0028 002B*/
  444. uint32_t outbound_doorbell; /*002C 002F*/
  445. uint32_t outbound_intstatus; /*0030 0033*/
  446. uint32_t outbound_intmask; /*0034 0037*/
  447. uint32_t reserved1[2]; /*0038 003F*/
  448. uint32_t inbound_queueport; /*0040 0043*/
  449. uint32_t outbound_queueport; /*0044 0047*/
  450. uint32_t reserved2[2]; /*0048 004F*/
  451. uint32_t reserved3[492]; /*0050 07FF 492*/
  452. uint32_t reserved4[128]; /*0800 09FF 128*/
  453. uint32_t message_rwbuffer[256]; /*0a00 0DFF 256*/
  454. uint32_t message_wbuffer[32]; /*0E00 0E7F 32*/
  455. uint32_t reserved5[32]; /*0E80 0EFF 32*/
  456. uint32_t message_rbuffer[32]; /*0F00 0F7F 32*/
  457. uint32_t reserved6[32]; /*0F80 0FFF 32*/
  458. };
  459. struct MessageUnit_B
  460. {
  461. uint32_t post_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
  462. uint32_t done_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
  463. uint32_t postq_index;
  464. uint32_t doneq_index;
  465. uint32_t __iomem *drv2iop_doorbell;
  466. uint32_t __iomem *drv2iop_doorbell_mask;
  467. uint32_t __iomem *iop2drv_doorbell;
  468. uint32_t __iomem *iop2drv_doorbell_mask;
  469. uint32_t __iomem *message_rwbuffer;
  470. uint32_t __iomem *message_wbuffer;
  471. uint32_t __iomem *message_rbuffer;
  472. };
  473. /*
  474. *********************************************************************
  475. ** LSI
  476. *********************************************************************
  477. */
  478. struct MessageUnit_C{
  479. uint32_t message_unit_status; /*0000 0003*/
  480. uint32_t slave_error_attribute; /*0004 0007*/
  481. uint32_t slave_error_address; /*0008 000B*/
  482. uint32_t posted_outbound_doorbell; /*000C 000F*/
  483. uint32_t master_error_attribute; /*0010 0013*/
  484. uint32_t master_error_address_low; /*0014 0017*/
  485. uint32_t master_error_address_high; /*0018 001B*/
  486. uint32_t hcb_size; /*001C 001F*/
  487. uint32_t inbound_doorbell; /*0020 0023*/
  488. uint32_t diagnostic_rw_data; /*0024 0027*/
  489. uint32_t diagnostic_rw_address_low; /*0028 002B*/
  490. uint32_t diagnostic_rw_address_high; /*002C 002F*/
  491. uint32_t host_int_status; /*0030 0033*/
  492. uint32_t host_int_mask; /*0034 0037*/
  493. uint32_t dcr_data; /*0038 003B*/
  494. uint32_t dcr_address; /*003C 003F*/
  495. uint32_t inbound_queueport; /*0040 0043*/
  496. uint32_t outbound_queueport; /*0044 0047*/
  497. uint32_t hcb_pci_address_low; /*0048 004B*/
  498. uint32_t hcb_pci_address_high; /*004C 004F*/
  499. uint32_t iop_int_status; /*0050 0053*/
  500. uint32_t iop_int_mask; /*0054 0057*/
  501. uint32_t iop_inbound_queue_port; /*0058 005B*/
  502. uint32_t iop_outbound_queue_port; /*005C 005F*/
  503. uint32_t inbound_free_list_index; /*0060 0063*/
  504. uint32_t inbound_post_list_index; /*0064 0067*/
  505. uint32_t outbound_free_list_index; /*0068 006B*/
  506. uint32_t outbound_post_list_index; /*006C 006F*/
  507. uint32_t inbound_doorbell_clear; /*0070 0073*/
  508. uint32_t i2o_message_unit_control; /*0074 0077*/
  509. uint32_t last_used_message_source_address_low; /*0078 007B*/
  510. uint32_t last_used_message_source_address_high; /*007C 007F*/
  511. uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/
  512. uint32_t message_dest_address_index; /*0090 0093*/
  513. uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/
  514. uint32_t utility_A_int_counter_timer; /*0098 009B*/
  515. uint32_t outbound_doorbell; /*009C 009F*/
  516. uint32_t outbound_doorbell_clear; /*00A0 00A3*/
  517. uint32_t message_source_address_index; /*00A4 00A7*/
  518. uint32_t message_done_queue_index; /*00A8 00AB*/
  519. uint32_t reserved0; /*00AC 00AF*/
  520. uint32_t inbound_msgaddr0; /*00B0 00B3*/
  521. uint32_t inbound_msgaddr1; /*00B4 00B7*/
  522. uint32_t outbound_msgaddr0; /*00B8 00BB*/
  523. uint32_t outbound_msgaddr1; /*00BC 00BF*/
  524. uint32_t inbound_queueport_low; /*00C0 00C3*/
  525. uint32_t inbound_queueport_high; /*00C4 00C7*/
  526. uint32_t outbound_queueport_low; /*00C8 00CB*/
  527. uint32_t outbound_queueport_high; /*00CC 00CF*/
  528. uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/
  529. uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/
  530. uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/
  531. uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/
  532. uint32_t message_dest_queue_port_low; /*00E0 00E3*/
  533. uint32_t message_dest_queue_port_high; /*00E4 00E7*/
  534. uint32_t last_used_message_dest_address_low; /*00E8 00EB*/
  535. uint32_t last_used_message_dest_address_high; /*00EC 00EF*/
  536. uint32_t message_done_queue_base_address_low; /*00F0 00F3*/
  537. uint32_t message_done_queue_base_address_high; /*00F4 00F7*/
  538. uint32_t host_diagnostic; /*00F8 00FB*/
  539. uint32_t write_sequence; /*00FC 00FF*/
  540. uint32_t reserved1[34]; /*0100 0187*/
  541. uint32_t reserved2[1950]; /*0188 1FFF*/
  542. uint32_t message_wbuffer[32]; /*2000 207F*/
  543. uint32_t reserved3[32]; /*2080 20FF*/
  544. uint32_t message_rbuffer[32]; /*2100 217F*/
  545. uint32_t reserved4[32]; /*2180 21FF*/
  546. uint32_t msgcode_rwbuffer[256]; /*2200 23FF*/
  547. };
  548. /*
  549. *********************************************************************
  550. ** Messaging Unit (MU) of Type D processor
  551. *********************************************************************
  552. */
  553. struct InBound_SRB {
  554. uint32_t addressLow; /* pointer to SRB block */
  555. uint32_t addressHigh;
  556. uint32_t length; /* in DWORDs */
  557. uint32_t reserved0;
  558. };
  559. struct OutBound_SRB {
  560. uint32_t addressLow; /* pointer to SRB block */
  561. uint32_t addressHigh;
  562. };
  563. struct MessageUnit_D {
  564. struct InBound_SRB post_qbuffer[ARCMSR_MAX_ARC1214_POSTQUEUE];
  565. volatile struct OutBound_SRB
  566. done_qbuffer[ARCMSR_MAX_ARC1214_DONEQUEUE];
  567. u16 postq_index;
  568. volatile u16 doneq_index;
  569. u32 __iomem *chip_id; /* 0x00004 */
  570. u32 __iomem *cpu_mem_config; /* 0x00008 */
  571. u32 __iomem *i2o_host_interrupt_mask; /* 0x00034 */
  572. u32 __iomem *sample_at_reset; /* 0x00100 */
  573. u32 __iomem *reset_request; /* 0x00108 */
  574. u32 __iomem *host_int_status; /* 0x00200 */
  575. u32 __iomem *pcief0_int_enable; /* 0x0020C */
  576. u32 __iomem *inbound_msgaddr0; /* 0x00400 */
  577. u32 __iomem *inbound_msgaddr1; /* 0x00404 */
  578. u32 __iomem *outbound_msgaddr0; /* 0x00420 */
  579. u32 __iomem *outbound_msgaddr1; /* 0x00424 */
  580. u32 __iomem *inbound_doorbell; /* 0x00460 */
  581. u32 __iomem *outbound_doorbell; /* 0x00480 */
  582. u32 __iomem *outbound_doorbell_enable; /* 0x00484 */
  583. u32 __iomem *inboundlist_base_low; /* 0x01000 */
  584. u32 __iomem *inboundlist_base_high; /* 0x01004 */
  585. u32 __iomem *inboundlist_write_pointer; /* 0x01018 */
  586. u32 __iomem *outboundlist_base_low; /* 0x01060 */
  587. u32 __iomem *outboundlist_base_high; /* 0x01064 */
  588. u32 __iomem *outboundlist_copy_pointer; /* 0x0106C */
  589. u32 __iomem *outboundlist_read_pointer; /* 0x01070 0x01072 */
  590. u32 __iomem *outboundlist_interrupt_cause; /* 0x1088 */
  591. u32 __iomem *outboundlist_interrupt_enable; /* 0x108C */
  592. u32 __iomem *message_wbuffer; /* 0x2000 */
  593. u32 __iomem *message_rbuffer; /* 0x2100 */
  594. u32 __iomem *msgcode_rwbuffer; /* 0x2200 */
  595. };
  596. /*
  597. *******************************************************************************
  598. ** Adapter Control Block
  599. *******************************************************************************
  600. */
  601. struct AdapterControlBlock
  602. {
  603. uint32_t adapter_type; /* adapter A,B..... */
  604. #define ACB_ADAPTER_TYPE_A 0x00000001 /* hba I IOP */
  605. #define ACB_ADAPTER_TYPE_B 0x00000002 /* hbb M IOP */
  606. #define ACB_ADAPTER_TYPE_C 0x00000004 /* hbc P IOP */
  607. #define ACB_ADAPTER_TYPE_D 0x00000008 /* hbd A IOP */
  608. u32 roundup_ccbsize;
  609. struct pci_dev * pdev;
  610. struct Scsi_Host * host;
  611. unsigned long vir2phy_offset;
  612. struct msix_entry entries[ARCMST_NUM_MSIX_VECTORS];
  613. /* Offset is used in making arc cdb physical to virtual calculations */
  614. uint32_t outbound_int_enable;
  615. uint32_t cdb_phyaddr_hi32;
  616. uint32_t reg_mu_acc_handle0;
  617. spinlock_t eh_lock;
  618. spinlock_t ccblist_lock;
  619. spinlock_t postq_lock;
  620. spinlock_t doneq_lock;
  621. spinlock_t rqbuffer_lock;
  622. spinlock_t wqbuffer_lock;
  623. union {
  624. struct MessageUnit_A __iomem *pmuA;
  625. struct MessageUnit_B *pmuB;
  626. struct MessageUnit_C __iomem *pmuC;
  627. struct MessageUnit_D *pmuD;
  628. };
  629. /* message unit ATU inbound base address0 */
  630. void __iomem *mem_base0;
  631. void __iomem *mem_base1;
  632. uint32_t acb_flags;
  633. u16 dev_id;
  634. uint8_t adapter_index;
  635. #define ACB_F_SCSISTOPADAPTER 0x0001
  636. #define ACB_F_MSG_STOP_BGRB 0x0002
  637. /* stop RAID background rebuild */
  638. #define ACB_F_MSG_START_BGRB 0x0004
  639. /* stop RAID background rebuild */
  640. #define ACB_F_IOPDATA_OVERFLOW 0x0008
  641. /* iop message data rqbuffer overflow */
  642. #define ACB_F_MESSAGE_WQBUFFER_CLEARED 0x0010
  643. /* message clear wqbuffer */
  644. #define ACB_F_MESSAGE_RQBUFFER_CLEARED 0x0020
  645. /* message clear rqbuffer */
  646. #define ACB_F_MESSAGE_WQBUFFER_READED 0x0040
  647. #define ACB_F_BUS_RESET 0x0080
  648. #define ACB_F_BUS_HANG_ON 0x0800/* need hardware reset bus */
  649. #define ACB_F_IOP_INITED 0x0100
  650. /* iop init */
  651. #define ACB_F_ABORT 0x0200
  652. #define ACB_F_FIRMWARE_TRAP 0x0400
  653. #define ACB_F_MSI_ENABLED 0x1000
  654. #define ACB_F_MSIX_ENABLED 0x2000
  655. struct CommandControlBlock * pccb_pool[ARCMSR_MAX_FREECCB_NUM];
  656. /* used for memory free */
  657. struct list_head ccb_free_list;
  658. /* head of free ccb list */
  659. atomic_t ccboutstandingcount;
  660. /*The present outstanding command number that in the IOP that
  661. waiting for being handled by FW*/
  662. void * dma_coherent;
  663. /* dma_coherent used for memory free */
  664. dma_addr_t dma_coherent_handle;
  665. /* dma_coherent_handle used for memory free */
  666. dma_addr_t dma_coherent_handle2;
  667. void *dma_coherent2;
  668. unsigned int uncache_size;
  669. uint8_t rqbuffer[ARCMSR_MAX_QBUFFER];
  670. /* data collection buffer for read from 80331 */
  671. int32_t rqbuf_getIndex;
  672. /* first of read buffer */
  673. int32_t rqbuf_putIndex;
  674. /* last of read buffer */
  675. uint8_t wqbuffer[ARCMSR_MAX_QBUFFER];
  676. /* data collection buffer for write to 80331 */
  677. int32_t wqbuf_getIndex;
  678. /* first of write buffer */
  679. int32_t wqbuf_putIndex;
  680. /* last of write buffer */
  681. uint8_t devstate[ARCMSR_MAX_TARGETID][ARCMSR_MAX_TARGETLUN];
  682. /* id0 ..... id15, lun0...lun7 */
  683. #define ARECA_RAID_GONE 0x55
  684. #define ARECA_RAID_GOOD 0xaa
  685. uint32_t num_resets;
  686. uint32_t num_aborts;
  687. uint32_t signature;
  688. uint32_t firm_request_len;
  689. uint32_t firm_numbers_queue;
  690. uint32_t firm_sdram_size;
  691. uint32_t firm_hd_channels;
  692. uint32_t firm_cfg_version;
  693. char firm_model[12];
  694. char firm_version[20];
  695. char device_map[20]; /*21,84-99*/
  696. struct work_struct arcmsr_do_message_isr_bh;
  697. struct timer_list eternal_timer;
  698. unsigned short fw_flag;
  699. #define FW_NORMAL 0x0000
  700. #define FW_BOG 0x0001
  701. #define FW_DEADLOCK 0x0010
  702. atomic_t rq_map_token;
  703. atomic_t ante_token_value;
  704. uint32_t maxOutstanding;
  705. int msix_vector_count;
  706. };/* HW_DEVICE_EXTENSION */
  707. /*
  708. *******************************************************************************
  709. ** Command Control Block
  710. ** this CCB length must be 32 bytes boundary
  711. *******************************************************************************
  712. */
  713. struct CommandControlBlock{
  714. /*x32:sizeof struct_CCB=(32+60)byte, x64:sizeof struct_CCB=(64+60)byte*/
  715. struct list_head list; /*x32: 8byte, x64: 16byte*/
  716. struct scsi_cmnd *pcmd; /*8 bytes pointer of linux scsi command */
  717. struct AdapterControlBlock *acb; /*x32: 4byte, x64: 8byte*/
  718. uint32_t cdb_phyaddr; /*x32: 4byte, x64: 4byte*/
  719. uint32_t arc_cdb_size; /*x32:4byte,x64:4byte*/
  720. uint16_t ccb_flags; /*x32: 2byte, x64: 2byte*/
  721. #define CCB_FLAG_READ 0x0000
  722. #define CCB_FLAG_WRITE 0x0001
  723. #define CCB_FLAG_ERROR 0x0002
  724. #define CCB_FLAG_FLUSHCACHE 0x0004
  725. #define CCB_FLAG_MASTER_ABORTED 0x0008
  726. uint16_t startdone; /*x32:2byte,x32:2byte*/
  727. #define ARCMSR_CCB_DONE 0x0000
  728. #define ARCMSR_CCB_START 0x55AA
  729. #define ARCMSR_CCB_ABORTED 0xAA55
  730. #define ARCMSR_CCB_ILLEGAL 0xFFFF
  731. #if BITS_PER_LONG == 64
  732. /* ======================512+64 bytes======================== */
  733. uint32_t reserved[5]; /*24 byte*/
  734. #else
  735. /* ======================512+32 bytes======================== */
  736. uint32_t reserved; /*8 byte*/
  737. #endif
  738. /* ======================================================= */
  739. struct ARCMSR_CDB arcmsr_cdb;
  740. };
  741. /*
  742. *******************************************************************************
  743. ** ARECA SCSI sense data
  744. *******************************************************************************
  745. */
  746. struct SENSE_DATA
  747. {
  748. uint8_t ErrorCode:7;
  749. #define SCSI_SENSE_CURRENT_ERRORS 0x70
  750. #define SCSI_SENSE_DEFERRED_ERRORS 0x71
  751. uint8_t Valid:1;
  752. uint8_t SegmentNumber;
  753. uint8_t SenseKey:4;
  754. uint8_t Reserved:1;
  755. uint8_t IncorrectLength:1;
  756. uint8_t EndOfMedia:1;
  757. uint8_t FileMark:1;
  758. uint8_t Information[4];
  759. uint8_t AdditionalSenseLength;
  760. uint8_t CommandSpecificInformation[4];
  761. uint8_t AdditionalSenseCode;
  762. uint8_t AdditionalSenseCodeQualifier;
  763. uint8_t FieldReplaceableUnitCode;
  764. uint8_t SenseKeySpecific[3];
  765. };
  766. /*
  767. *******************************************************************************
  768. ** Outbound Interrupt Status Register - OISR
  769. *******************************************************************************
  770. */
  771. #define ARCMSR_MU_OUTBOUND_INTERRUPT_STATUS_REG 0x30
  772. #define ARCMSR_MU_OUTBOUND_PCI_INT 0x10
  773. #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INT 0x08
  774. #define ARCMSR_MU_OUTBOUND_DOORBELL_INT 0x04
  775. #define ARCMSR_MU_OUTBOUND_MESSAGE1_INT 0x02
  776. #define ARCMSR_MU_OUTBOUND_MESSAGE0_INT 0x01
  777. #define ARCMSR_MU_OUTBOUND_HANDLE_INT \
  778. (ARCMSR_MU_OUTBOUND_MESSAGE0_INT \
  779. |ARCMSR_MU_OUTBOUND_MESSAGE1_INT \
  780. |ARCMSR_MU_OUTBOUND_DOORBELL_INT \
  781. |ARCMSR_MU_OUTBOUND_POSTQUEUE_INT \
  782. |ARCMSR_MU_OUTBOUND_PCI_INT)
  783. /*
  784. *******************************************************************************
  785. ** Outbound Interrupt Mask Register - OIMR
  786. *******************************************************************************
  787. */
  788. #define ARCMSR_MU_OUTBOUND_INTERRUPT_MASK_REG 0x34
  789. #define ARCMSR_MU_OUTBOUND_PCI_INTMASKENABLE 0x10
  790. #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE 0x08
  791. #define ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE 0x04
  792. #define ARCMSR_MU_OUTBOUND_MESSAGE1_INTMASKENABLE 0x02
  793. #define ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE 0x01
  794. #define ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE 0x1F
  795. extern void arcmsr_write_ioctldata2iop(struct AdapterControlBlock *);
  796. extern uint32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *,
  797. struct QBUFFER __iomem *);
  798. extern void arcmsr_clear_iop2drv_rqueue_buffer(struct AdapterControlBlock *);
  799. extern struct QBUFFER __iomem *arcmsr_get_iop_rqbuffer(struct AdapterControlBlock *);
  800. extern struct device_attribute *arcmsr_host_attrs[];
  801. extern int arcmsr_alloc_sysfs_attr(struct AdapterControlBlock *);
  802. void arcmsr_free_sysfs_attr(struct AdapterControlBlock *acb);