aic79xx_pci.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015
  1. /*
  2. * Product specific probe and attach routines for:
  3. * aic7901 and aic7902 SCSI controllers
  4. *
  5. * Copyright (c) 1994-2001 Justin T. Gibbs.
  6. * Copyright (c) 2000-2002 Adaptec Inc.
  7. * All rights reserved.
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  16. * substantially similar to the "NO WARRANTY" disclaimer below
  17. * ("Disclaimer") and any redistribution must be conditioned upon
  18. * including a substantially similar Disclaimer requirement for further
  19. * binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  32. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  35. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  36. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  37. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  38. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  39. * POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. * $Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#92 $
  42. */
  43. #ifdef __linux__
  44. #include "aic79xx_osm.h"
  45. #include "aic79xx_inline.h"
  46. #else
  47. #include <dev/aic7xxx/aic79xx_osm.h>
  48. #include <dev/aic7xxx/aic79xx_inline.h>
  49. #endif
  50. #include "aic79xx_pci.h"
  51. static inline uint64_t
  52. ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
  53. {
  54. uint64_t id;
  55. id = subvendor
  56. | (subdevice << 16)
  57. | ((uint64_t)vendor << 32)
  58. | ((uint64_t)device << 48);
  59. return (id);
  60. }
  61. #define ID_AIC7902_PCI_REV_A4 0x3
  62. #define ID_AIC7902_PCI_REV_B0 0x10
  63. #define SUBID_HP 0x0E11
  64. #define DEVID_9005_HOSTRAID(id) ((id) & 0x80)
  65. #define DEVID_9005_TYPE(id) ((id) & 0xF)
  66. #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
  67. #define DEVID_9005_TYPE_HBA_2EXT 0x1 /* 2 External Ports */
  68. #define DEVID_9005_TYPE_IROC 0x8 /* Raid(0,1,10) Card */
  69. #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
  70. #define DEVID_9005_MFUNC(id) ((id) & 0x10)
  71. #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
  72. #define SUBID_9005_TYPE(id) ((id) & 0xF)
  73. #define SUBID_9005_TYPE_HBA 0x0 /* Standard Card */
  74. #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
  75. #define SUBID_9005_AUTOTERM(id) (((id) & 0x10) == 0)
  76. #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
  77. #define SUBID_9005_SEEPTYPE(id) (((id) & 0x0C0) >> 6)
  78. #define SUBID_9005_SEEPTYPE_NONE 0x0
  79. #define SUBID_9005_SEEPTYPE_4K 0x1
  80. static ahd_device_setup_t ahd_aic7901_setup;
  81. static ahd_device_setup_t ahd_aic7901A_setup;
  82. static ahd_device_setup_t ahd_aic7902_setup;
  83. static ahd_device_setup_t ahd_aic790X_setup;
  84. static const struct ahd_pci_identity ahd_pci_ident_table[] =
  85. {
  86. /* aic7901 based controllers */
  87. {
  88. ID_AHA_29320A,
  89. ID_ALL_MASK,
  90. "Adaptec 29320A Ultra320 SCSI adapter",
  91. ahd_aic7901_setup
  92. },
  93. {
  94. ID_AHA_29320ALP,
  95. ID_ALL_MASK,
  96. "Adaptec 29320ALP PCIx Ultra320 SCSI adapter",
  97. ahd_aic7901_setup
  98. },
  99. {
  100. ID_AHA_29320LPE,
  101. ID_ALL_MASK,
  102. "Adaptec 29320LPE PCIe Ultra320 SCSI adapter",
  103. ahd_aic7901_setup
  104. },
  105. /* aic7901A based controllers */
  106. {
  107. ID_AHA_29320LP,
  108. ID_ALL_MASK,
  109. "Adaptec 29320LP Ultra320 SCSI adapter",
  110. ahd_aic7901A_setup
  111. },
  112. /* aic7902 based controllers */
  113. {
  114. ID_AHA_29320,
  115. ID_ALL_MASK,
  116. "Adaptec 29320 Ultra320 SCSI adapter",
  117. ahd_aic7902_setup
  118. },
  119. {
  120. ID_AHA_29320B,
  121. ID_ALL_MASK,
  122. "Adaptec 29320B Ultra320 SCSI adapter",
  123. ahd_aic7902_setup
  124. },
  125. {
  126. ID_AHA_39320,
  127. ID_ALL_MASK,
  128. "Adaptec 39320 Ultra320 SCSI adapter",
  129. ahd_aic7902_setup
  130. },
  131. {
  132. ID_AHA_39320_B,
  133. ID_ALL_MASK,
  134. "Adaptec 39320 Ultra320 SCSI adapter",
  135. ahd_aic7902_setup
  136. },
  137. {
  138. ID_AHA_39320_B_DELL,
  139. ID_ALL_MASK,
  140. "Adaptec (Dell OEM) 39320 Ultra320 SCSI adapter",
  141. ahd_aic7902_setup
  142. },
  143. {
  144. ID_AHA_39320A,
  145. ID_ALL_MASK,
  146. "Adaptec 39320A Ultra320 SCSI adapter",
  147. ahd_aic7902_setup
  148. },
  149. {
  150. ID_AHA_39320D,
  151. ID_ALL_MASK,
  152. "Adaptec 39320D Ultra320 SCSI adapter",
  153. ahd_aic7902_setup
  154. },
  155. {
  156. ID_AHA_39320D_HP,
  157. ID_ALL_MASK,
  158. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  159. ahd_aic7902_setup
  160. },
  161. {
  162. ID_AHA_39320D_B,
  163. ID_ALL_MASK,
  164. "Adaptec 39320D Ultra320 SCSI adapter",
  165. ahd_aic7902_setup
  166. },
  167. {
  168. ID_AHA_39320D_B_HP,
  169. ID_ALL_MASK,
  170. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  171. ahd_aic7902_setup
  172. },
  173. /* Generic chip probes for devices we don't know 'exactly' */
  174. {
  175. ID_AIC7901 & ID_9005_GENERIC_MASK,
  176. ID_9005_GENERIC_MASK,
  177. "Adaptec AIC7901 Ultra320 SCSI adapter",
  178. ahd_aic7901_setup
  179. },
  180. {
  181. ID_AIC7901A & ID_DEV_VENDOR_MASK,
  182. ID_DEV_VENDOR_MASK,
  183. "Adaptec AIC7901A Ultra320 SCSI adapter",
  184. ahd_aic7901A_setup
  185. },
  186. {
  187. ID_AIC7902 & ID_9005_GENERIC_MASK,
  188. ID_9005_GENERIC_MASK,
  189. "Adaptec AIC7902 Ultra320 SCSI adapter",
  190. ahd_aic7902_setup
  191. }
  192. };
  193. static const u_int ahd_num_pci_devs = ARRAY_SIZE(ahd_pci_ident_table);
  194. #define DEVCONFIG 0x40
  195. #define PCIXINITPAT 0x0000E000ul
  196. #define PCIXINIT_PCI33_66 0x0000E000ul
  197. #define PCIXINIT_PCIX50_66 0x0000C000ul
  198. #define PCIXINIT_PCIX66_100 0x0000A000ul
  199. #define PCIXINIT_PCIX100_133 0x00008000ul
  200. #define PCI_BUS_MODES_INDEX(devconfig) \
  201. (((devconfig) & PCIXINITPAT) >> 13)
  202. static const char *pci_bus_modes[] =
  203. {
  204. "PCI bus mode unknown",
  205. "PCI bus mode unknown",
  206. "PCI bus mode unknown",
  207. "PCI bus mode unknown",
  208. "PCI-X 101-133MHz",
  209. "PCI-X 67-100MHz",
  210. "PCI-X 50-66MHz",
  211. "PCI 33 or 66MHz"
  212. };
  213. #define TESTMODE 0x00000800ul
  214. #define IRDY_RST 0x00000200ul
  215. #define FRAME_RST 0x00000100ul
  216. #define PCI64BIT 0x00000080ul
  217. #define MRDCEN 0x00000040ul
  218. #define ENDIANSEL 0x00000020ul
  219. #define MIXQWENDIANEN 0x00000008ul
  220. #define DACEN 0x00000004ul
  221. #define STPWLEVEL 0x00000002ul
  222. #define QWENDIANSEL 0x00000001ul
  223. #define DEVCONFIG1 0x44
  224. #define PREQDIS 0x01
  225. #define CSIZE_LATTIME 0x0c
  226. #define CACHESIZE 0x000000fful
  227. #define LATTIME 0x0000ff00ul
  228. static int ahd_check_extport(struct ahd_softc *ahd);
  229. static void ahd_configure_termination(struct ahd_softc *ahd,
  230. u_int adapter_control);
  231. static void ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
  232. static void ahd_pci_intr(struct ahd_softc *ahd);
  233. const struct ahd_pci_identity *
  234. ahd_find_pci_device(ahd_dev_softc_t pci)
  235. {
  236. uint64_t full_id;
  237. uint16_t device;
  238. uint16_t vendor;
  239. uint16_t subdevice;
  240. uint16_t subvendor;
  241. const struct ahd_pci_identity *entry;
  242. u_int i;
  243. vendor = ahd_pci_read_config(pci, PCIR_DEVVENDOR, /*bytes*/2);
  244. device = ahd_pci_read_config(pci, PCIR_DEVICE, /*bytes*/2);
  245. subvendor = ahd_pci_read_config(pci, PCIR_SUBVEND_0, /*bytes*/2);
  246. subdevice = ahd_pci_read_config(pci, PCIR_SUBDEV_0, /*bytes*/2);
  247. full_id = ahd_compose_id(device,
  248. vendor,
  249. subdevice,
  250. subvendor);
  251. /*
  252. * Controllers, mask out the IROC/HostRAID bit
  253. */
  254. full_id &= ID_ALL_IROC_MASK;
  255. for (i = 0; i < ahd_num_pci_devs; i++) {
  256. entry = &ahd_pci_ident_table[i];
  257. if (entry->full_id == (full_id & entry->id_mask)) {
  258. /* Honor exclusion entries. */
  259. if (entry->name == NULL)
  260. return (NULL);
  261. return (entry);
  262. }
  263. }
  264. return (NULL);
  265. }
  266. int
  267. ahd_pci_config(struct ahd_softc *ahd, const struct ahd_pci_identity *entry)
  268. {
  269. struct scb_data *shared_scb_data;
  270. u_int command;
  271. uint32_t devconfig;
  272. uint16_t subvendor;
  273. int error;
  274. shared_scb_data = NULL;
  275. ahd->description = entry->name;
  276. /*
  277. * Record if this is an HP board.
  278. */
  279. subvendor = ahd_pci_read_config(ahd->dev_softc,
  280. PCIR_SUBVEND_0, /*bytes*/2);
  281. if (subvendor == SUBID_HP)
  282. ahd->flags |= AHD_HP_BOARD;
  283. error = entry->setup(ahd);
  284. if (error != 0)
  285. return (error);
  286. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  287. if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
  288. ahd->chip |= AHD_PCI;
  289. /* Disable PCIX workarounds when running in PCI mode. */
  290. ahd->bugs &= ~AHD_PCIX_BUG_MASK;
  291. } else {
  292. ahd->chip |= AHD_PCIX;
  293. }
  294. ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
  295. ahd_power_state_change(ahd, AHD_POWER_STATE_D0);
  296. error = ahd_pci_map_registers(ahd);
  297. if (error != 0)
  298. return (error);
  299. /*
  300. * If we need to support high memory, enable dual
  301. * address cycles. This bit must be set to enable
  302. * high address bit generation even if we are on a
  303. * 64bit bus (PCI64BIT set in devconfig).
  304. */
  305. if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
  306. if (bootverbose)
  307. printk("%s: Enabling 39Bit Addressing\n",
  308. ahd_name(ahd));
  309. devconfig = ahd_pci_read_config(ahd->dev_softc,
  310. DEVCONFIG, /*bytes*/4);
  311. devconfig |= DACEN;
  312. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG,
  313. devconfig, /*bytes*/4);
  314. }
  315. /* Ensure busmastering is enabled */
  316. command = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  317. command |= PCIM_CMD_BUSMASTEREN;
  318. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, command, /*bytes*/2);
  319. error = ahd_softc_init(ahd);
  320. if (error != 0)
  321. return (error);
  322. ahd->bus_intr = ahd_pci_intr;
  323. error = ahd_reset(ahd, /*reinit*/FALSE);
  324. if (error != 0)
  325. return (ENXIO);
  326. ahd->pci_cachesize =
  327. ahd_pci_read_config(ahd->dev_softc, CSIZE_LATTIME,
  328. /*bytes*/1) & CACHESIZE;
  329. ahd->pci_cachesize *= 4;
  330. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  331. /* See if we have a SEEPROM and perform auto-term */
  332. error = ahd_check_extport(ahd);
  333. if (error != 0)
  334. return (error);
  335. /* Core initialization */
  336. error = ahd_init(ahd);
  337. if (error != 0)
  338. return (error);
  339. ahd->init_level++;
  340. /*
  341. * Allow interrupts now that we are completely setup.
  342. */
  343. return ahd_pci_map_int(ahd);
  344. }
  345. #ifdef CONFIG_PM
  346. void
  347. ahd_pci_suspend(struct ahd_softc *ahd)
  348. {
  349. /*
  350. * Save chip register configuration data for chip resets
  351. * that occur during runtime and resume events.
  352. */
  353. ahd->suspend_state.pci_state.devconfig =
  354. ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  355. ahd->suspend_state.pci_state.command =
  356. ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/1);
  357. ahd->suspend_state.pci_state.csize_lattime =
  358. ahd_pci_read_config(ahd->dev_softc, CSIZE_LATTIME, /*bytes*/1);
  359. }
  360. void
  361. ahd_pci_resume(struct ahd_softc *ahd)
  362. {
  363. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG,
  364. ahd->suspend_state.pci_state.devconfig, /*bytes*/4);
  365. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND,
  366. ahd->suspend_state.pci_state.command, /*bytes*/1);
  367. ahd_pci_write_config(ahd->dev_softc, CSIZE_LATTIME,
  368. ahd->suspend_state.pci_state.csize_lattime, /*bytes*/1);
  369. }
  370. #endif
  371. /*
  372. * Perform some simple tests that should catch situations where
  373. * our registers are invalidly mapped.
  374. */
  375. int
  376. ahd_pci_test_register_access(struct ahd_softc *ahd)
  377. {
  378. uint32_t cmd;
  379. u_int targpcistat;
  380. u_int pci_status1;
  381. int error;
  382. uint8_t hcntrl;
  383. error = EIO;
  384. /*
  385. * Enable PCI error interrupt status, but suppress NMIs
  386. * generated by SERR raised due to target aborts.
  387. */
  388. cmd = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  389. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND,
  390. cmd & ~PCIM_CMD_SERRESPEN, /*bytes*/2);
  391. /*
  392. * First a simple test to see if any
  393. * registers can be read. Reading
  394. * HCNTRL has no side effects and has
  395. * at least one bit that is guaranteed to
  396. * be zero so it is a good register to
  397. * use for this test.
  398. */
  399. hcntrl = ahd_inb(ahd, HCNTRL);
  400. if (hcntrl == 0xFF)
  401. goto fail;
  402. /*
  403. * Next create a situation where write combining
  404. * or read prefetching could be initiated by the
  405. * CPU or host bridge. Our device does not support
  406. * either, so look for data corruption and/or flaged
  407. * PCI errors. First pause without causing another
  408. * chip reset.
  409. */
  410. hcntrl &= ~CHIPRST;
  411. ahd_outb(ahd, HCNTRL, hcntrl|PAUSE);
  412. while (ahd_is_paused(ahd) == 0)
  413. ;
  414. /* Clear any PCI errors that occurred before our driver attached. */
  415. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  416. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  417. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  418. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  419. PCIR_STATUS + 1, /*bytes*/1);
  420. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  421. pci_status1, /*bytes*/1);
  422. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  423. ahd_outb(ahd, CLRINT, CLRPCIINT);
  424. ahd_outb(ahd, SEQCTL0, PERRORDIS);
  425. ahd_outl(ahd, SRAM_BASE, 0x5aa555aa);
  426. if (ahd_inl(ahd, SRAM_BASE) != 0x5aa555aa)
  427. goto fail;
  428. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  429. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  430. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  431. if ((targpcistat & STA) != 0)
  432. goto fail;
  433. }
  434. error = 0;
  435. fail:
  436. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  437. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  438. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  439. /* Silently clear any latched errors. */
  440. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  441. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  442. PCIR_STATUS + 1, /*bytes*/1);
  443. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  444. pci_status1, /*bytes*/1);
  445. ahd_outb(ahd, CLRINT, CLRPCIINT);
  446. }
  447. ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS);
  448. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
  449. return (error);
  450. }
  451. /*
  452. * Check the external port logic for a serial eeprom
  453. * and termination/cable detection contrls.
  454. */
  455. static int
  456. ahd_check_extport(struct ahd_softc *ahd)
  457. {
  458. struct vpd_config vpd;
  459. struct seeprom_config *sc;
  460. u_int adapter_control;
  461. int have_seeprom;
  462. int error;
  463. sc = ahd->seep_config;
  464. have_seeprom = ahd_acquire_seeprom(ahd);
  465. if (have_seeprom) {
  466. u_int start_addr;
  467. /*
  468. * Fetch VPD for this function and parse it.
  469. */
  470. if (bootverbose)
  471. printk("%s: Reading VPD from SEEPROM...",
  472. ahd_name(ahd));
  473. /* Address is always in units of 16bit words */
  474. start_addr = ((2 * sizeof(*sc))
  475. + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
  476. error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
  477. start_addr, sizeof(vpd)/2,
  478. /*bytestream*/TRUE);
  479. if (error == 0)
  480. error = ahd_parse_vpddata(ahd, &vpd);
  481. if (bootverbose)
  482. printk("%s: VPD parsing %s\n",
  483. ahd_name(ahd),
  484. error == 0 ? "successful" : "failed");
  485. if (bootverbose)
  486. printk("%s: Reading SEEPROM...", ahd_name(ahd));
  487. /* Address is always in units of 16bit words */
  488. start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
  489. error = ahd_read_seeprom(ahd, (uint16_t *)sc,
  490. start_addr, sizeof(*sc)/2,
  491. /*bytestream*/FALSE);
  492. if (error != 0) {
  493. printk("Unable to read SEEPROM\n");
  494. have_seeprom = 0;
  495. } else {
  496. have_seeprom = ahd_verify_cksum(sc);
  497. if (bootverbose) {
  498. if (have_seeprom == 0)
  499. printk ("checksum error\n");
  500. else
  501. printk ("done.\n");
  502. }
  503. }
  504. ahd_release_seeprom(ahd);
  505. }
  506. if (!have_seeprom) {
  507. u_int nvram_scb;
  508. /*
  509. * Pull scratch ram settings and treat them as
  510. * if they are the contents of an seeprom if
  511. * the 'ADPT', 'BIOS', or 'ASPI' signature is found
  512. * in SCB 0xFF. We manually compose the data as 16bit
  513. * values to avoid endian issues.
  514. */
  515. ahd_set_scbptr(ahd, 0xFF);
  516. nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
  517. if (nvram_scb != 0xFF
  518. && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  519. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
  520. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  521. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
  522. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
  523. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
  524. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
  525. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
  526. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  527. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
  528. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  529. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
  530. uint16_t *sc_data;
  531. int i;
  532. ahd_set_scbptr(ahd, nvram_scb);
  533. sc_data = (uint16_t *)sc;
  534. for (i = 0; i < 64; i += 2)
  535. *sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
  536. have_seeprom = ahd_verify_cksum(sc);
  537. if (have_seeprom)
  538. ahd->flags |= AHD_SCB_CONFIG_USED;
  539. }
  540. }
  541. #ifdef AHD_DEBUG
  542. if (have_seeprom != 0
  543. && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
  544. uint16_t *sc_data;
  545. int i;
  546. printk("%s: Seeprom Contents:", ahd_name(ahd));
  547. sc_data = (uint16_t *)sc;
  548. for (i = 0; i < (sizeof(*sc)); i += 2)
  549. printk("\n\t0x%.4x", sc_data[i]);
  550. printk("\n");
  551. }
  552. #endif
  553. if (!have_seeprom) {
  554. if (bootverbose)
  555. printk("%s: No SEEPROM available.\n", ahd_name(ahd));
  556. ahd->flags |= AHD_USEDEFAULTS;
  557. error = ahd_default_config(ahd);
  558. adapter_control = CFAUTOTERM|CFSEAUTOTERM;
  559. kfree(ahd->seep_config);
  560. ahd->seep_config = NULL;
  561. } else {
  562. error = ahd_parse_cfgdata(ahd, sc);
  563. adapter_control = sc->adapter_control;
  564. }
  565. if (error != 0)
  566. return (error);
  567. ahd_configure_termination(ahd, adapter_control);
  568. return (0);
  569. }
  570. static void
  571. ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
  572. {
  573. int error;
  574. u_int sxfrctl1;
  575. uint8_t termctl;
  576. uint32_t devconfig;
  577. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  578. devconfig &= ~STPWLEVEL;
  579. if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
  580. devconfig |= STPWLEVEL;
  581. if (bootverbose)
  582. printk("%s: STPWLEVEL is %s\n",
  583. ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
  584. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG, devconfig, /*bytes*/4);
  585. /* Make sure current sensing is off. */
  586. if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
  587. (void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
  588. }
  589. /*
  590. * Read to sense. Write to set.
  591. */
  592. error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
  593. if ((adapter_control & CFAUTOTERM) == 0) {
  594. if (bootverbose)
  595. printk("%s: Manual Primary Termination\n",
  596. ahd_name(ahd));
  597. termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
  598. if ((adapter_control & CFSTERM) != 0)
  599. termctl |= FLX_TERMCTL_ENPRILOW;
  600. if ((adapter_control & CFWSTERM) != 0)
  601. termctl |= FLX_TERMCTL_ENPRIHIGH;
  602. } else if (error != 0) {
  603. printk("%s: Primary Auto-Term Sensing failed! "
  604. "Using Defaults.\n", ahd_name(ahd));
  605. termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
  606. }
  607. if ((adapter_control & CFSEAUTOTERM) == 0) {
  608. if (bootverbose)
  609. printk("%s: Manual Secondary Termination\n",
  610. ahd_name(ahd));
  611. termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
  612. if ((adapter_control & CFSELOWTERM) != 0)
  613. termctl |= FLX_TERMCTL_ENSECLOW;
  614. if ((adapter_control & CFSEHIGHTERM) != 0)
  615. termctl |= FLX_TERMCTL_ENSECHIGH;
  616. } else if (error != 0) {
  617. printk("%s: Secondary Auto-Term Sensing failed! "
  618. "Using Defaults.\n", ahd_name(ahd));
  619. termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
  620. }
  621. /*
  622. * Now set the termination based on what we found.
  623. */
  624. sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
  625. ahd->flags &= ~AHD_TERM_ENB_A;
  626. if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
  627. ahd->flags |= AHD_TERM_ENB_A;
  628. sxfrctl1 |= STPWEN;
  629. }
  630. /* Must set the latch once in order to be effective. */
  631. ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
  632. ahd_outb(ahd, SXFRCTL1, sxfrctl1);
  633. error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
  634. if (error != 0) {
  635. printk("%s: Unable to set termination settings!\n",
  636. ahd_name(ahd));
  637. } else if (bootverbose) {
  638. printk("%s: Primary High byte termination %sabled\n",
  639. ahd_name(ahd),
  640. (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
  641. printk("%s: Primary Low byte termination %sabled\n",
  642. ahd_name(ahd),
  643. (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
  644. printk("%s: Secondary High byte termination %sabled\n",
  645. ahd_name(ahd),
  646. (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
  647. printk("%s: Secondary Low byte termination %sabled\n",
  648. ahd_name(ahd),
  649. (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
  650. }
  651. return;
  652. }
  653. #define DPE 0x80
  654. #define SSE 0x40
  655. #define RMA 0x20
  656. #define RTA 0x10
  657. #define STA 0x08
  658. #define DPR 0x01
  659. static const char *split_status_source[] =
  660. {
  661. "DFF0",
  662. "DFF1",
  663. "OVLY",
  664. "CMC",
  665. };
  666. static const char *pci_status_source[] =
  667. {
  668. "DFF0",
  669. "DFF1",
  670. "SG",
  671. "CMC",
  672. "OVLY",
  673. "NONE",
  674. "MSI",
  675. "TARG"
  676. };
  677. static const char *split_status_strings[] =
  678. {
  679. "%s: Received split response in %s.\n",
  680. "%s: Received split completion error message in %s\n",
  681. "%s: Receive overrun in %s\n",
  682. "%s: Count not complete in %s\n",
  683. "%s: Split completion data bucket in %s\n",
  684. "%s: Split completion address error in %s\n",
  685. "%s: Split completion byte count error in %s\n",
  686. "%s: Signaled Target-abort to early terminate a split in %s\n"
  687. };
  688. static const char *pci_status_strings[] =
  689. {
  690. "%s: Data Parity Error has been reported via PERR# in %s\n",
  691. "%s: Target initial wait state error in %s\n",
  692. "%s: Split completion read data parity error in %s\n",
  693. "%s: Split completion address attribute parity error in %s\n",
  694. "%s: Received a Target Abort in %s\n",
  695. "%s: Received a Master Abort in %s\n",
  696. "%s: Signal System Error Detected in %s\n",
  697. "%s: Address or Write Phase Parity Error Detected in %s.\n"
  698. };
  699. static void
  700. ahd_pci_intr(struct ahd_softc *ahd)
  701. {
  702. uint8_t pci_status[8];
  703. ahd_mode_state saved_modes;
  704. u_int pci_status1;
  705. u_int intstat;
  706. u_int i;
  707. u_int reg;
  708. intstat = ahd_inb(ahd, INTSTAT);
  709. if ((intstat & SPLTINT) != 0)
  710. ahd_pci_split_intr(ahd, intstat);
  711. if ((intstat & PCIINT) == 0)
  712. return;
  713. printk("%s: PCI error Interrupt\n", ahd_name(ahd));
  714. saved_modes = ahd_save_modes(ahd);
  715. ahd_dump_card_state(ahd);
  716. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  717. for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
  718. if (i == 5)
  719. continue;
  720. pci_status[i] = ahd_inb(ahd, reg);
  721. /* Clear latched errors. So our interrupt deasserts. */
  722. ahd_outb(ahd, reg, pci_status[i]);
  723. }
  724. for (i = 0; i < 8; i++) {
  725. u_int bit;
  726. if (i == 5)
  727. continue;
  728. for (bit = 0; bit < 8; bit++) {
  729. if ((pci_status[i] & (0x1 << bit)) != 0) {
  730. const char *s;
  731. s = pci_status_strings[bit];
  732. if (i == 7/*TARG*/ && bit == 3)
  733. s = "%s: Signaled Target Abort\n";
  734. printk(s, ahd_name(ahd), pci_status_source[i]);
  735. }
  736. }
  737. }
  738. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  739. PCIR_STATUS + 1, /*bytes*/1);
  740. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  741. pci_status1, /*bytes*/1);
  742. ahd_restore_modes(ahd, saved_modes);
  743. ahd_outb(ahd, CLRINT, CLRPCIINT);
  744. ahd_unpause(ahd);
  745. }
  746. static void
  747. ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
  748. {
  749. uint8_t split_status[4];
  750. uint8_t split_status1[4];
  751. uint8_t sg_split_status[2];
  752. uint8_t sg_split_status1[2];
  753. ahd_mode_state saved_modes;
  754. u_int i;
  755. uint16_t pcix_status;
  756. /*
  757. * Check for splits in all modes. Modes 0 and 1
  758. * additionally have SG engine splits to look at.
  759. */
  760. pcix_status = ahd_pci_read_config(ahd->dev_softc, PCIXR_STATUS,
  761. /*bytes*/2);
  762. printk("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
  763. ahd_name(ahd), pcix_status);
  764. saved_modes = ahd_save_modes(ahd);
  765. for (i = 0; i < 4; i++) {
  766. ahd_set_modes(ahd, i, i);
  767. split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
  768. split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
  769. /* Clear latched errors. So our interrupt deasserts. */
  770. ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
  771. ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
  772. if (i > 1)
  773. continue;
  774. sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
  775. sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
  776. /* Clear latched errors. So our interrupt deasserts. */
  777. ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
  778. ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
  779. }
  780. for (i = 0; i < 4; i++) {
  781. u_int bit;
  782. for (bit = 0; bit < 8; bit++) {
  783. if ((split_status[i] & (0x1 << bit)) != 0)
  784. printk(split_status_strings[bit], ahd_name(ahd),
  785. split_status_source[i]);
  786. if (i > 1)
  787. continue;
  788. if ((sg_split_status[i] & (0x1 << bit)) != 0)
  789. printk(split_status_strings[bit], ahd_name(ahd), "SG");
  790. }
  791. }
  792. /*
  793. * Clear PCI-X status bits.
  794. */
  795. ahd_pci_write_config(ahd->dev_softc, PCIXR_STATUS,
  796. pcix_status, /*bytes*/2);
  797. ahd_outb(ahd, CLRINT, CLRSPLTINT);
  798. ahd_restore_modes(ahd, saved_modes);
  799. }
  800. static int
  801. ahd_aic7901_setup(struct ahd_softc *ahd)
  802. {
  803. ahd->chip = AHD_AIC7901;
  804. ahd->features = AHD_AIC7901_FE;
  805. return (ahd_aic790X_setup(ahd));
  806. }
  807. static int
  808. ahd_aic7901A_setup(struct ahd_softc *ahd)
  809. {
  810. ahd->chip = AHD_AIC7901A;
  811. ahd->features = AHD_AIC7901A_FE;
  812. return (ahd_aic790X_setup(ahd));
  813. }
  814. static int
  815. ahd_aic7902_setup(struct ahd_softc *ahd)
  816. {
  817. ahd->chip = AHD_AIC7902;
  818. ahd->features = AHD_AIC7902_FE;
  819. return (ahd_aic790X_setup(ahd));
  820. }
  821. static int
  822. ahd_aic790X_setup(struct ahd_softc *ahd)
  823. {
  824. ahd_dev_softc_t pci;
  825. u_int rev;
  826. pci = ahd->dev_softc;
  827. rev = ahd_pci_read_config(pci, PCIR_REVID, /*bytes*/1);
  828. if (rev < ID_AIC7902_PCI_REV_A4) {
  829. printk("%s: Unable to attach to unsupported chip revision %d\n",
  830. ahd_name(ahd), rev);
  831. ahd_pci_write_config(pci, PCIR_COMMAND, 0, /*bytes*/2);
  832. return (ENXIO);
  833. }
  834. ahd->channel = ahd_get_pci_function(pci) + 'A';
  835. if (rev < ID_AIC7902_PCI_REV_B0) {
  836. /*
  837. * Enable A series workarounds.
  838. */
  839. ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
  840. | AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
  841. | AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
  842. | AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
  843. | AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
  844. | AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
  845. | AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
  846. | AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
  847. | AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
  848. | AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
  849. | AHD_FAINT_LED_BUG;
  850. /*
  851. * IO Cell parameter setup.
  852. */
  853. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  854. if ((ahd->flags & AHD_HP_BOARD) == 0)
  855. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
  856. } else {
  857. /* This is revision B and newer. */
  858. extern uint32_t aic79xx_slowcrc;
  859. u_int devconfig1;
  860. ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
  861. | AHD_NEW_DFCNTRL_OPTS|AHD_FAST_CDB_DELIVERY
  862. | AHD_BUSFREEREV_BUG;
  863. ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
  864. /* If the user requested that the SLOWCRC bit to be set. */
  865. if (aic79xx_slowcrc)
  866. ahd->features |= AHD_AIC79XXB_SLOWCRC;
  867. /*
  868. * Some issues have been resolved in the 7901B.
  869. */
  870. if ((ahd->features & AHD_MULTI_FUNC) != 0)
  871. ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
  872. /*
  873. * IO Cell parameter setup.
  874. */
  875. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  876. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
  877. AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
  878. /*
  879. * Set the PREQDIS bit for H2B which disables some workaround
  880. * that doesn't work on regular PCI busses.
  881. * XXX - Find out exactly what this does from the hardware
  882. * folks!
  883. */
  884. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  885. ahd_pci_write_config(pci, DEVCONFIG1,
  886. devconfig1|PREQDIS, /*bytes*/1);
  887. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  888. }
  889. return (0);
  890. }