tsi721.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /*
  2. * Tsi721 PCIExpress-to-SRIO bridge definitions
  3. *
  4. * Copyright 2011, Integrated Device Technology, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc., 59
  18. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #ifndef __TSI721_H
  21. #define __TSI721_H
  22. #define DRV_NAME "tsi721"
  23. #define DEFAULT_HOPCOUNT 0xff
  24. #define DEFAULT_DESTID 0xff
  25. /* PCI device ID */
  26. #define PCI_DEVICE_ID_TSI721 0x80ab
  27. #define BAR_0 0
  28. #define BAR_1 1
  29. #define BAR_2 2
  30. #define BAR_4 4
  31. #define TSI721_PC2SR_BARS 2
  32. #define TSI721_PC2SR_WINS 8
  33. #define TSI721_PC2SR_ZONES 8
  34. #define TSI721_MAINT_WIN 0 /* Window for outbound maintenance requests */
  35. #define IDB_QUEUE 0 /* Inbound Doorbell Queue to use */
  36. #define IDB_QSIZE 512 /* Inbound Doorbell Queue size */
  37. /* Memory space sizes */
  38. #define TSI721_REG_SPACE_SIZE (512 * 1024) /* 512K */
  39. #define TSI721_DB_WIN_SIZE (16 * 1024 * 1024) /* 16MB */
  40. #define RIO_TT_CODE_8 0x00000000
  41. #define RIO_TT_CODE_16 0x00000001
  42. #define TSI721_DMA_MAXCH 8
  43. #define TSI721_DMA_MINSTSSZ 32
  44. #define TSI721_DMA_STSBLKSZ 8
  45. #define TSI721_SRIO_MAXCH 8
  46. #define DBELL_SID(buf) (((u8)buf[2] << 8) | (u8)buf[3])
  47. #define DBELL_TID(buf) (((u8)buf[4] << 8) | (u8)buf[5])
  48. #define DBELL_INF(buf) (((u8)buf[0] << 8) | (u8)buf[1])
  49. #define TSI721_RIO_PW_MSG_SIZE 16 /* Tsi721 saves only 16 bytes of PW msg */
  50. /* Register definitions */
  51. /*
  52. * Registers in PCIe configuration space
  53. */
  54. #define TSI721_PCIECFG_MSIXTBL 0x0a4
  55. #define TSI721_MSIXTBL_OFFSET 0x2c000
  56. #define TSI721_PCIECFG_MSIXPBA 0x0a8
  57. #define TSI721_MSIXPBA_OFFSET 0x2a000
  58. #define TSI721_PCIECFG_EPCTL 0x400
  59. /*
  60. * Event Management Registers
  61. */
  62. #define TSI721_RIO_EM_INT_STAT 0x10910
  63. #define TSI721_RIO_EM_INT_STAT_PW_RX 0x00010000
  64. #define TSI721_RIO_EM_INT_ENABLE 0x10914
  65. #define TSI721_RIO_EM_INT_ENABLE_PW_RX 0x00010000
  66. #define TSI721_RIO_EM_DEV_INT_EN 0x10930
  67. #define TSI721_RIO_EM_DEV_INT_EN_INT 0x00000001
  68. /*
  69. * Port-Write Block Registers
  70. */
  71. #define TSI721_RIO_PW_CTL 0x10a04
  72. #define TSI721_RIO_PW_CTL_PW_TIMER 0xf0000000
  73. #define TSI721_RIO_PW_CTL_PWT_DIS (0 << 28)
  74. #define TSI721_RIO_PW_CTL_PWT_103 (1 << 28)
  75. #define TSI721_RIO_PW_CTL_PWT_205 (1 << 29)
  76. #define TSI721_RIO_PW_CTL_PWT_410 (1 << 30)
  77. #define TSI721_RIO_PW_CTL_PWT_820 (1 << 31)
  78. #define TSI721_RIO_PW_CTL_PWC_MODE 0x01000000
  79. #define TSI721_RIO_PW_CTL_PWC_CONT 0x00000000
  80. #define TSI721_RIO_PW_CTL_PWC_REL 0x01000000
  81. #define TSI721_RIO_PW_RX_STAT 0x10a10
  82. #define TSI721_RIO_PW_RX_STAT_WR_SIZE 0x0000f000
  83. #define TSI_RIO_PW_RX_STAT_WDPTR 0x00000100
  84. #define TSI721_RIO_PW_RX_STAT_PW_SHORT 0x00000008
  85. #define TSI721_RIO_PW_RX_STAT_PW_TRUNC 0x00000004
  86. #define TSI721_RIO_PW_RX_STAT_PW_DISC 0x00000002
  87. #define TSI721_RIO_PW_RX_STAT_PW_VAL 0x00000001
  88. #define TSI721_RIO_PW_RX_CAPT(x) (0x10a20 + (x)*4)
  89. /*
  90. * Inbound Doorbells
  91. */
  92. #define TSI721_IDB_ENTRY_SIZE 64
  93. #define TSI721_IDQ_CTL(x) (0x20000 + (x) * 0x1000)
  94. #define TSI721_IDQ_SUSPEND 0x00000002
  95. #define TSI721_IDQ_INIT 0x00000001
  96. #define TSI721_IDQ_STS(x) (0x20004 + (x) * 0x1000)
  97. #define TSI721_IDQ_RUN 0x00200000
  98. #define TSI721_IDQ_MASK(x) (0x20008 + (x) * 0x1000)
  99. #define TSI721_IDQ_MASK_MASK 0xffff0000
  100. #define TSI721_IDQ_MASK_PATT 0x0000ffff
  101. #define TSI721_IDQ_RP(x) (0x2000c + (x) * 0x1000)
  102. #define TSI721_IDQ_RP_PTR 0x0007ffff
  103. #define TSI721_IDQ_WP(x) (0x20010 + (x) * 0x1000)
  104. #define TSI721_IDQ_WP_PTR 0x0007ffff
  105. #define TSI721_IDQ_BASEL(x) (0x20014 + (x) * 0x1000)
  106. #define TSI721_IDQ_BASEL_ADDR 0xffffffc0
  107. #define TSI721_IDQ_BASEU(x) (0x20018 + (x) * 0x1000)
  108. #define TSI721_IDQ_SIZE(x) (0x2001c + (x) * 0x1000)
  109. #define TSI721_IDQ_SIZE_VAL(size) (__fls(size) - 4)
  110. #define TSI721_IDQ_SIZE_MIN 512
  111. #define TSI721_IDQ_SIZE_MAX (512 * 1024)
  112. #define TSI721_SR_CHINT(x) (0x20040 + (x) * 0x1000)
  113. #define TSI721_SR_CHINTE(x) (0x20044 + (x) * 0x1000)
  114. #define TSI721_SR_CHINTSET(x) (0x20048 + (x) * 0x1000)
  115. #define TSI721_SR_CHINT_ODBOK 0x00000020
  116. #define TSI721_SR_CHINT_IDBQRCV 0x00000010
  117. #define TSI721_SR_CHINT_SUSP 0x00000008
  118. #define TSI721_SR_CHINT_ODBTO 0x00000004
  119. #define TSI721_SR_CHINT_ODBRTRY 0x00000002
  120. #define TSI721_SR_CHINT_ODBERR 0x00000001
  121. #define TSI721_SR_CHINT_ALL 0x0000003f
  122. #define TSI721_IBWIN_NUM 8
  123. #define TSI721_IBWIN_LB(x) (0x29000 + (x) * 0x20)
  124. #define TSI721_IBWIN_LB_BA 0xfffff000
  125. #define TSI721_IBWIN_LB_WEN 0x00000001
  126. #define TSI721_IBWIN_UB(x) (0x29004 + (x) * 0x20)
  127. #define TSI721_IBWIN_SZ(x) (0x29008 + (x) * 0x20)
  128. #define TSI721_IBWIN_SZ_SIZE 0x00001f00
  129. #define TSI721_IBWIN_SIZE(size) (__fls(size) - 12)
  130. #define TSI721_IBWIN_TLA(x) (0x2900c + (x) * 0x20)
  131. #define TSI721_IBWIN_TLA_ADD 0xfffff000
  132. #define TSI721_IBWIN_TUA(x) (0x29010 + (x) * 0x20)
  133. #define TSI721_SR2PC_GEN_INTE 0x29800
  134. #define TSI721_SR2PC_PWE 0x29804
  135. #define TSI721_SR2PC_GEN_INT 0x29808
  136. #define TSI721_DEV_INTE 0x29840
  137. #define TSI721_DEV_INT 0x29844
  138. #define TSI721_DEV_INTSET 0x29848
  139. #define TSI721_DEV_INT_BDMA_CH 0x00002000
  140. #define TSI721_DEV_INT_BDMA_NCH 0x00001000
  141. #define TSI721_DEV_INT_SMSG_CH 0x00000800
  142. #define TSI721_DEV_INT_SMSG_NCH 0x00000400
  143. #define TSI721_DEV_INT_SR2PC_CH 0x00000200
  144. #define TSI721_DEV_INT_SRIO 0x00000020
  145. #define TSI721_DEV_CHAN_INTE 0x2984c
  146. #define TSI721_DEV_CHAN_INT 0x29850
  147. #define TSI721_INT_SR2PC_CHAN_M 0xff000000
  148. #define TSI721_INT_SR2PC_CHAN(x) (1 << (24 + (x)))
  149. #define TSI721_INT_IMSG_CHAN_M 0x00ff0000
  150. #define TSI721_INT_IMSG_CHAN(x) (1 << (16 + (x)))
  151. #define TSI721_INT_OMSG_CHAN_M 0x0000ff00
  152. #define TSI721_INT_OMSG_CHAN(x) (1 << (8 + (x)))
  153. #define TSI721_INT_BDMA_CHAN_M 0x000000ff
  154. #define TSI721_INT_BDMA_CHAN(x) (1 << (x))
  155. /*
  156. * PC2SR block registers
  157. */
  158. #define TSI721_OBWIN_NUM TSI721_PC2SR_WINS
  159. #define TSI721_OBWINLB(x) (0x40000 + (x) * 0x20)
  160. #define TSI721_OBWINLB_BA 0xffff8000
  161. #define TSI721_OBWINLB_WEN 0x00000001
  162. #define TSI721_OBWINUB(x) (0x40004 + (x) * 0x20)
  163. #define TSI721_OBWINSZ(x) (0x40008 + (x) * 0x20)
  164. #define TSI721_OBWINSZ_SIZE 0x00001f00
  165. #define TSI721_OBWIN_SIZE(size) (__fls(size) - 15)
  166. #define TSI721_ZONE_SEL 0x41300
  167. #define TSI721_ZONE_SEL_RD_WRB 0x00020000
  168. #define TSI721_ZONE_SEL_GO 0x00010000
  169. #define TSI721_ZONE_SEL_WIN 0x00000038
  170. #define TSI721_ZONE_SEL_ZONE 0x00000007
  171. #define TSI721_LUT_DATA0 0x41304
  172. #define TSI721_LUT_DATA0_ADD 0xfffff000
  173. #define TSI721_LUT_DATA0_RDTYPE 0x00000f00
  174. #define TSI721_LUT_DATA0_NREAD 0x00000100
  175. #define TSI721_LUT_DATA0_MNTRD 0x00000200
  176. #define TSI721_LUT_DATA0_RDCRF 0x00000020
  177. #define TSI721_LUT_DATA0_WRCRF 0x00000010
  178. #define TSI721_LUT_DATA0_WRTYPE 0x0000000f
  179. #define TSI721_LUT_DATA0_NWR 0x00000001
  180. #define TSI721_LUT_DATA0_MNTWR 0x00000002
  181. #define TSI721_LUT_DATA0_NWR_R 0x00000004
  182. #define TSI721_LUT_DATA1 0x41308
  183. #define TSI721_LUT_DATA2 0x4130c
  184. #define TSI721_LUT_DATA2_HC 0xff000000
  185. #define TSI721_LUT_DATA2_ADD65 0x000c0000
  186. #define TSI721_LUT_DATA2_TT 0x00030000
  187. #define TSI721_LUT_DATA2_DSTID 0x0000ffff
  188. #define TSI721_PC2SR_INTE 0x41310
  189. #define TSI721_DEVCTL 0x48004
  190. #define TSI721_DEVCTL_SRBOOT_CMPL 0x00000004
  191. #define TSI721_I2C_INT_ENABLE 0x49120
  192. /*
  193. * Block DMA Engine Registers
  194. * x = 0..7
  195. */
  196. #define TSI721_DMAC_BASE(x) (0x51000 + (x) * 0x1000)
  197. #define TSI721_DMAC_DWRCNT 0x000
  198. #define TSI721_DMAC_DRDCNT 0x004
  199. #define TSI721_DMAC_CTL 0x008
  200. #define TSI721_DMAC_CTL_SUSP 0x00000002
  201. #define TSI721_DMAC_CTL_INIT 0x00000001
  202. #define TSI721_DMAC_INT 0x00c
  203. #define TSI721_DMAC_INT_STFULL 0x00000010
  204. #define TSI721_DMAC_INT_DONE 0x00000008
  205. #define TSI721_DMAC_INT_SUSP 0x00000004
  206. #define TSI721_DMAC_INT_ERR 0x00000002
  207. #define TSI721_DMAC_INT_IOFDONE 0x00000001
  208. #define TSI721_DMAC_INT_ALL 0x0000001f
  209. #define TSI721_DMAC_INTSET 0x010
  210. #define TSI721_DMAC_STS 0x014
  211. #define TSI721_DMAC_STS_ABORT 0x00400000
  212. #define TSI721_DMAC_STS_RUN 0x00200000
  213. #define TSI721_DMAC_STS_CS 0x001f0000
  214. #define TSI721_DMAC_INTE 0x018
  215. #define TSI721_DMAC_DPTRL 0x024
  216. #define TSI721_DMAC_DPTRL_MASK 0xffffffe0
  217. #define TSI721_DMAC_DPTRH 0x028
  218. #define TSI721_DMAC_DSBL 0x02c
  219. #define TSI721_DMAC_DSBL_MASK 0xffffffc0
  220. #define TSI721_DMAC_DSBH 0x030
  221. #define TSI721_DMAC_DSSZ 0x034
  222. #define TSI721_DMAC_DSSZ_SIZE_M 0x0000000f
  223. #define TSI721_DMAC_DSSZ_SIZE(size) (__fls(size) - 4)
  224. #define TSI721_DMAC_DSRP 0x038
  225. #define TSI721_DMAC_DSRP_MASK 0x0007ffff
  226. #define TSI721_DMAC_DSWP 0x03c
  227. #define TSI721_DMAC_DSWP_MASK 0x0007ffff
  228. #define TSI721_BDMA_INTE 0x5f000
  229. /*
  230. * Messaging definitions
  231. */
  232. #define TSI721_MSG_BUFFER_SIZE RIO_MAX_MSG_SIZE
  233. #define TSI721_MSG_MAX_SIZE RIO_MAX_MSG_SIZE
  234. #define TSI721_IMSG_MAXCH 8
  235. #define TSI721_IMSG_CHNUM TSI721_IMSG_MAXCH
  236. #define TSI721_IMSGD_MIN_RING_SIZE 32
  237. #define TSI721_IMSGD_RING_SIZE 512
  238. #define TSI721_OMSG_CHNUM 4 /* One channel per MBOX */
  239. #define TSI721_OMSGD_MIN_RING_SIZE 32
  240. #define TSI721_OMSGD_RING_SIZE 512
  241. /*
  242. * Outbound Messaging Engine Registers
  243. * x = 0..7
  244. */
  245. #define TSI721_OBDMAC_DWRCNT(x) (0x61000 + (x) * 0x1000)
  246. #define TSI721_OBDMAC_DRDCNT(x) (0x61004 + (x) * 0x1000)
  247. #define TSI721_OBDMAC_CTL(x) (0x61008 + (x) * 0x1000)
  248. #define TSI721_OBDMAC_CTL_MASK 0x00000007
  249. #define TSI721_OBDMAC_CTL_RETRY_THR 0x00000004
  250. #define TSI721_OBDMAC_CTL_SUSPEND 0x00000002
  251. #define TSI721_OBDMAC_CTL_INIT 0x00000001
  252. #define TSI721_OBDMAC_INT(x) (0x6100c + (x) * 0x1000)
  253. #define TSI721_OBDMAC_INTSET(x) (0x61010 + (x) * 0x1000)
  254. #define TSI721_OBDMAC_INTE(x) (0x61018 + (x) * 0x1000)
  255. #define TSI721_OBDMAC_INT_MASK 0x0000001F
  256. #define TSI721_OBDMAC_INT_ST_FULL 0x00000010
  257. #define TSI721_OBDMAC_INT_DONE 0x00000008
  258. #define TSI721_OBDMAC_INT_SUSPENDED 0x00000004
  259. #define TSI721_OBDMAC_INT_ERROR 0x00000002
  260. #define TSI721_OBDMAC_INT_IOF_DONE 0x00000001
  261. #define TSI721_OBDMAC_INT_ALL TSI721_OBDMAC_INT_MASK
  262. #define TSI721_OBDMAC_STS(x) (0x61014 + (x) * 0x1000)
  263. #define TSI721_OBDMAC_STS_MASK 0x007f0000
  264. #define TSI721_OBDMAC_STS_ABORT 0x00400000
  265. #define TSI721_OBDMAC_STS_RUN 0x00200000
  266. #define TSI721_OBDMAC_STS_CS 0x001f0000
  267. #define TSI721_OBDMAC_PWE(x) (0x6101c + (x) * 0x1000)
  268. #define TSI721_OBDMAC_PWE_MASK 0x00000002
  269. #define TSI721_OBDMAC_PWE_ERROR_EN 0x00000002
  270. #define TSI721_OBDMAC_DPTRL(x) (0x61020 + (x) * 0x1000)
  271. #define TSI721_OBDMAC_DPTRL_MASK 0xfffffff0
  272. #define TSI721_OBDMAC_DPTRH(x) (0x61024 + (x) * 0x1000)
  273. #define TSI721_OBDMAC_DPTRH_MASK 0xffffffff
  274. #define TSI721_OBDMAC_DSBL(x) (0x61040 + (x) * 0x1000)
  275. #define TSI721_OBDMAC_DSBL_MASK 0xffffffc0
  276. #define TSI721_OBDMAC_DSBH(x) (0x61044 + (x) * 0x1000)
  277. #define TSI721_OBDMAC_DSBH_MASK 0xffffffff
  278. #define TSI721_OBDMAC_DSSZ(x) (0x61048 + (x) * 0x1000)
  279. #define TSI721_OBDMAC_DSSZ_MASK 0x0000000f
  280. #define TSI721_OBDMAC_DSRP(x) (0x6104c + (x) * 0x1000)
  281. #define TSI721_OBDMAC_DSRP_MASK 0x0007ffff
  282. #define TSI721_OBDMAC_DSWP(x) (0x61050 + (x) * 0x1000)
  283. #define TSI721_OBDMAC_DSWP_MASK 0x0007ffff
  284. #define TSI721_RQRPTO 0x60010
  285. #define TSI721_RQRPTO_MASK 0x00ffffff
  286. #define TSI721_RQRPTO_VAL 400 /* Response TO value */
  287. /*
  288. * Inbound Messaging Engine Registers
  289. * x = 0..7
  290. */
  291. #define TSI721_IB_DEVID_GLOBAL 0xffff
  292. #define TSI721_IBDMAC_FQBL(x) (0x61200 + (x) * 0x1000)
  293. #define TSI721_IBDMAC_FQBL_MASK 0xffffffc0
  294. #define TSI721_IBDMAC_FQBH(x) (0x61204 + (x) * 0x1000)
  295. #define TSI721_IBDMAC_FQBH_MASK 0xffffffff
  296. #define TSI721_IBDMAC_FQSZ_ENTRY_INX TSI721_IMSGD_RING_SIZE
  297. #define TSI721_IBDMAC_FQSZ(x) (0x61208 + (x) * 0x1000)
  298. #define TSI721_IBDMAC_FQSZ_MASK 0x0000000f
  299. #define TSI721_IBDMAC_FQRP(x) (0x6120c + (x) * 0x1000)
  300. #define TSI721_IBDMAC_FQRP_MASK 0x0007ffff
  301. #define TSI721_IBDMAC_FQWP(x) (0x61210 + (x) * 0x1000)
  302. #define TSI721_IBDMAC_FQWP_MASK 0x0007ffff
  303. #define TSI721_IBDMAC_FQTH(x) (0x61214 + (x) * 0x1000)
  304. #define TSI721_IBDMAC_FQTH_MASK 0x0007ffff
  305. #define TSI721_IB_DEVID 0x60020
  306. #define TSI721_IB_DEVID_MASK 0x0000ffff
  307. #define TSI721_IBDMAC_CTL(x) (0x61240 + (x) * 0x1000)
  308. #define TSI721_IBDMAC_CTL_MASK 0x00000003
  309. #define TSI721_IBDMAC_CTL_SUSPEND 0x00000002
  310. #define TSI721_IBDMAC_CTL_INIT 0x00000001
  311. #define TSI721_IBDMAC_STS(x) (0x61244 + (x) * 0x1000)
  312. #define TSI721_IBDMAC_STS_MASK 0x007f0000
  313. #define TSI721_IBSMAC_STS_ABORT 0x00400000
  314. #define TSI721_IBSMAC_STS_RUN 0x00200000
  315. #define TSI721_IBSMAC_STS_CS 0x001f0000
  316. #define TSI721_IBDMAC_INT(x) (0x61248 + (x) * 0x1000)
  317. #define TSI721_IBDMAC_INTSET(x) (0x6124c + (x) * 0x1000)
  318. #define TSI721_IBDMAC_INTE(x) (0x61250 + (x) * 0x1000)
  319. #define TSI721_IBDMAC_INT_MASK 0x0000100f
  320. #define TSI721_IBDMAC_INT_SRTO 0x00001000
  321. #define TSI721_IBDMAC_INT_SUSPENDED 0x00000008
  322. #define TSI721_IBDMAC_INT_PC_ERROR 0x00000004
  323. #define TSI721_IBDMAC_INT_FQ_LOW 0x00000002
  324. #define TSI721_IBDMAC_INT_DQ_RCV 0x00000001
  325. #define TSI721_IBDMAC_INT_ALL TSI721_IBDMAC_INT_MASK
  326. #define TSI721_IBDMAC_PWE(x) (0x61254 + (x) * 0x1000)
  327. #define TSI721_IBDMAC_PWE_MASK 0x00001700
  328. #define TSI721_IBDMAC_PWE_SRTO 0x00001000
  329. #define TSI721_IBDMAC_PWE_ILL_FMT 0x00000400
  330. #define TSI721_IBDMAC_PWE_ILL_DEC 0x00000200
  331. #define TSI721_IBDMAC_PWE_IMP_SP 0x00000100
  332. #define TSI721_IBDMAC_DQBL(x) (0x61300 + (x) * 0x1000)
  333. #define TSI721_IBDMAC_DQBL_MASK 0xffffffc0
  334. #define TSI721_IBDMAC_DQBL_ADDR 0xffffffc0
  335. #define TSI721_IBDMAC_DQBH(x) (0x61304 + (x) * 0x1000)
  336. #define TSI721_IBDMAC_DQBH_MASK 0xffffffff
  337. #define TSI721_IBDMAC_DQRP(x) (0x61308 + (x) * 0x1000)
  338. #define TSI721_IBDMAC_DQRP_MASK 0x0007ffff
  339. #define TSI721_IBDMAC_DQWR(x) (0x6130c + (x) * 0x1000)
  340. #define TSI721_IBDMAC_DQWR_MASK 0x0007ffff
  341. #define TSI721_IBDMAC_DQSZ(x) (0x61314 + (x) * 0x1000)
  342. #define TSI721_IBDMAC_DQSZ_MASK 0x0000000f
  343. /*
  344. * Messaging Engine Interrupts
  345. */
  346. #define TSI721_SMSG_PWE 0x6a004
  347. #define TSI721_SMSG_INTE 0x6a000
  348. #define TSI721_SMSG_INT 0x6a008
  349. #define TSI721_SMSG_INTSET 0x6a010
  350. #define TSI721_SMSG_INT_MASK 0x0086ffff
  351. #define TSI721_SMSG_INT_UNS_RSP 0x00800000
  352. #define TSI721_SMSG_INT_ECC_NCOR 0x00040000
  353. #define TSI721_SMSG_INT_ECC_COR 0x00020000
  354. #define TSI721_SMSG_INT_ECC_NCOR_CH 0x0000ff00
  355. #define TSI721_SMSG_INT_ECC_COR_CH 0x000000ff
  356. #define TSI721_SMSG_ECC_LOG 0x6a014
  357. #define TSI721_SMSG_ECC_LOG_MASK 0x00070007
  358. #define TSI721_SMSG_ECC_LOG_ECC_NCOR_M 0x00070000
  359. #define TSI721_SMSG_ECC_LOG_ECC_COR_M 0x00000007
  360. #define TSI721_RETRY_GEN_CNT 0x6a100
  361. #define TSI721_RETRY_GEN_CNT_MASK 0xffffffff
  362. #define TSI721_RETRY_RX_CNT 0x6a104
  363. #define TSI721_RETRY_RX_CNT_MASK 0xffffffff
  364. #define TSI721_SMSG_ECC_COR_LOG(x) (0x6a300 + (x) * 4)
  365. #define TSI721_SMSG_ECC_COR_LOG_MASK 0x000000ff
  366. #define TSI721_SMSG_ECC_NCOR(x) (0x6a340 + (x) * 4)
  367. #define TSI721_SMSG_ECC_NCOR_MASK 0x000000ff
  368. /*
  369. * Block DMA Descriptors
  370. */
  371. struct tsi721_dma_desc {
  372. __le32 type_id;
  373. #define TSI721_DMAD_DEVID 0x0000ffff
  374. #define TSI721_DMAD_CRF 0x00010000
  375. #define TSI721_DMAD_PRIO 0x00060000
  376. #define TSI721_DMAD_RTYPE 0x00780000
  377. #define TSI721_DMAD_IOF 0x08000000
  378. #define TSI721_DMAD_DTYPE 0xe0000000
  379. __le32 bcount;
  380. #define TSI721_DMAD_BCOUNT1 0x03ffffff /* if DTYPE == 1 */
  381. #define TSI721_DMAD_BCOUNT2 0x0000000f /* if DTYPE == 2 */
  382. #define TSI721_DMAD_TT 0x0c000000
  383. #define TSI721_DMAD_RADDR0 0xc0000000
  384. union {
  385. __le32 raddr_lo; /* if DTYPE == (1 || 2) */
  386. __le32 next_lo; /* if DTYPE == 3 */
  387. };
  388. #define TSI721_DMAD_CFGOFF 0x00ffffff
  389. #define TSI721_DMAD_HOPCNT 0xff000000
  390. union {
  391. __le32 raddr_hi; /* if DTYPE == (1 || 2) */
  392. __le32 next_hi; /* if DTYPE == 3 */
  393. };
  394. union {
  395. struct { /* if DTYPE == 1 */
  396. __le32 bufptr_lo;
  397. __le32 bufptr_hi;
  398. __le32 s_dist;
  399. __le32 s_size;
  400. } t1;
  401. __le32 data[4]; /* if DTYPE == 2 */
  402. u32 reserved[4]; /* if DTYPE == 3 */
  403. };
  404. } __aligned(32);
  405. /*
  406. * Inbound Messaging Descriptor
  407. */
  408. struct tsi721_imsg_desc {
  409. __le32 type_id;
  410. #define TSI721_IMD_DEVID 0x0000ffff
  411. #define TSI721_IMD_CRF 0x00010000
  412. #define TSI721_IMD_PRIO 0x00060000
  413. #define TSI721_IMD_TT 0x00180000
  414. #define TSI721_IMD_DTYPE 0xe0000000
  415. __le32 msg_info;
  416. #define TSI721_IMD_BCOUNT 0x00000ff8
  417. #define TSI721_IMD_SSIZE 0x0000f000
  418. #define TSI721_IMD_LETER 0x00030000
  419. #define TSI721_IMD_XMBOX 0x003c0000
  420. #define TSI721_IMD_MBOX 0x00c00000
  421. #define TSI721_IMD_CS 0x78000000
  422. #define TSI721_IMD_HO 0x80000000
  423. __le32 bufptr_lo;
  424. __le32 bufptr_hi;
  425. u32 reserved[12];
  426. } __aligned(64);
  427. /*
  428. * Outbound Messaging Descriptor
  429. */
  430. struct tsi721_omsg_desc {
  431. __le32 type_id;
  432. #define TSI721_OMD_DEVID 0x0000ffff
  433. #define TSI721_OMD_CRF 0x00010000
  434. #define TSI721_OMD_PRIO 0x00060000
  435. #define TSI721_OMD_IOF 0x08000000
  436. #define TSI721_OMD_DTYPE 0xe0000000
  437. #define TSI721_OMD_RSRVD 0x17f80000
  438. __le32 msg_info;
  439. #define TSI721_OMD_BCOUNT 0x00000ff8
  440. #define TSI721_OMD_SSIZE 0x0000f000
  441. #define TSI721_OMD_LETER 0x00030000
  442. #define TSI721_OMD_XMBOX 0x003c0000
  443. #define TSI721_OMD_MBOX 0x00c00000
  444. #define TSI721_OMD_TT 0x0c000000
  445. union {
  446. __le32 bufptr_lo; /* if DTYPE == 4 */
  447. __le32 next_lo; /* if DTYPE == 5 */
  448. };
  449. union {
  450. __le32 bufptr_hi; /* if DTYPE == 4 */
  451. __le32 next_hi; /* if DTYPE == 5 */
  452. };
  453. } __aligned(16);
  454. struct tsi721_dma_sts {
  455. __le64 desc_sts[8];
  456. } __aligned(64);
  457. struct tsi721_desc_sts_fifo {
  458. union {
  459. __le64 da64;
  460. struct {
  461. __le32 lo;
  462. __le32 hi;
  463. } da32;
  464. } stat[8];
  465. } __aligned(64);
  466. /* Descriptor types for BDMA and Messaging blocks */
  467. enum dma_dtype {
  468. DTYPE1 = 1, /* Data Transfer DMA Descriptor */
  469. DTYPE2 = 2, /* Immediate Data Transfer DMA Descriptor */
  470. DTYPE3 = 3, /* Block Pointer DMA Descriptor */
  471. DTYPE4 = 4, /* Outbound Msg DMA Descriptor */
  472. DTYPE5 = 5, /* OB Messaging Block Pointer Descriptor */
  473. DTYPE6 = 6 /* Inbound Messaging Descriptor */
  474. };
  475. enum dma_rtype {
  476. NREAD = 0,
  477. LAST_NWRITE_R = 1,
  478. ALL_NWRITE = 2,
  479. ALL_NWRITE_R = 3,
  480. MAINT_RD = 4,
  481. MAINT_WR = 5
  482. };
  483. /*
  484. * mport Driver Definitions
  485. */
  486. #define TSI721_DMA_CHNUM TSI721_DMA_MAXCH
  487. #define TSI721_DMACH_MAINT 0 /* DMA channel for maint requests */
  488. #define TSI721_DMACH_MAINT_NBD 32 /* Number of BDs for maint requests */
  489. #define TSI721_DMACH_DMA 1 /* DMA channel for data transfers */
  490. #define MSG_DMA_ENTRY_INX_TO_SIZE(x) ((0x10 << (x)) & 0xFFFF0)
  491. enum tsi721_smsg_int_flag {
  492. SMSG_INT_NONE = 0x00000000,
  493. SMSG_INT_ECC_COR_CH = 0x000000ff,
  494. SMSG_INT_ECC_NCOR_CH = 0x0000ff00,
  495. SMSG_INT_ECC_COR = 0x00020000,
  496. SMSG_INT_ECC_NCOR = 0x00040000,
  497. SMSG_INT_UNS_RSP = 0x00800000,
  498. SMSG_INT_ALL = 0x0006ffff
  499. };
  500. /* Structures */
  501. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  502. #define TSI721_BDMA_MAX_BCOUNT (TSI721_DMAD_BCOUNT1 + 1)
  503. struct tsi721_tx_desc {
  504. struct dma_async_tx_descriptor txd;
  505. u16 destid;
  506. /* low 64-bits of 66-bit RIO address */
  507. u64 rio_addr;
  508. /* upper 2-bits of 66-bit RIO address */
  509. u8 rio_addr_u;
  510. enum dma_rtype rtype;
  511. struct list_head desc_node;
  512. struct scatterlist *sg;
  513. unsigned int sg_len;
  514. enum dma_status status;
  515. };
  516. struct tsi721_bdma_chan {
  517. int id;
  518. void __iomem *regs;
  519. int bd_num; /* number of HW buffer descriptors */
  520. void *bd_base; /* start of DMA descriptors */
  521. dma_addr_t bd_phys;
  522. void *sts_base; /* start of DMA BD status FIFO */
  523. dma_addr_t sts_phys;
  524. int sts_size;
  525. u32 sts_rdptr;
  526. u32 wr_count;
  527. u32 wr_count_next;
  528. struct dma_chan dchan;
  529. struct tsi721_tx_desc *tx_desc;
  530. spinlock_t lock;
  531. struct list_head active_list;
  532. struct list_head queue;
  533. struct list_head free_list;
  534. struct tasklet_struct tasklet;
  535. bool active;
  536. };
  537. #endif /* CONFIG_RAPIDIO_DMA_ENGINE */
  538. struct tsi721_bdma_maint {
  539. int ch_id; /* BDMA channel number */
  540. int bd_num; /* number of buffer descriptors */
  541. void *bd_base; /* start of DMA descriptors */
  542. dma_addr_t bd_phys;
  543. void *sts_base; /* start of DMA BD status FIFO */
  544. dma_addr_t sts_phys;
  545. int sts_size;
  546. };
  547. struct tsi721_imsg_ring {
  548. u32 size;
  549. /* VA/PA of data buffers for incoming messages */
  550. void *buf_base;
  551. dma_addr_t buf_phys;
  552. /* VA/PA of circular free buffer list */
  553. void *imfq_base;
  554. dma_addr_t imfq_phys;
  555. /* VA/PA of Inbound message descriptors */
  556. void *imd_base;
  557. dma_addr_t imd_phys;
  558. /* Inbound Queue buffer pointers */
  559. void *imq_base[TSI721_IMSGD_RING_SIZE];
  560. u32 rx_slot;
  561. void *dev_id;
  562. u32 fq_wrptr;
  563. u32 desc_rdptr;
  564. spinlock_t lock;
  565. };
  566. struct tsi721_omsg_ring {
  567. u32 size;
  568. /* VA/PA of OB Msg descriptors */
  569. void *omd_base;
  570. dma_addr_t omd_phys;
  571. /* VA/PA of OB Msg data buffers */
  572. void *omq_base[TSI721_OMSGD_RING_SIZE];
  573. dma_addr_t omq_phys[TSI721_OMSGD_RING_SIZE];
  574. /* VA/PA of OB Msg descriptor status FIFO */
  575. void *sts_base;
  576. dma_addr_t sts_phys;
  577. u32 sts_size; /* # of allocated status entries */
  578. u32 sts_rdptr;
  579. u32 tx_slot;
  580. void *dev_id;
  581. u32 wr_count;
  582. spinlock_t lock;
  583. };
  584. enum tsi721_flags {
  585. TSI721_USING_MSI = (1 << 0),
  586. TSI721_USING_MSIX = (1 << 1),
  587. TSI721_IMSGID_SET = (1 << 2),
  588. };
  589. #ifdef CONFIG_PCI_MSI
  590. /*
  591. * MSI-X Table Entries (0 ... 69)
  592. */
  593. #define TSI721_MSIX_DMACH_DONE(x) (0 + (x))
  594. #define TSI721_MSIX_DMACH_INT(x) (8 + (x))
  595. #define TSI721_MSIX_BDMA_INT 16
  596. #define TSI721_MSIX_OMSG_DONE(x) (17 + (x))
  597. #define TSI721_MSIX_OMSG_INT(x) (25 + (x))
  598. #define TSI721_MSIX_IMSG_DQ_RCV(x) (33 + (x))
  599. #define TSI721_MSIX_IMSG_INT(x) (41 + (x))
  600. #define TSI721_MSIX_MSG_INT 49
  601. #define TSI721_MSIX_SR2PC_IDBQ_RCV(x) (50 + (x))
  602. #define TSI721_MSIX_SR2PC_CH_INT(x) (58 + (x))
  603. #define TSI721_MSIX_SR2PC_INT 66
  604. #define TSI721_MSIX_PC2SR_INT 67
  605. #define TSI721_MSIX_SRIO_MAC_INT 68
  606. #define TSI721_MSIX_I2C_INT 69
  607. /* MSI-X vector and init table entry indexes */
  608. enum tsi721_msix_vect {
  609. TSI721_VECT_IDB,
  610. TSI721_VECT_PWRX, /* PW_RX is part of SRIO MAC Interrupt reporting */
  611. TSI721_VECT_OMB0_DONE,
  612. TSI721_VECT_OMB1_DONE,
  613. TSI721_VECT_OMB2_DONE,
  614. TSI721_VECT_OMB3_DONE,
  615. TSI721_VECT_OMB0_INT,
  616. TSI721_VECT_OMB1_INT,
  617. TSI721_VECT_OMB2_INT,
  618. TSI721_VECT_OMB3_INT,
  619. TSI721_VECT_IMB0_RCV,
  620. TSI721_VECT_IMB1_RCV,
  621. TSI721_VECT_IMB2_RCV,
  622. TSI721_VECT_IMB3_RCV,
  623. TSI721_VECT_IMB0_INT,
  624. TSI721_VECT_IMB1_INT,
  625. TSI721_VECT_IMB2_INT,
  626. TSI721_VECT_IMB3_INT,
  627. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  628. TSI721_VECT_DMA0_DONE,
  629. TSI721_VECT_DMA1_DONE,
  630. TSI721_VECT_DMA2_DONE,
  631. TSI721_VECT_DMA3_DONE,
  632. TSI721_VECT_DMA4_DONE,
  633. TSI721_VECT_DMA5_DONE,
  634. TSI721_VECT_DMA6_DONE,
  635. TSI721_VECT_DMA7_DONE,
  636. TSI721_VECT_DMA0_INT,
  637. TSI721_VECT_DMA1_INT,
  638. TSI721_VECT_DMA2_INT,
  639. TSI721_VECT_DMA3_INT,
  640. TSI721_VECT_DMA4_INT,
  641. TSI721_VECT_DMA5_INT,
  642. TSI721_VECT_DMA6_INT,
  643. TSI721_VECT_DMA7_INT,
  644. #endif /* CONFIG_RAPIDIO_DMA_ENGINE */
  645. TSI721_VECT_MAX
  646. };
  647. #define IRQ_DEVICE_NAME_MAX 64
  648. struct msix_irq {
  649. u16 vector;
  650. char irq_name[IRQ_DEVICE_NAME_MAX];
  651. };
  652. #endif /* CONFIG_PCI_MSI */
  653. struct tsi721_device {
  654. struct pci_dev *pdev;
  655. struct rio_mport *mport;
  656. u32 flags;
  657. void __iomem *regs;
  658. #ifdef CONFIG_PCI_MSI
  659. struct msix_irq msix[TSI721_VECT_MAX];
  660. #endif
  661. /* Doorbells */
  662. void __iomem *odb_base;
  663. void *idb_base;
  664. dma_addr_t idb_dma;
  665. struct work_struct idb_work;
  666. u32 db_discard_count;
  667. /* Inbound Port-Write */
  668. struct work_struct pw_work;
  669. struct kfifo pw_fifo;
  670. spinlock_t pw_fifo_lock;
  671. u32 pw_discard_count;
  672. /* BDMA Engine */
  673. struct tsi721_bdma_maint mdma; /* Maintenance rd/wr request channel */
  674. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  675. struct tsi721_bdma_chan bdma[TSI721_DMA_CHNUM];
  676. #endif
  677. /* Inbound Messaging */
  678. int imsg_init[TSI721_IMSG_CHNUM];
  679. struct tsi721_imsg_ring imsg_ring[TSI721_IMSG_CHNUM];
  680. /* Outbound Messaging */
  681. int omsg_init[TSI721_OMSG_CHNUM];
  682. struct tsi721_omsg_ring omsg_ring[TSI721_OMSG_CHNUM];
  683. };
  684. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  685. extern void tsi721_bdma_handler(struct tsi721_bdma_chan *bdma_chan);
  686. extern int tsi721_register_dma(struct tsi721_device *priv);
  687. #endif
  688. #endif