pwm-tegra.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * drivers/pwm/pwm-tegra.c
  3. *
  4. * Tegra pulse-width-modulation controller driver
  5. *
  6. * Copyright (c) 2010, NVIDIA Corporation.
  7. * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/pwm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #define PWM_ENABLE (1 << 31)
  32. #define PWM_DUTY_WIDTH 8
  33. #define PWM_DUTY_SHIFT 16
  34. #define PWM_SCALE_WIDTH 13
  35. #define PWM_SCALE_SHIFT 0
  36. #define NUM_PWM 4
  37. struct tegra_pwm_chip {
  38. struct pwm_chip chip;
  39. struct device *dev;
  40. struct clk *clk;
  41. void __iomem *mmio_base;
  42. };
  43. static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
  44. {
  45. return container_of(chip, struct tegra_pwm_chip, chip);
  46. }
  47. static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
  48. {
  49. return readl(chip->mmio_base + (num << 4));
  50. }
  51. static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
  52. unsigned long val)
  53. {
  54. writel(val, chip->mmio_base + (num << 4));
  55. }
  56. static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  57. int duty_ns, int period_ns)
  58. {
  59. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  60. unsigned long long c;
  61. unsigned long rate, hz;
  62. u32 val = 0;
  63. int err;
  64. /*
  65. * Convert from duty_ns / period_ns to a fixed number of duty ticks
  66. * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
  67. * nearest integer during division.
  68. */
  69. c = duty_ns * ((1 << PWM_DUTY_WIDTH) - 1) + period_ns / 2;
  70. do_div(c, period_ns);
  71. val = (u32)c << PWM_DUTY_SHIFT;
  72. /*
  73. * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
  74. * cycles at the PWM clock rate will take period_ns nanoseconds.
  75. */
  76. rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
  77. hz = NSEC_PER_SEC / period_ns;
  78. rate = (rate + (hz / 2)) / hz;
  79. /*
  80. * Since the actual PWM divider is the register's frequency divider
  81. * field minus 1, we need to decrement to get the correct value to
  82. * write to the register.
  83. */
  84. if (rate > 0)
  85. rate--;
  86. /*
  87. * Make sure that the rate will fit in the register's frequency
  88. * divider field.
  89. */
  90. if (rate >> PWM_SCALE_WIDTH)
  91. return -EINVAL;
  92. val |= rate << PWM_SCALE_SHIFT;
  93. /*
  94. * If the PWM channel is disabled, make sure to turn on the clock
  95. * before writing the register. Otherwise, keep it enabled.
  96. */
  97. if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
  98. err = clk_prepare_enable(pc->clk);
  99. if (err < 0)
  100. return err;
  101. } else
  102. val |= PWM_ENABLE;
  103. pwm_writel(pc, pwm->hwpwm, val);
  104. /*
  105. * If the PWM is not enabled, turn the clock off again to save power.
  106. */
  107. if (!test_bit(PWMF_ENABLED, &pwm->flags))
  108. clk_disable_unprepare(pc->clk);
  109. return 0;
  110. }
  111. static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  112. {
  113. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  114. int rc = 0;
  115. u32 val;
  116. rc = clk_prepare_enable(pc->clk);
  117. if (rc < 0)
  118. return rc;
  119. val = pwm_readl(pc, pwm->hwpwm);
  120. val |= PWM_ENABLE;
  121. pwm_writel(pc, pwm->hwpwm, val);
  122. return 0;
  123. }
  124. static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  125. {
  126. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  127. u32 val;
  128. val = pwm_readl(pc, pwm->hwpwm);
  129. val &= ~PWM_ENABLE;
  130. pwm_writel(pc, pwm->hwpwm, val);
  131. clk_disable_unprepare(pc->clk);
  132. }
  133. static const struct pwm_ops tegra_pwm_ops = {
  134. .config = tegra_pwm_config,
  135. .enable = tegra_pwm_enable,
  136. .disable = tegra_pwm_disable,
  137. .owner = THIS_MODULE,
  138. };
  139. static int tegra_pwm_probe(struct platform_device *pdev)
  140. {
  141. struct tegra_pwm_chip *pwm;
  142. struct resource *r;
  143. int ret;
  144. pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
  145. if (!pwm)
  146. return -ENOMEM;
  147. pwm->dev = &pdev->dev;
  148. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  149. pwm->mmio_base = devm_ioremap_resource(&pdev->dev, r);
  150. if (IS_ERR(pwm->mmio_base))
  151. return PTR_ERR(pwm->mmio_base);
  152. platform_set_drvdata(pdev, pwm);
  153. pwm->clk = devm_clk_get(&pdev->dev, NULL);
  154. if (IS_ERR(pwm->clk))
  155. return PTR_ERR(pwm->clk);
  156. pwm->chip.dev = &pdev->dev;
  157. pwm->chip.ops = &tegra_pwm_ops;
  158. pwm->chip.base = -1;
  159. pwm->chip.npwm = NUM_PWM;
  160. ret = pwmchip_add(&pwm->chip);
  161. if (ret < 0) {
  162. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  163. return ret;
  164. }
  165. return 0;
  166. }
  167. static int tegra_pwm_remove(struct platform_device *pdev)
  168. {
  169. struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
  170. int i;
  171. if (WARN_ON(!pc))
  172. return -ENODEV;
  173. for (i = 0; i < NUM_PWM; i++) {
  174. struct pwm_device *pwm = &pc->chip.pwms[i];
  175. if (!test_bit(PWMF_ENABLED, &pwm->flags))
  176. if (clk_prepare_enable(pc->clk) < 0)
  177. continue;
  178. pwm_writel(pc, i, 0);
  179. clk_disable_unprepare(pc->clk);
  180. }
  181. return pwmchip_remove(&pc->chip);
  182. }
  183. static const struct of_device_id tegra_pwm_of_match[] = {
  184. { .compatible = "nvidia,tegra20-pwm" },
  185. { .compatible = "nvidia,tegra30-pwm" },
  186. { }
  187. };
  188. MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
  189. static struct platform_driver tegra_pwm_driver = {
  190. .driver = {
  191. .name = "tegra-pwm",
  192. .of_match_table = tegra_pwm_of_match,
  193. },
  194. .probe = tegra_pwm_probe,
  195. .remove = tegra_pwm_remove,
  196. };
  197. module_platform_driver(tegra_pwm_driver);
  198. MODULE_LICENSE("GPL");
  199. MODULE_AUTHOR("NVIDIA Corporation");
  200. MODULE_ALIAS("platform:tegra-pwm");