pfc-r8a7794.c 147 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208
  1. /*
  2. * r8a7794 processor support - PFC hardware block.
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Corporation
  5. * Copyright (C) 2015 Renesas Solutions Corp.
  6. * Copyright (C) 2015 Cogent Embedded, Inc., <source@cogentembedded.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2
  10. * as published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/platform_data/gpio-rcar.h>
  14. #include "core.h"
  15. #include "sh_pfc.h"
  16. #define PORT_GP_26(bank, fn, sfx) \
  17. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  18. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  19. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  20. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  21. PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
  22. PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
  23. PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
  24. PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
  25. PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
  26. PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
  27. PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
  28. PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
  29. PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx)
  30. #define PORT_GP_28(bank, fn, sfx) \
  31. PORT_GP_26(bank, fn, sfx), \
  32. PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx)
  33. #define CPU_ALL_PORT(fn, sfx) \
  34. PORT_GP_32(0, fn, sfx), \
  35. PORT_GP_26(1, fn, sfx), \
  36. PORT_GP_32(2, fn, sfx), \
  37. PORT_GP_32(3, fn, sfx), \
  38. PORT_GP_32(4, fn, sfx), \
  39. PORT_GP_28(5, fn, sfx), \
  40. PORT_GP_26(6, fn, sfx)
  41. enum {
  42. PINMUX_RESERVED = 0,
  43. PINMUX_DATA_BEGIN,
  44. GP_ALL(DATA),
  45. PINMUX_DATA_END,
  46. PINMUX_FUNCTION_BEGIN,
  47. GP_ALL(FN),
  48. /* GPSR0 */
  49. FN_IP0_23_22, FN_IP0_24, FN_IP0_25, FN_IP0_27_26, FN_IP0_29_28,
  50. FN_IP0_31_30, FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6,
  51. FN_IP1_10_8, FN_IP1_12_11, FN_IP1_14_13, FN_IP1_17_15, FN_IP1_19_18,
  52. FN_IP1_21_20, FN_IP1_23_22, FN_IP1_24, FN_A2, FN_IP1_26, FN_IP1_27,
  53. FN_IP1_29_28, FN_IP1_31_30, FN_IP2_1_0, FN_IP2_3_2, FN_IP2_5_4,
  54. FN_IP2_7_6, FN_IP2_9_8, FN_IP2_11_10, FN_IP2_13_12, FN_IP2_15_14,
  55. FN_IP2_17_16,
  56. /* GPSR1 */
  57. FN_IP2_20_18, FN_IP2_23_21, FN_IP2_26_24, FN_IP2_29_27, FN_IP2_31_30,
  58. FN_IP3_1_0, FN_IP3_3_2, FN_IP3_5_4, FN_IP3_7_6, FN_IP3_9_8, FN_IP3_10,
  59. FN_IP3_11, FN_IP3_12, FN_IP3_14_13, FN_IP3_17_15, FN_IP3_20_18,
  60. FN_IP3_23_21, FN_IP3_26_24, FN_IP3_29_27, FN_IP3_30, FN_IP3_31,
  61. FN_WE0_N, FN_WE1_N, FN_IP4_1_0 , FN_IP7_31, FN_DACK0,
  62. /* GPSR2 */
  63. FN_IP4_4_2, FN_IP4_7_5, FN_IP4_9_8, FN_IP4_11_10, FN_IP4_13_12,
  64. FN_IP4_15_14, FN_IP4_17_16, FN_IP4_19_18, FN_IP4_22_20, FN_IP4_25_23,
  65. FN_IP4_27_26, FN_IP4_29_28, FN_IP4_31_30, FN_IP5_1_0, FN_IP5_3_2,
  66. FN_IP5_5_4, FN_IP5_8_6, FN_IP5_11_9, FN_IP5_13_12, FN_IP5_15_14,
  67. FN_IP5_17_16, FN_IP5_19_18, FN_IP5_21_20, FN_IP5_23_22, FN_IP5_25_24,
  68. FN_IP5_27_26, FN_IP5_29_28, FN_IP5_31_30, FN_IP6_1_0, FN_IP6_3_2,
  69. FN_IP6_5_4, FN_IP6_7_6,
  70. /* GPSR3 */
  71. FN_IP6_8, FN_IP6_9, FN_IP6_10, FN_IP6_11, FN_IP6_12, FN_IP6_13,
  72. FN_IP6_14, FN_IP6_15, FN_IP6_16, FN_IP6_19_17, FN_IP6_22_20,
  73. FN_IP6_25_23, FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3,
  74. FN_IP7_8_6, FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18,
  75. FN_IP7_23_21, FN_IP7_26_24, FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3,
  76. FN_IP8_8_6, FN_IP8_11_9, FN_IP8_14_12, FN_IP8_16_15, FN_IP8_19_17,
  77. FN_IP8_22_20,
  78. /* GPSR4 */
  79. FN_IP8_25_23, FN_IP8_28_26, FN_IP8_31_29, FN_IP9_2_0, FN_IP9_5_3,
  80. FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12, FN_IP9_16_15, FN_IP9_18_17,
  81. FN_IP9_21_19, FN_IP9_24_22, FN_IP9_27_25, FN_IP9_30_28, FN_IP10_2_0,
  82. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  83. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_26_24, FN_IP10_29_27,
  84. FN_IP10_31_30, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_7_6, FN_IP11_10_8,
  85. FN_IP11_13_11, FN_IP11_15_14, FN_IP11_17_16,
  86. /* GPSR5 */
  87. FN_IP11_20_18, FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  88. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_10_9, FN_IP12_12_11, FN_IP12_14_13,
  89. FN_IP12_17_15, FN_IP12_20_18, FN_IP12_23_21, FN_IP12_26_24,
  90. FN_IP12_29_27, FN_IP13_2_0, FN_IP13_5_3, FN_IP13_8_6, FN_IP13_11_9,
  91. FN_IP13_14_12, FN_IP13_17_15, FN_IP13_20_18, FN_IP13_23_21,
  92. FN_IP13_26_24, FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC,
  93. /* GPSR6 */
  94. FN_SD0_CLK, FN_SD0_CMD, FN_SD0_DATA0, FN_SD0_DATA1, FN_SD0_DATA2,
  95. FN_SD0_DATA3, FN_SD0_CD, FN_SD0_WP, FN_SD1_CLK, FN_SD1_CMD,
  96. FN_SD1_DATA0, FN_SD1_DATA1, FN_SD1_DATA2, FN_SD1_DATA3, FN_IP0_0,
  97. FN_IP0_9_8, FN_IP0_10, FN_IP0_11, FN_IP0_12, FN_IP0_13, FN_IP0_14,
  98. FN_IP0_15, FN_IP0_16, FN_IP0_17, FN_IP0_19_18, FN_IP0_21_20,
  99. /* IPSR0 */
  100. FN_SD1_CD, FN_CAN0_RX, FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, FN_MMC_CLK,
  101. FN_SD2_CLK, FN_MMC_CMD, FN_SD2_CMD, FN_MMC_D0, FN_SD2_DATA0, FN_MMC_D1,
  102. FN_SD2_DATA1, FN_MMC_D2, FN_SD2_DATA2, FN_MMC_D3, FN_SD2_DATA3,
  103. FN_MMC_D4, FN_SD2_CD, FN_MMC_D5, FN_SD2_WP, FN_MMC_D6, FN_SCIF0_RXD,
  104. FN_I2C2_SCL_B, FN_CAN1_RX, FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B,
  105. FN_CAN1_TX, FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, FN_D1, FN_SCIFA3_RXD_B,
  106. FN_D2, FN_SCIFA3_TXD_B, FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, FN_D4,
  107. FN_I2C3_SDA_B, FN_SCIF5_TXD_B, FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D,
  108. /* IPSR1 */
  109. FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, FN_D7, FN_IRQ3, FN_TCLK1,
  110. FN_PWM6_B, FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, FN_D9, FN_HSCIF2_HTX,
  111. FN_I2C1_SDA_B, FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6,
  112. FN_PWM5_C, FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
  113. FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D, FN_D13,
  114. FN_SCIFA1_SCK, FN_TANS1, FN_PWM2_C, FN_TCLK2_B, FN_D14, FN_SCIFA1_RXD,
  115. FN_IIC0_SCL_B, FN_D15, FN_SCIFA1_TXD, FN_IIC0_SDA_B, FN_A0,
  116. FN_SCIFB1_SCK, FN_PWM3_B, FN_A1, FN_SCIFB1_TXD, FN_A3, FN_SCIFB0_SCK,
  117. FN_A4, FN_SCIFB0_TXD, FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
  118. FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
  119. /* IPSR2 */
  120. FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, FN_A8, FN_MSIOF1_RXD,
  121. FN_SCIFA0_RXD_B, FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, FN_A10,
  122. FN_MSIOF1_SCK, FN_IIC1_SCL_B, FN_A11, FN_MSIOF1_SYNC, FN_IIC1_SDA_B,
  123. FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, FN_A13, FN_MSIOF1_SS2,
  124. FN_SCIFA5_TXD_B, FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
  125. FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1, FN_A16,
  126. FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN, FN_VSP, FN_CAN_CLK_C,
  127. FN_TPUTO2_B, FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
  128. FN_AVB_AVTP_CAPTURE_B, FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E,
  129. FN_CAN1_TX_B, FN_AVB_AVTP_MATCH_B, FN_A19, FN_MSIOF2_SS2, FN_PWM4,
  130. FN_TPUTO2, FN_MOUT0, FN_A20, FN_SPCLK, FN_MOUT1,
  131. /* IPSR3 */
  132. FN_A21, FN_MOSI_IO0, FN_MOUT2, FN_A22, FN_MISO_IO1, FN_MOUT5,
  133. FN_ATADIR1_N, FN_A23, FN_IO2, FN_MOUT6, FN_ATAWR1_N, FN_A24, FN_IO3,
  134. FN_EX_WAIT2, FN_A25, FN_SSL, FN_ATARD1_N, FN_CS0_N, FN_VI1_DATA8,
  135. FN_CS1_N_A26, FN_VI1_DATA9, FN_EX_CS0_N, FN_VI1_DATA10, FN_EX_CS1_N,
  136. FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11, FN_EX_CS2_N, FN_PWM0,
  137. FN_SCIF4_RXD_C, FN_TS_SDATA_B, FN_RIF0_SYNC, FN_TPUTO3, FN_SCIFB2_TXD,
  138. FN_SDATA_B, FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B,
  139. FN_RIF0_CLK, FN_BPFCLK, FN_SCIFB2_SCK, FN_MDATA_B, FN_EX_CS4_N,
  140. FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B, FN_RIF0_D0, FN_FMCLK,
  141. FN_SCIFB2_CTS_N, FN_SCKZ_B, FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E,
  142. FN_TS_SPSYNC_B, FN_RIF0_D1, FN_FMIN, FN_SCIFB2_RTS_N, FN_STM_N_B,
  143. FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N, FN_MTS_N_B,
  144. FN_RD_N, FN_ATACS11_N, FN_RD_WR_N, FN_ATAG1_N,
  145. /* IPSR4 */
  146. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, FN_PWMFSW0, FN_DU0_DR0,
  147. FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D, FN_CC50_STATE0,
  148. FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D, FN_CC50_STATE1,
  149. FN_DU0_DR2, FN_LCDOUT18, FN_CC50_STATE2, FN_DU0_DR3, FN_LCDOUT19,
  150. FN_CC50_STATE3, FN_DU0_DR4, FN_LCDOUT20, FN_CC50_STATE4, FN_DU0_DR5,
  151. FN_LCDOUT21, FN_CC50_STATE5, FN_DU0_DR6, FN_LCDOUT22, FN_CC50_STATE6,
  152. FN_DU0_DR7, FN_LCDOUT23, FN_CC50_STATE7, FN_DU0_DG0, FN_LCDOUT8,
  153. FN_SCIFA0_RXD_C, FN_I2C3_SCL_D, FN_CC50_STATE8, FN_DU0_DG1, FN_LCDOUT9,
  154. FN_SCIFA0_TXD_C, FN_I2C3_SDA_D, FN_CC50_STATE9, FN_DU0_DG2, FN_LCDOUT10,
  155. FN_CC50_STATE10, FN_DU0_DG3, FN_LCDOUT11, FN_CC50_STATE11, FN_DU0_DG4,
  156. FN_LCDOUT12, FN_CC50_STATE12,
  157. /* IPSR5 */
  158. FN_DU0_DG5, FN_LCDOUT13, FN_CC50_STATE13, FN_DU0_DG6, FN_LCDOUT14,
  159. FN_CC50_STATE14, FN_DU0_DG7, FN_LCDOUT15, FN_CC50_STATE15, FN_DU0_DB0,
  160. FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D, FN_CAN0_RX_C,
  161. FN_CC50_STATE16, FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D,
  162. FN_CAN0_TX_C, FN_CC50_STATE17, FN_DU0_DB2, FN_LCDOUT2, FN_CC50_STATE18,
  163. FN_DU0_DB3, FN_LCDOUT3, FN_CC50_STATE19, FN_DU0_DB4, FN_LCDOUT4,
  164. FN_CC50_STATE20, FN_DU0_DB5, FN_LCDOUT5, FN_CC50_STATE21, FN_DU0_DB6,
  165. FN_LCDOUT6, FN_CC50_STATE22, FN_DU0_DB7, FN_LCDOUT7, FN_CC50_STATE23,
  166. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_CC50_STATE24, FN_DU0_DOTCLKOUT0,
  167. FN_QCLK, FN_CC50_STATE25, FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE,
  168. FN_CC50_STATE26, FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, FN_CC50_STATE27,
  169. /* IPSR6 */
  170. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, FN_CC50_STATE28,
  171. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CC50_STATE29,
  172. FN_DU0_DISP, FN_QPOLA, FN_CC50_STATE30, FN_DU0_CDE, FN_QPOLB,
  173. FN_CC50_STATE31, FN_VI0_CLK, FN_AVB_RX_CLK, FN_VI0_DATA0_VI0_B0,
  174. FN_AVB_RX_DV, FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0, FN_VI0_DATA2_VI0_B2,
  175. FN_AVB_RXD1, FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2, FN_VI0_DATA4_VI0_B4,
  176. FN_AVB_RXD3, FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4, FN_VI0_DATA6_VI0_B6,
  177. FN_AVB_RXD5, FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6, FN_VI0_CLKENB,
  178. FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C, FN_AVB_RXD7, FN_VI0_FIELD,
  179. FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C, FN_AVB_RX_ER, FN_VI0_HSYNC_N,
  180. FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C, FN_AVB_COL, FN_VI0_VSYNC_N,
  181. FN_SCIF0_TXD_B, FN_I2C0_SDA_C, FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN,
  182. FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_IIC0_SCL_D, FN_AVB_TX_CLK,
  183. FN_ADIDATA, FN_AD_DI,
  184. /* IPSR7 */
  185. FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_IIC0_SDA_D, FN_AVB_TXD0,
  186. FN_ADICS_SAMP, FN_AD_DO, FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B,
  187. FN_CAN0_RX_B, FN_AVB_TXD1, FN_ADICLK, FN_AD_CLK, FN_ETH_RXD0, FN_VI0_G3,
  188. FN_MSIOF2_SYNC_B, FN_CAN0_TX_B, FN_AVB_TXD2, FN_ADICHS0, FN_AD_NCS_N,
  189. FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D, FN_AVB_TXD3,
  190. FN_ADICHS1, FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D,
  191. FN_AVB_TXD4, FN_ADICHS2, FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C,
  192. FN_AVB_TXD5, FN_SSI_SCK5_B, FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C,
  193. FN_IIC1_SCL_D, FN_AVB_TXD6, FN_SSI_WS5_B, FN_ETH_TX_EN, FN_VI0_R0,
  194. FN_SCIF2_TXD_C, FN_IIC1_SDA_D, FN_AVB_TXD7, FN_SSI_SDATA5_B,
  195. FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER, FN_SSI_SCK6_B,
  196. FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E, FN_AVB_GTX_CLK,
  197. FN_SSI_WS6_B, FN_DREQ0_N, FN_SCIFB1_RXD,
  198. /* IPSR8 */
  199. FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E, FN_AVB_MDC,
  200. FN_SSI_SDATA6_B, FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C,
  201. FN_AUDIO_CLKA_B, FN_AVB_MDIO, FN_SSI_SCK78_B, FN_HSCIF0_HTX,
  202. FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B, FN_AVB_LINK, FN_SSI_WS78_B,
  203. FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
  204. FN_AVB_MAGIC, FN_SSI_SDATA7_B, FN_HSCIF0_HRTS_N, FN_VI0_R7,
  205. FN_SCIF0_TXD_D, FN_I2C0_SDA_E, FN_AVB_PHY_INT, FN_SSI_SDATA8_B,
  206. FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
  207. FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B, FN_AVB_GTXREFCLK,
  208. FN_CAN1_RX_D, FN_TPUTO0_B, FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0,
  209. FN_CAN_CLK, FN_DVC_MUTE, FN_CAN1_TX_D, FN_I2C1_SCL, FN_SCIF4_RXD,
  210. FN_PWM5_B, FN_DU1_DR0, FN_RIF1_SYNC_B, FN_TS_SDATA_D, FN_TPUTO1_B,
  211. FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1, FN_RIF1_CLK_B,
  212. FN_TS_SCK_D, FN_BPFCLK_C, FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C,
  213. FN_DU1_DR2, FN_RIF1_D0_B, FN_TS_SDEN_D, FN_FMCLK_C, FN_RDS_CLK,
  214. /* IPSR9 */
  215. FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3, FN_RIF1_D1_B,
  216. FN_TS_SPSYNC_D, FN_FMIN_C, FN_RDS_DATA, FN_MSIOF0_SCK, FN_IRQ0,
  217. FN_TS_SDATA, FN_DU1_DR4, FN_RIF1_SYNC, FN_TPUTO1_C, FN_MSIOF0_SYNC,
  218. FN_PWM1, FN_TS_SCK, FN_DU1_DR5, FN_RIF1_CLK, FN_BPFCLK_B, FN_MSIOF0_SS1,
  219. FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6, FN_RIF1_D0, FN_FMCLK_B,
  220. FN_RDS_CLK_B, FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7,
  221. FN_RIF1_D1, FN_FMIN_B, FN_RDS_DATA_B, FN_HSCIF1_HRX, FN_I2C4_SCL,
  222. FN_PWM6, FN_DU1_DG0, FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
  223. FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2, FN_REMOCON_B,
  224. FN_SPEEDIN_B, FN_VSP_B, FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK,
  225. FN_DU1_DG3, FN_SSI_SCK1_B, FN_CAN_DEBUG_HW_TRIGGER, FN_CC50_STATE32,
  226. FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4, FN_SSI_WS1_B,
  227. FN_CAN_STEP0, FN_CC50_STATE33, FN_SCIF1_SCK, FN_PWM3, FN_TCLK2,
  228. FN_DU1_DG5, FN_SSI_SDATA1_B, FN_CAN_TXCLK, FN_CC50_STATE34,
  229. /* IPSR10 */
  230. FN_SCIF1_RXD, FN_IIC0_SCL, FN_DU1_DG6, FN_SSI_SCK2_B, FN_CAN_DEBUGOUT0,
  231. FN_CC50_STATE35, FN_SCIF1_TXD, FN_IIC0_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
  232. FN_CAN_DEBUGOUT1, FN_CC50_STATE36, FN_SCIF2_RXD, FN_IIC1_SCL,
  233. FN_DU1_DB0, FN_SSI_SDATA2_B, FN_USB0_EXTLP, FN_CAN_DEBUGOUT2,
  234. FN_CC50_STATE37, FN_SCIF2_TXD, FN_IIC1_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
  235. FN_USB0_OVC1, FN_CAN_DEBUGOUT3, FN_CC50_STATE38, FN_SCIF2_SCK, FN_IRQ1,
  236. FN_DU1_DB2, FN_SSI_WS9_B, FN_USB0_IDIN, FN_CAN_DEBUGOUT4,
  237. FN_CC50_STATE39, FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3,
  238. FN_SSI_SDATA9_B, FN_TANS2, FN_CAN_DEBUGOUT5, FN_CC50_OSCOUT,
  239. FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4, FN_AUDIO_CLKA_C,
  240. FN_SSI_SCK4_B, FN_CAN_DEBUGOUT6, FN_RDS_CLK_C, FN_SCIF3_TXD,
  241. FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5, FN_AUDIO_CLKB_C, FN_SSI_WS4_B,
  242. FN_CAN_DEBUGOUT7, FN_RDS_DATA_C, FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6,
  243. FN_AUDIO_CLKC_C, FN_SSI_SDATA4_B, FN_CAN_DEBUGOUT8, FN_I2C2_SDA,
  244. FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C, FN_CAN_DEBUGOUT9,
  245. FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, FN_CAN_DEBUGOUT10,
  246. /* IPSR11 */
  247. FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
  248. FN_CAN_DEBUGOUT11, FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C,
  249. FN_DU1_DOTCLKOUT1, FN_CAN_DEBUGOUT12, FN_SSI_SCK6, FN_SCIFA1_SCK_B,
  250. FN_DU1_EXHSYNC_DU1_HSYNC, FN_CAN_DEBUGOUT13, FN_SSI_WS6,
  251. FN_SCIFA1_RXD_B, FN_I2C4_SCL_C, FN_DU1_EXVSYNC_DU1_VSYNC,
  252. FN_CAN_DEBUGOUT14, FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
  253. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_CAN_DEBUGOUT15, FN_SSI_SCK78,
  254. FN_SCIFA2_SCK_B, FN_IIC0_SDA_C, FN_DU1_DISP, FN_SSI_WS78,
  255. FN_SCIFA2_RXD_B, FN_IIC0_SCL_C, FN_DU1_CDE, FN_SSI_SDATA7,
  256. FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D, FN_PCMOE_N,
  257. FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
  258. FN_AD_DI_B, FN_PCMWE_N, FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D,
  259. FN_ADICS_SAMP_B, FN_AD_DO_B, FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B,
  260. FN_ADICLK_B, FN_AD_CLK_B,
  261. /* IPSR12 */
  262. FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
  263. FN_AD_NCS_N_B, FN_DREQ1_N_B, FN_SSI_WS34, FN_MSIOF1_SS1_B,
  264. FN_SCIFA1_RXD_C, FN_ADICHS1_B, FN_CAN1_RX_C, FN_DACK1_B, FN_SSI_SDATA3,
  265. FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B, FN_CAN1_TX_C,
  266. FN_DREQ2_N, FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_IRD_TX, FN_SSI_WS4,
  267. FN_MLB_SIG, FN_IECLK_B, FN_IRD_RX, FN_SSI_SDATA4, FN_MLB_DAT,
  268. FN_IERX_B, FN_IRD_SCK, FN_SSI_SDATA8, FN_SCIF1_SCK_B,
  269. FN_PWM1_B, FN_IRQ9, FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, FN_SSI_SCK1,
  270. FN_SCIF1_RXD_B, FN_IIC1_SCL_C, FN_VI1_CLK, FN_CAN0_RX_D,
  271. FN_AVB_AVTP_CAPTURE, FN_ETH_CRS_DV_B, FN_SSI_WS1, FN_SCIF1_TXD_B,
  272. FN_IIC1_SDA_C, FN_VI1_DATA0, FN_CAN0_TX_D, FN_AVB_AVTP_MATCH,
  273. FN_ETH_RX_ER_B, FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_SDATA, FN_VI1_DATA1,
  274. FN_ATAG0_N, FN_ETH_RXD0_B, FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2,
  275. FN_MDATA, FN_ATAWR0_N, FN_ETH_RXD1_B,
  276. /* IPSR13 */
  277. FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3, FN_SCKZ,
  278. FN_ATACS00_N, FN_ETH_LINK_B, FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B,
  279. FN_SCIFA0_TXD_D, FN_VI1_DATA4, FN_STM_N, FN_ATACS10_N, FN_ETH_REFCLK_B,
  280. FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5, FN_MTS_N,
  281. FN_EX_WAIT1, FN_ETH_TXD1_B, FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E,
  282. FN_VI1_DATA6, FN_ATARD0_N, FN_ETH_TX_EN_B, FN_SSI_SDATA9,
  283. FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7, FN_ATADIR0_N,
  284. FN_ETH_MAGIC_B, FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D,
  285. FN_VI1_CLKENB, FN_TS_SDATA_C, FN_RIF0_SYNC_B, FN_ETH_TXD0_B,
  286. FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
  287. FN_TS_SCK_C, FN_RIF0_CLK_B, FN_BPFCLK_E, FN_ETH_MDC_B, FN_AUDIO_CLKC,
  288. FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N, FN_TS_SDEN_C,
  289. FN_RIF0_D0_B, FN_FMCLK_E, FN_RDS_CLK_D, FN_AUDIO_CLKOUT, FN_I2C4_SDA_B,
  290. FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N, FN_TS_SPSYNC_C, FN_RIF0_D1_B,
  291. FN_FMIN_E, FN_RDS_DATA_D,
  292. /* MOD_SEL */
  293. FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
  294. FN_SEL_ADI_0, FN_SEL_ADI_1, FN_SEL_CAN_0, FN_SEL_CAN_1,
  295. FN_SEL_CAN_2, FN_SEL_CAN_3, FN_SEL_DARC_0, FN_SEL_DARC_1,
  296. FN_SEL_DARC_2, FN_SEL_DARC_3, FN_SEL_DARC_4, FN_SEL_DR0_0,
  297. FN_SEL_DR0_1, FN_SEL_DR1_0, FN_SEL_DR1_1, FN_SEL_DR2_0, FN_SEL_DR2_1,
  298. FN_SEL_DR3_0, FN_SEL_DR3_1, FN_SEL_ETH_0, FN_SEL_ETH_1, FN_SEL_FSN_0,
  299. FN_SEL_FSN_1, FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2,
  300. FN_SEL_I2C00_3, FN_SEL_I2C00_4, FN_SEL_I2C01_0, FN_SEL_I2C01_1,
  301. FN_SEL_I2C01_2, FN_SEL_I2C01_3, FN_SEL_I2C01_4, FN_SEL_I2C02_0,
  302. FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3, FN_SEL_I2C02_4,
  303. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  304. FN_SEL_I2C03_4, FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2,
  305. FN_SEL_I2C04_3, FN_SEL_I2C04_4, FN_SEL_IIC00_0, FN_SEL_IIC00_1,
  306. FN_SEL_IIC00_2, FN_SEL_IIC00_3, FN_SEL_AVB_0, FN_SEL_AVB_1,
  307. /* MOD_SEL2 */
  308. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, FN_SEL_IIC01_0,
  309. FN_SEL_IIC01_1, FN_SEL_IIC01_2, FN_SEL_IIC01_3, FN_SEL_LBS_0,
  310. FN_SEL_LBS_1, FN_SEL_MSI1_0, FN_SEL_MSI1_1, FN_SEL_MSI2_0,
  311. FN_SEL_MSI2_1, FN_SEL_RAD_0, FN_SEL_RAD_1, FN_SEL_RCN_0,
  312. FN_SEL_RCN_1, FN_SEL_RSP_0, FN_SEL_RSP_1, FN_SEL_SCIFA0_0,
  313. FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2, FN_SEL_SCIFA0_3, FN_SEL_SCIFA1_0,
  314. FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  315. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1,
  316. FN_SEL_SCIFA4_2, FN_SEL_SCIFA4_3, FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1,
  317. FN_SEL_SCIFA5_2, FN_SEL_SCIFA5_3, FN_SEL_SPDM_0, FN_SEL_SPDM_1,
  318. FN_SEL_TMU_0, FN_SEL_TMU_1, FN_SEL_TSIF0_0, FN_SEL_TSIF0_1,
  319. FN_SEL_TSIF0_2, FN_SEL_TSIF0_3, FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  320. FN_SEL_CAN0_2, FN_SEL_CAN0_3, FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  321. FN_SEL_CAN1_2, FN_SEL_CAN1_3, FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  322. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_RDS_0, FN_SEL_RDS_1,
  323. FN_SEL_RDS_2, FN_SEL_RDS_3,
  324. /* MOD_SEL3 */
  325. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  326. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF2_0,
  327. FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
  328. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  329. FN_SEL_SCIF4_4, FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2,
  330. FN_SEL_SCIF5_3, FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI2_0,
  331. FN_SEL_SSI2_1, FN_SEL_SSI4_0, FN_SEL_SSI4_1, FN_SEL_SSI5_0,
  332. FN_SEL_SSI5_1, FN_SEL_SSI6_0, FN_SEL_SSI6_1, FN_SEL_SSI7_0,
  333. FN_SEL_SSI7_1, FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI9_0,
  334. FN_SEL_SSI9_1,
  335. PINMUX_FUNCTION_END,
  336. PINMUX_MARK_BEGIN,
  337. A2_MARK, WE0_N_MARK, WE1_N_MARK, DACK0_MARK,
  338. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  339. SD0_CLK_MARK, SD0_CMD_MARK, SD0_DATA0_MARK, SD0_DATA1_MARK,
  340. SD0_DATA2_MARK, SD0_DATA3_MARK, SD0_CD_MARK, SD0_WP_MARK,
  341. SD1_CLK_MARK, SD1_CMD_MARK, SD1_DATA0_MARK, SD1_DATA1_MARK,
  342. SD1_DATA2_MARK, SD1_DATA3_MARK,
  343. /* IPSR0 */
  344. SD1_CD_MARK, CAN0_RX_MARK, SD1_WP_MARK, IRQ7_MARK, CAN0_TX_MARK,
  345. MMC_CLK_MARK, SD2_CLK_MARK, MMC_CMD_MARK, SD2_CMD_MARK, MMC_D0_MARK,
  346. SD2_DATA0_MARK, MMC_D1_MARK, SD2_DATA1_MARK, MMC_D2_MARK,
  347. SD2_DATA2_MARK, MMC_D3_MARK, SD2_DATA3_MARK, MMC_D4_MARK, SD2_CD_MARK,
  348. MMC_D5_MARK, SD2_WP_MARK, MMC_D6_MARK, SCIF0_RXD_MARK, I2C2_SCL_B_MARK,
  349. CAN1_RX_MARK, MMC_D7_MARK, SCIF0_TXD_MARK, I2C2_SDA_B_MARK,
  350. CAN1_TX_MARK, D0_MARK, SCIFA3_SCK_B_MARK, IRQ4_MARK, D1_MARK,
  351. SCIFA3_RXD_B_MARK, D2_MARK, SCIFA3_TXD_B_MARK, D3_MARK, I2C3_SCL_B_MARK,
  352. SCIF5_RXD_B_MARK, D4_MARK, I2C3_SDA_B_MARK, SCIF5_TXD_B_MARK, D5_MARK,
  353. SCIF4_RXD_B_MARK, I2C0_SCL_D_MARK,
  354. /* IPSR1 */
  355. D6_MARK, SCIF4_TXD_B_MARK, I2C0_SDA_D_MARK, D7_MARK, IRQ3_MARK,
  356. TCLK1_MARK, PWM6_B_MARK, D8_MARK, HSCIF2_HRX_MARK, I2C1_SCL_B_MARK,
  357. D9_MARK, HSCIF2_HTX_MARK, I2C1_SDA_B_MARK, D10_MARK,
  358. HSCIF2_HSCK_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
  359. D11_MARK, HSCIF2_HCTS_N_MARK, SCIF1_RXD_C_MARK, I2C1_SCL_D_MARK,
  360. D12_MARK, HSCIF2_HRTS_N_MARK, SCIF1_TXD_C_MARK, I2C1_SDA_D_MARK,
  361. D13_MARK, SCIFA1_SCK_MARK, TANS1_MARK, PWM2_C_MARK, TCLK2_B_MARK,
  362. D14_MARK, SCIFA1_RXD_MARK, IIC0_SCL_B_MARK, D15_MARK, SCIFA1_TXD_MARK,
  363. IIC0_SDA_B_MARK, A0_MARK, SCIFB1_SCK_MARK, PWM3_B_MARK, A1_MARK,
  364. SCIFB1_TXD_MARK, A3_MARK, SCIFB0_SCK_MARK, A4_MARK, SCIFB0_TXD_MARK,
  365. A5_MARK, SCIFB0_RXD_MARK, PWM4_B_MARK, TPUTO3_C_MARK, A6_MARK,
  366. SCIFB0_CTS_N_MARK, SCIFA4_RXD_B_MARK, TPUTO2_C_MARK,
  367. /* IPSR2 */
  368. A7_MARK, SCIFB0_RTS_N_MARK, SCIFA4_TXD_B_MARK, A8_MARK, MSIOF1_RXD_MARK,
  369. SCIFA0_RXD_B_MARK, A9_MARK, MSIOF1_TXD_MARK, SCIFA0_TXD_B_MARK,
  370. A10_MARK, MSIOF1_SCK_MARK, IIC1_SCL_B_MARK, A11_MARK, MSIOF1_SYNC_MARK,
  371. IIC1_SDA_B_MARK, A12_MARK, MSIOF1_SS1_MARK, SCIFA5_RXD_B_MARK,
  372. A13_MARK, MSIOF1_SS2_MARK, SCIFA5_TXD_B_MARK, A14_MARK, MSIOF2_RXD_MARK,
  373. HSCIF0_HRX_B_MARK, DREQ1_N_MARK, A15_MARK, MSIOF2_TXD_MARK,
  374. HSCIF0_HTX_B_MARK, DACK1_MARK, A16_MARK, MSIOF2_SCK_MARK,
  375. HSCIF0_HSCK_B_MARK, SPEEDIN_MARK, VSP_MARK, CAN_CLK_C_MARK,
  376. TPUTO2_B_MARK, A17_MARK, MSIOF2_SYNC_MARK, SCIF4_RXD_E_MARK,
  377. CAN1_RX_B_MARK, AVB_AVTP_CAPTURE_B_MARK, A18_MARK, MSIOF2_SS1_MARK,
  378. SCIF4_TXD_E_MARK, CAN1_TX_B_MARK, AVB_AVTP_MATCH_B_MARK, A19_MARK,
  379. MSIOF2_SS2_MARK, PWM4_MARK, TPUTO2_MARK, MOUT0_MARK, A20_MARK,
  380. SPCLK_MARK, MOUT1_MARK,
  381. /* IPSR3 */
  382. A21_MARK, MOSI_IO0_MARK, MOUT2_MARK, A22_MARK, MISO_IO1_MARK,
  383. MOUT5_MARK, ATADIR1_N_MARK, A23_MARK, IO2_MARK, MOUT6_MARK,
  384. ATAWR1_N_MARK, A24_MARK, IO3_MARK, EX_WAIT2_MARK, A25_MARK, SSL_MARK,
  385. ATARD1_N_MARK, CS0_N_MARK, VI1_DATA8_MARK, CS1_N_A26_MARK,
  386. VI1_DATA9_MARK, EX_CS0_N_MARK, VI1_DATA10_MARK, EX_CS1_N_MARK,
  387. TPUTO3_B_MARK, SCIFB2_RXD_MARK, VI1_DATA11_MARK, EX_CS2_N_MARK,
  388. PWM0_MARK, SCIF4_RXD_C_MARK, TS_SDATA_B_MARK, RIF0_SYNC_MARK,
  389. TPUTO3_MARK, SCIFB2_TXD_MARK, SDATA_B_MARK, EX_CS3_N_MARK,
  390. SCIFA2_SCK_MARK, SCIF4_TXD_C_MARK, TS_SCK_B_MARK, RIF0_CLK_MARK,
  391. BPFCLK_MARK, SCIFB2_SCK_MARK, MDATA_B_MARK, EX_CS4_N_MARK,
  392. SCIFA2_RXD_MARK, I2C2_SCL_E_MARK, TS_SDEN_B_MARK, RIF0_D0_MARK,
  393. FMCLK_MARK, SCIFB2_CTS_N_MARK, SCKZ_B_MARK, EX_CS5_N_MARK,
  394. SCIFA2_TXD_MARK, I2C2_SDA_E_MARK, TS_SPSYNC_B_MARK, RIF0_D1_MARK,
  395. FMIN_MARK, SCIFB2_RTS_N_MARK, STM_N_B_MARK, BS_N_MARK, DRACK0_MARK,
  396. PWM1_C_MARK, TPUTO0_C_MARK, ATACS01_N_MARK, MTS_N_B_MARK, RD_N_MARK,
  397. ATACS11_N_MARK, RD_WR_N_MARK, ATAG1_N_MARK,
  398. /* IPSR4 */
  399. EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_MARK, PWMFSW0_MARK,
  400. DU0_DR0_MARK, LCDOUT16_MARK, SCIF5_RXD_C_MARK, I2C2_SCL_D_MARK,
  401. CC50_STATE0_MARK, DU0_DR1_MARK, LCDOUT17_MARK, SCIF5_TXD_C_MARK,
  402. I2C2_SDA_D_MARK, CC50_STATE1_MARK, DU0_DR2_MARK, LCDOUT18_MARK,
  403. CC50_STATE2_MARK, DU0_DR3_MARK, LCDOUT19_MARK, CC50_STATE3_MARK,
  404. DU0_DR4_MARK, LCDOUT20_MARK, CC50_STATE4_MARK, DU0_DR5_MARK,
  405. LCDOUT21_MARK, CC50_STATE5_MARK, DU0_DR6_MARK, LCDOUT22_MARK,
  406. CC50_STATE6_MARK, DU0_DR7_MARK, LCDOUT23_MARK, CC50_STATE7_MARK,
  407. DU0_DG0_MARK, LCDOUT8_MARK, SCIFA0_RXD_C_MARK, I2C3_SCL_D_MARK,
  408. CC50_STATE8_MARK, DU0_DG1_MARK, LCDOUT9_MARK, SCIFA0_TXD_C_MARK,
  409. I2C3_SDA_D_MARK, CC50_STATE9_MARK, DU0_DG2_MARK, LCDOUT10_MARK,
  410. CC50_STATE10_MARK, DU0_DG3_MARK, LCDOUT11_MARK, CC50_STATE11_MARK,
  411. DU0_DG4_MARK, LCDOUT12_MARK, CC50_STATE12_MARK,
  412. /* IPSR5 */
  413. DU0_DG5_MARK, LCDOUT13_MARK, CC50_STATE13_MARK, DU0_DG6_MARK,
  414. LCDOUT14_MARK, CC50_STATE14_MARK, DU0_DG7_MARK, LCDOUT15_MARK,
  415. CC50_STATE15_MARK, DU0_DB0_MARK, LCDOUT0_MARK, SCIFA4_RXD_C_MARK,
  416. I2C4_SCL_D_MARK, CAN0_RX_C_MARK, CC50_STATE16_MARK, DU0_DB1_MARK,
  417. LCDOUT1_MARK, SCIFA4_TXD_C_MARK, I2C4_SDA_D_MARK, CAN0_TX_C_MARK,
  418. CC50_STATE17_MARK, DU0_DB2_MARK, LCDOUT2_MARK, CC50_STATE18_MARK,
  419. DU0_DB3_MARK, LCDOUT3_MARK, CC50_STATE19_MARK, DU0_DB4_MARK,
  420. LCDOUT4_MARK, CC50_STATE20_MARK, DU0_DB5_MARK, LCDOUT5_MARK,
  421. CC50_STATE21_MARK, DU0_DB6_MARK, LCDOUT6_MARK, CC50_STATE22_MARK,
  422. DU0_DB7_MARK, LCDOUT7_MARK, CC50_STATE23_MARK, DU0_DOTCLKIN_MARK,
  423. QSTVA_QVS_MARK, CC50_STATE24_MARK, DU0_DOTCLKOUT0_MARK,
  424. QCLK_MARK, CC50_STATE25_MARK, DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK,
  425. CC50_STATE26_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK,
  426. CC50_STATE27_MARK,
  427. /* IPSR6 */
  428. DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK, CC50_STATE28_MARK,
  429. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CC50_STATE29_MARK,
  430. DU0_DISP_MARK, QPOLA_MARK, CC50_STATE30_MARK, DU0_CDE_MARK, QPOLB_MARK,
  431. CC50_STATE31_MARK, VI0_CLK_MARK, AVB_RX_CLK_MARK, VI0_DATA0_VI0_B0_MARK,
  432. AVB_RX_DV_MARK, VI0_DATA1_VI0_B1_MARK, AVB_RXD0_MARK,
  433. VI0_DATA2_VI0_B2_MARK, AVB_RXD1_MARK, VI0_DATA3_VI0_B3_MARK,
  434. AVB_RXD2_MARK, VI0_DATA4_VI0_B4_MARK, AVB_RXD3_MARK,
  435. VI0_DATA5_VI0_B5_MARK, AVB_RXD4_MARK, VI0_DATA6_VI0_B6_MARK,
  436. AVB_RXD5_MARK, VI0_DATA7_VI0_B7_MARK, AVB_RXD6_MARK, VI0_CLKENB_MARK,
  437. I2C3_SCL_MARK, SCIFA5_RXD_C_MARK, IETX_C_MARK, AVB_RXD7_MARK,
  438. VI0_FIELD_MARK, I2C3_SDA_MARK, SCIFA5_TXD_C_MARK, IECLK_C_MARK,
  439. AVB_RX_ER_MARK, VI0_HSYNC_N_MARK, SCIF0_RXD_B_MARK, I2C0_SCL_C_MARK,
  440. IERX_C_MARK, AVB_COL_MARK, VI0_VSYNC_N_MARK, SCIF0_TXD_B_MARK,
  441. I2C0_SDA_C_MARK, AUDIO_CLKOUT_B_MARK, AVB_TX_EN_MARK, ETH_MDIO_MARK,
  442. VI0_G0_MARK, MSIOF2_RXD_B_MARK, IIC0_SCL_D_MARK, AVB_TX_CLK_MARK,
  443. ADIDATA_MARK, AD_DI_MARK,
  444. /* IPSR7 */
  445. ETH_CRS_DV_MARK, VI0_G1_MARK, MSIOF2_TXD_B_MARK, IIC0_SDA_D_MARK,
  446. AVB_TXD0_MARK, ADICS_SAMP_MARK, AD_DO_MARK, ETH_RX_ER_MARK, VI0_G2_MARK,
  447. MSIOF2_SCK_B_MARK, CAN0_RX_B_MARK, AVB_TXD1_MARK, ADICLK_MARK,
  448. AD_CLK_MARK, ETH_RXD0_MARK, VI0_G3_MARK, MSIOF2_SYNC_B_MARK,
  449. CAN0_TX_B_MARK, AVB_TXD2_MARK, ADICHS0_MARK, AD_NCS_N_MARK,
  450. ETH_RXD1_MARK, VI0_G4_MARK, MSIOF2_SS1_B_MARK, SCIF4_RXD_D_MARK,
  451. AVB_TXD3_MARK, ADICHS1_MARK, ETH_LINK_MARK, VI0_G5_MARK,
  452. MSIOF2_SS2_B_MARK, SCIF4_TXD_D_MARK, AVB_TXD4_MARK, ADICHS2_MARK,
  453. ETH_REFCLK_MARK, VI0_G6_MARK, SCIF2_SCK_C_MARK, AVB_TXD5_MARK,
  454. SSI_SCK5_B_MARK, ETH_TXD1_MARK, VI0_G7_MARK, SCIF2_RXD_C_MARK,
  455. IIC1_SCL_D_MARK, AVB_TXD6_MARK, SSI_WS5_B_MARK, ETH_TX_EN_MARK,
  456. VI0_R0_MARK, SCIF2_TXD_C_MARK, IIC1_SDA_D_MARK, AVB_TXD7_MARK,
  457. SSI_SDATA5_B_MARK, ETH_MAGIC_MARK, VI0_R1_MARK, SCIF3_SCK_B_MARK,
  458. AVB_TX_ER_MARK, SSI_SCK6_B_MARK, ETH_TXD0_MARK, VI0_R2_MARK,
  459. SCIF3_RXD_B_MARK, I2C4_SCL_E_MARK, AVB_GTX_CLK_MARK, SSI_WS6_B_MARK,
  460. DREQ0_N_MARK, SCIFB1_RXD_MARK,
  461. /* IPSR8 */
  462. ETH_MDC_MARK, VI0_R3_MARK, SCIF3_TXD_B_MARK, I2C4_SDA_E_MARK,
  463. AVB_MDC_MARK, SSI_SDATA6_B_MARK, HSCIF0_HRX_MARK, VI0_R4_MARK,
  464. I2C1_SCL_C_MARK, AUDIO_CLKA_B_MARK, AVB_MDIO_MARK, SSI_SCK78_B_MARK,
  465. HSCIF0_HTX_MARK, VI0_R5_MARK, I2C1_SDA_C_MARK, AUDIO_CLKB_B_MARK,
  466. AVB_LINK_MARK, SSI_WS78_B_MARK, HSCIF0_HCTS_N_MARK, VI0_R6_MARK,
  467. SCIF0_RXD_D_MARK, I2C0_SCL_E_MARK, AVB_MAGIC_MARK, SSI_SDATA7_B_MARK,
  468. HSCIF0_HRTS_N_MARK, VI0_R7_MARK, SCIF0_TXD_D_MARK, I2C0_SDA_E_MARK,
  469. AVB_PHY_INT_MARK, SSI_SDATA8_B_MARK,
  470. HSCIF0_HSCK_MARK, SCIF_CLK_B_MARK, AVB_CRS_MARK, AUDIO_CLKC_B_MARK,
  471. I2C0_SCL_MARK, SCIF0_RXD_C_MARK, PWM5_MARK, TCLK1_B_MARK,
  472. AVB_GTXREFCLK_MARK, CAN1_RX_D_MARK, TPUTO0_B_MARK, I2C0_SDA_MARK,
  473. SCIF0_TXD_C_MARK, TPUTO0_MARK, CAN_CLK_MARK, DVC_MUTE_MARK,
  474. CAN1_TX_D_MARK, I2C1_SCL_MARK, SCIF4_RXD_MARK, PWM5_B_MARK,
  475. DU1_DR0_MARK, RIF1_SYNC_B_MARK, TS_SDATA_D_MARK, TPUTO1_B_MARK,
  476. I2C1_SDA_MARK, SCIF4_TXD_MARK, IRQ5_MARK, DU1_DR1_MARK, RIF1_CLK_B_MARK,
  477. TS_SCK_D_MARK, BPFCLK_C_MARK, MSIOF0_RXD_MARK, SCIF5_RXD_MARK,
  478. I2C2_SCL_C_MARK, DU1_DR2_MARK, RIF1_D0_B_MARK, TS_SDEN_D_MARK,
  479. FMCLK_C_MARK, RDS_CLK_MARK,
  480. /* IPSR9 */
  481. MSIOF0_TXD_MARK, SCIF5_TXD_MARK, I2C2_SDA_C_MARK, DU1_DR3_MARK,
  482. RIF1_D1_B_MARK, TS_SPSYNC_D_MARK, FMIN_C_MARK, RDS_DATA_MARK,
  483. MSIOF0_SCK_MARK, IRQ0_MARK, TS_SDATA_MARK, DU1_DR4_MARK, RIF1_SYNC_MARK,
  484. TPUTO1_C_MARK, MSIOF0_SYNC_MARK, PWM1_MARK, TS_SCK_MARK, DU1_DR5_MARK,
  485. RIF1_CLK_MARK, BPFCLK_B_MARK, MSIOF0_SS1_MARK, SCIFA0_RXD_MARK,
  486. TS_SDEN_MARK, DU1_DR6_MARK, RIF1_D0_MARK, FMCLK_B_MARK, RDS_CLK_B_MARK,
  487. MSIOF0_SS2_MARK, SCIFA0_TXD_MARK, TS_SPSYNC_MARK, DU1_DR7_MARK,
  488. RIF1_D1_MARK, FMIN_B_MARK, RDS_DATA_B_MARK, HSCIF1_HRX_MARK,
  489. I2C4_SCL_MARK, PWM6_MARK, DU1_DG0_MARK, HSCIF1_HTX_MARK,
  490. I2C4_SDA_MARK, TPUTO1_MARK, DU1_DG1_MARK, HSCIF1_HSCK_MARK,
  491. PWM2_MARK, IETX_MARK, DU1_DG2_MARK, REMOCON_B_MARK, SPEEDIN_B_MARK,
  492. VSP_B_MARK, HSCIF1_HCTS_N_MARK, SCIFA4_RXD_MARK, IECLK_MARK,
  493. DU1_DG3_MARK, SSI_SCK1_B_MARK, CAN_DEBUG_HW_TRIGGER_MARK,
  494. CC50_STATE32_MARK, HSCIF1_HRTS_N_MARK, SCIFA4_TXD_MARK, IERX_MARK,
  495. DU1_DG4_MARK, SSI_WS1_B_MARK, CAN_STEP0_MARK, CC50_STATE33_MARK,
  496. SCIF1_SCK_MARK, PWM3_MARK, TCLK2_MARK, DU1_DG5_MARK, SSI_SDATA1_B_MARK,
  497. CAN_TXCLK_MARK, CC50_STATE34_MARK,
  498. /* IPSR10 */
  499. SCIF1_RXD_MARK, IIC0_SCL_MARK, DU1_DG6_MARK, SSI_SCK2_B_MARK,
  500. CAN_DEBUGOUT0_MARK, CC50_STATE35_MARK, SCIF1_TXD_MARK, IIC0_SDA_MARK,
  501. DU1_DG7_MARK, SSI_WS2_B_MARK, CAN_DEBUGOUT1_MARK, CC50_STATE36_MARK,
  502. SCIF2_RXD_MARK, IIC1_SCL_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
  503. USB0_EXTLP_MARK, CAN_DEBUGOUT2_MARK, CC50_STATE37_MARK, SCIF2_TXD_MARK,
  504. IIC1_SDA_MARK, DU1_DB1_MARK, SSI_SCK9_B_MARK, USB0_OVC1_MARK,
  505. CAN_DEBUGOUT3_MARK, CC50_STATE38_MARK, SCIF2_SCK_MARK, IRQ1_MARK,
  506. DU1_DB2_MARK, SSI_WS9_B_MARK, USB0_IDIN_MARK, CAN_DEBUGOUT4_MARK,
  507. CC50_STATE39_MARK, SCIF3_SCK_MARK, IRQ2_MARK, BPFCLK_D_MARK,
  508. DU1_DB3_MARK, SSI_SDATA9_B_MARK, TANS2_MARK, CAN_DEBUGOUT5_MARK,
  509. CC50_OSCOUT_MARK, SCIF3_RXD_MARK, I2C1_SCL_E_MARK, FMCLK_D_MARK,
  510. DU1_DB4_MARK, AUDIO_CLKA_C_MARK, SSI_SCK4_B_MARK, CAN_DEBUGOUT6_MARK,
  511. RDS_CLK_C_MARK, SCIF3_TXD_MARK, I2C1_SDA_E_MARK, FMIN_D_MARK,
  512. DU1_DB5_MARK, AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK, CAN_DEBUGOUT7_MARK,
  513. RDS_DATA_C_MARK, I2C2_SCL_MARK, SCIFA5_RXD_MARK, DU1_DB6_MARK,
  514. AUDIO_CLKC_C_MARK, SSI_SDATA4_B_MARK, CAN_DEBUGOUT8_MARK, I2C2_SDA_MARK,
  515. SCIFA5_TXD_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK, CAN_DEBUGOUT9_MARK,
  516. SSI_SCK5_MARK, SCIFA3_SCK_MARK, DU1_DOTCLKIN_MARK, CAN_DEBUGOUT10_MARK,
  517. /* IPSR11 */
  518. SSI_WS5_MARK, SCIFA3_RXD_MARK, I2C3_SCL_C_MARK, DU1_DOTCLKOUT0_MARK,
  519. CAN_DEBUGOUT11_MARK, SSI_SDATA5_MARK, SCIFA3_TXD_MARK, I2C3_SDA_C_MARK,
  520. DU1_DOTCLKOUT1_MARK, CAN_DEBUGOUT12_MARK, SSI_SCK6_MARK,
  521. SCIFA1_SCK_B_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, CAN_DEBUGOUT13_MARK,
  522. SSI_WS6_MARK, SCIFA1_RXD_B_MARK, I2C4_SCL_C_MARK,
  523. DU1_EXVSYNC_DU1_VSYNC_MARK, CAN_DEBUGOUT14_MARK, SSI_SDATA6_MARK,
  524. SCIFA1_TXD_B_MARK, I2C4_SDA_C_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  525. CAN_DEBUGOUT15_MARK, SSI_SCK78_MARK, SCIFA2_SCK_B_MARK, IIC0_SDA_C_MARK,
  526. DU1_DISP_MARK, SSI_WS78_MARK, SCIFA2_RXD_B_MARK, IIC0_SCL_C_MARK,
  527. DU1_CDE_MARK, SSI_SDATA7_MARK, SCIFA2_TXD_B_MARK, IRQ8_MARK,
  528. AUDIO_CLKA_D_MARK, CAN_CLK_D_MARK, PCMOE_N_MARK, SSI_SCK0129_MARK,
  529. MSIOF1_RXD_B_MARK, SCIF5_RXD_D_MARK, ADIDATA_B_MARK, AD_DI_B_MARK,
  530. PCMWE_N_MARK, SSI_WS0129_MARK, MSIOF1_TXD_B_MARK, SCIF5_TXD_D_MARK,
  531. ADICS_SAMP_B_MARK, AD_DO_B_MARK, SSI_SDATA0_MARK, MSIOF1_SCK_B_MARK,
  532. PWM0_B_MARK, ADICLK_B_MARK, AD_CLK_B_MARK,
  533. /* IPSR12 */
  534. SSI_SCK34_MARK, MSIOF1_SYNC_B_MARK, SCIFA1_SCK_C_MARK, ADICHS0_B_MARK,
  535. AD_NCS_N_B_MARK, DREQ1_N_B_MARK, SSI_WS34_MARK, MSIOF1_SS1_B_MARK,
  536. SCIFA1_RXD_C_MARK, ADICHS1_B_MARK, CAN1_RX_C_MARK, DACK1_B_MARK,
  537. SSI_SDATA3_MARK, MSIOF1_SS2_B_MARK, SCIFA1_TXD_C_MARK, ADICHS2_B_MARK,
  538. CAN1_TX_C_MARK, DREQ2_N_MARK, SSI_SCK4_MARK, MLB_CLK_MARK, IETX_B_MARK,
  539. IRD_TX_MARK, SSI_WS4_MARK, MLB_SIG_MARK, IECLK_B_MARK, IRD_RX_MARK,
  540. SSI_SDATA4_MARK, MLB_DAT_MARK, IERX_B_MARK, IRD_SCK_MARK,
  541. SSI_SDATA8_MARK, SCIF1_SCK_B_MARK, PWM1_B_MARK, IRQ9_MARK, REMOCON_MARK,
  542. DACK2_MARK, ETH_MDIO_B_MARK, SSI_SCK1_MARK, SCIF1_RXD_B_MARK,
  543. IIC1_SCL_C_MARK, VI1_CLK_MARK, CAN0_RX_D_MARK, AVB_AVTP_CAPTURE_MARK,
  544. ETH_CRS_DV_B_MARK, SSI_WS1_MARK, SCIF1_TXD_B_MARK, IIC1_SDA_C_MARK,
  545. VI1_DATA0_MARK, CAN0_TX_D_MARK, AVB_AVTP_MATCH_MARK, ETH_RX_ER_B_MARK,
  546. SSI_SDATA1_MARK, HSCIF1_HRX_B_MARK, VI1_DATA1_MARK, SDATA_MARK,
  547. ATAG0_N_MARK, ETH_RXD0_B_MARK, SSI_SCK2_MARK, HSCIF1_HTX_B_MARK,
  548. VI1_DATA2_MARK, MDATA_MARK, ATAWR0_N_MARK, ETH_RXD1_B_MARK,
  549. /* IPSR13 */
  550. SSI_WS2_MARK, HSCIF1_HCTS_N_B_MARK, SCIFA0_RXD_D_MARK, VI1_DATA3_MARK,
  551. SCKZ_MARK, ATACS00_N_MARK, ETH_LINK_B_MARK, SSI_SDATA2_MARK,
  552. HSCIF1_HRTS_N_B_MARK, SCIFA0_TXD_D_MARK, VI1_DATA4_MARK, STM_N_MARK,
  553. ATACS10_N_MARK, ETH_REFCLK_B_MARK, SSI_SCK9_MARK, SCIF2_SCK_B_MARK,
  554. PWM2_B_MARK, VI1_DATA5_MARK, MTS_N_MARK, EX_WAIT1_MARK,
  555. ETH_TXD1_B_MARK, SSI_WS9_MARK, SCIF2_RXD_B_MARK, I2C3_SCL_E_MARK,
  556. VI1_DATA6_MARK, ATARD0_N_MARK, ETH_TX_EN_B_MARK, SSI_SDATA9_MARK,
  557. SCIF2_TXD_B_MARK, I2C3_SDA_E_MARK, VI1_DATA7_MARK, ATADIR0_N_MARK,
  558. ETH_MAGIC_B_MARK, AUDIO_CLKA_MARK, I2C0_SCL_B_MARK, SCIFA4_RXD_D_MARK,
  559. VI1_CLKENB_MARK, TS_SDATA_C_MARK, RIF0_SYNC_B_MARK, ETH_TXD0_B_MARK,
  560. AUDIO_CLKB_MARK, I2C0_SDA_B_MARK, SCIFA4_TXD_D_MARK, VI1_FIELD_MARK,
  561. TS_SCK_C_MARK, RIF0_CLK_B_MARK, BPFCLK_E_MARK, ETH_MDC_B_MARK,
  562. AUDIO_CLKC_MARK, I2C4_SCL_B_MARK, SCIFA5_RXD_D_MARK, VI1_HSYNC_N_MARK,
  563. TS_SDEN_C_MARK, RIF0_D0_B_MARK, FMCLK_E_MARK, RDS_CLK_D_MARK,
  564. AUDIO_CLKOUT_MARK, I2C4_SDA_B_MARK, SCIFA5_TXD_D_MARK, VI1_VSYNC_N_MARK,
  565. TS_SPSYNC_C_MARK, RIF0_D1_B_MARK, FMIN_E_MARK, RDS_DATA_D_MARK,
  566. PINMUX_MARK_END,
  567. };
  568. static const u16 pinmux_data[] = {
  569. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  570. PINMUX_DATA(A2_MARK, FN_A2),
  571. PINMUX_DATA(WE0_N_MARK, FN_WE0_N),
  572. PINMUX_DATA(WE1_N_MARK, FN_WE1_N),
  573. PINMUX_DATA(DACK0_MARK, FN_DACK0),
  574. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  575. PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
  576. PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
  577. PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
  578. PINMUX_DATA(SD0_CLK_MARK, FN_SD0_CLK),
  579. PINMUX_DATA(SD0_CMD_MARK, FN_SD0_CMD),
  580. PINMUX_DATA(SD0_DATA0_MARK, FN_SD0_DATA0),
  581. PINMUX_DATA(SD0_DATA1_MARK, FN_SD0_DATA1),
  582. PINMUX_DATA(SD0_DATA2_MARK, FN_SD0_DATA2),
  583. PINMUX_DATA(SD0_DATA3_MARK, FN_SD0_DATA3),
  584. PINMUX_DATA(SD0_CD_MARK, FN_SD0_CD),
  585. PINMUX_DATA(SD0_WP_MARK, FN_SD0_WP),
  586. PINMUX_DATA(SD1_CLK_MARK, FN_SD1_CLK),
  587. PINMUX_DATA(SD1_CMD_MARK, FN_SD1_CMD),
  588. PINMUX_DATA(SD1_DATA0_MARK, FN_SD1_DATA0),
  589. PINMUX_DATA(SD1_DATA1_MARK, FN_SD1_DATA1),
  590. PINMUX_DATA(SD1_DATA2_MARK, FN_SD1_DATA2),
  591. PINMUX_DATA(SD1_DATA3_MARK, FN_SD1_DATA3),
  592. /* IPSR0 */
  593. PINMUX_IPSR_DATA(IP0_0, SD1_CD),
  594. PINMUX_IPSR_MODSEL_DATA(IP0_0, CAN0_RX, SEL_CAN0_0),
  595. PINMUX_IPSR_DATA(IP0_9_8, SD1_WP),
  596. PINMUX_IPSR_DATA(IP0_9_8, IRQ7),
  597. PINMUX_IPSR_MODSEL_DATA(IP0_9_8, CAN0_TX, SEL_CAN0_0),
  598. PINMUX_IPSR_DATA(IP0_10, MMC_CLK),
  599. PINMUX_IPSR_DATA(IP0_10, SD2_CLK),
  600. PINMUX_IPSR_DATA(IP0_11, MMC_CMD),
  601. PINMUX_IPSR_DATA(IP0_11, SD2_CMD),
  602. PINMUX_IPSR_DATA(IP0_12, MMC_D0),
  603. PINMUX_IPSR_DATA(IP0_12, SD2_DATA0),
  604. PINMUX_IPSR_DATA(IP0_13, MMC_D1),
  605. PINMUX_IPSR_DATA(IP0_13, SD2_DATA1),
  606. PINMUX_IPSR_DATA(IP0_14, MMC_D2),
  607. PINMUX_IPSR_DATA(IP0_14, SD2_DATA2),
  608. PINMUX_IPSR_DATA(IP0_15, MMC_D3),
  609. PINMUX_IPSR_DATA(IP0_15, SD2_DATA3),
  610. PINMUX_IPSR_DATA(IP0_16, MMC_D4),
  611. PINMUX_IPSR_DATA(IP0_16, SD2_CD),
  612. PINMUX_IPSR_DATA(IP0_17, MMC_D5),
  613. PINMUX_IPSR_DATA(IP0_17, SD2_WP),
  614. PINMUX_IPSR_DATA(IP0_19_18, MMC_D6),
  615. PINMUX_IPSR_MODSEL_DATA(IP0_19_18, SCIF0_RXD, SEL_SCIF0_0),
  616. PINMUX_IPSR_MODSEL_DATA(IP0_19_18, I2C2_SCL_B, SEL_I2C02_1),
  617. PINMUX_IPSR_MODSEL_DATA(IP0_19_18, CAN1_RX, SEL_CAN1_0),
  618. PINMUX_IPSR_DATA(IP0_21_20, MMC_D7),
  619. PINMUX_IPSR_MODSEL_DATA(IP0_21_20, SCIF0_TXD, SEL_SCIF0_0),
  620. PINMUX_IPSR_MODSEL_DATA(IP0_21_20, I2C2_SDA_B, SEL_I2C02_1),
  621. PINMUX_IPSR_MODSEL_DATA(IP0_21_20, CAN1_TX, SEL_CAN1_0),
  622. PINMUX_IPSR_DATA(IP0_23_22, D0),
  623. PINMUX_IPSR_MODSEL_DATA(IP0_23_22, SCIFA3_SCK_B, SEL_SCIFA3_1),
  624. PINMUX_IPSR_DATA(IP0_23_22, IRQ4),
  625. PINMUX_IPSR_DATA(IP0_24, D1),
  626. PINMUX_IPSR_MODSEL_DATA(IP0_24, SCIFA3_RXD_B, SEL_SCIFA3_1),
  627. PINMUX_IPSR_DATA(IP0_25, D2),
  628. PINMUX_IPSR_MODSEL_DATA(IP0_25, SCIFA3_TXD_B, SEL_SCIFA3_1),
  629. PINMUX_IPSR_DATA(IP0_27_26, D3),
  630. PINMUX_IPSR_MODSEL_DATA(IP0_27_26, I2C3_SCL_B, SEL_I2C03_1),
  631. PINMUX_IPSR_MODSEL_DATA(IP0_27_26, SCIF5_RXD_B, SEL_SCIF5_1),
  632. PINMUX_IPSR_DATA(IP0_29_28, D4),
  633. PINMUX_IPSR_MODSEL_DATA(IP0_29_28, I2C3_SDA_B, SEL_I2C03_1),
  634. PINMUX_IPSR_MODSEL_DATA(IP0_29_28, SCIF5_TXD_B, SEL_SCIF5_1),
  635. PINMUX_IPSR_DATA(IP0_31_30, D5),
  636. PINMUX_IPSR_MODSEL_DATA(IP0_31_30, SCIF4_RXD_B, SEL_SCIF4_1),
  637. PINMUX_IPSR_MODSEL_DATA(IP0_31_30, I2C0_SCL_D, SEL_I2C00_3),
  638. /* IPSR1 */
  639. PINMUX_IPSR_DATA(IP1_1_0, D6),
  640. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, SCIF4_TXD_B, SEL_SCIF4_1),
  641. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, I2C0_SDA_D, SEL_I2C00_3),
  642. PINMUX_IPSR_DATA(IP1_3_2, D7),
  643. PINMUX_IPSR_DATA(IP1_3_2, IRQ3),
  644. PINMUX_IPSR_MODSEL_DATA(IP1_3_2, TCLK1, SEL_TMU_0),
  645. PINMUX_IPSR_DATA(IP1_3_2, PWM6_B),
  646. PINMUX_IPSR_DATA(IP1_5_4, D8),
  647. PINMUX_IPSR_DATA(IP1_5_4, HSCIF2_HRX),
  648. PINMUX_IPSR_MODSEL_DATA(IP1_5_4, I2C1_SCL_B, SEL_I2C01_1),
  649. PINMUX_IPSR_DATA(IP1_7_6, D9),
  650. PINMUX_IPSR_DATA(IP1_7_6, HSCIF2_HTX),
  651. PINMUX_IPSR_MODSEL_DATA(IP1_7_6, I2C1_SDA_B, SEL_I2C01_1),
  652. PINMUX_IPSR_DATA(IP1_10_8, D10),
  653. PINMUX_IPSR_DATA(IP1_10_8, HSCIF2_HSCK),
  654. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, SCIF1_SCK_C, SEL_SCIF1_2),
  655. PINMUX_IPSR_DATA(IP1_10_8, IRQ6),
  656. PINMUX_IPSR_DATA(IP1_10_8, PWM5_C),
  657. PINMUX_IPSR_DATA(IP1_12_11, D11),
  658. PINMUX_IPSR_DATA(IP1_12_11, HSCIF2_HCTS_N),
  659. PINMUX_IPSR_MODSEL_DATA(IP1_12_11, SCIF1_RXD_C, SEL_SCIF1_2),
  660. PINMUX_IPSR_MODSEL_DATA(IP1_12_11, I2C1_SCL_D, SEL_I2C01_3),
  661. PINMUX_IPSR_DATA(IP1_14_13, D12),
  662. PINMUX_IPSR_DATA(IP1_14_13, HSCIF2_HRTS_N),
  663. PINMUX_IPSR_MODSEL_DATA(IP1_14_13, SCIF1_TXD_C, SEL_SCIF1_2),
  664. PINMUX_IPSR_MODSEL_DATA(IP1_14_13, I2C1_SDA_D, SEL_I2C01_3),
  665. PINMUX_IPSR_DATA(IP1_17_15, D13),
  666. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, SCIFA1_SCK, SEL_SCIFA1_0),
  667. PINMUX_IPSR_DATA(IP1_17_15, TANS1),
  668. PINMUX_IPSR_DATA(IP1_17_15, PWM2_C),
  669. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, TCLK2_B, SEL_TMU_1),
  670. PINMUX_IPSR_DATA(IP1_19_18, D14),
  671. PINMUX_IPSR_MODSEL_DATA(IP1_19_18, SCIFA1_RXD, SEL_SCIFA1_0),
  672. PINMUX_IPSR_MODSEL_DATA(IP1_19_18, IIC0_SCL_B, SEL_IIC00_1),
  673. PINMUX_IPSR_DATA(IP1_21_20, D15),
  674. PINMUX_IPSR_MODSEL_DATA(IP1_21_20, SCIFA1_TXD, SEL_SCIFA1_0),
  675. PINMUX_IPSR_MODSEL_DATA(IP1_21_20, IIC0_SDA_B, SEL_IIC00_1),
  676. PINMUX_IPSR_DATA(IP1_23_22, A0),
  677. PINMUX_IPSR_DATA(IP1_23_22, SCIFB1_SCK),
  678. PINMUX_IPSR_DATA(IP1_23_22, PWM3_B),
  679. PINMUX_IPSR_DATA(IP1_24, A1),
  680. PINMUX_IPSR_DATA(IP1_24, SCIFB1_TXD),
  681. PINMUX_IPSR_DATA(IP1_26, A3),
  682. PINMUX_IPSR_DATA(IP1_26, SCIFB0_SCK),
  683. PINMUX_IPSR_DATA(IP1_27, A4),
  684. PINMUX_IPSR_DATA(IP1_27, SCIFB0_TXD),
  685. PINMUX_IPSR_DATA(IP1_29_28, A5),
  686. PINMUX_IPSR_DATA(IP1_29_28, SCIFB0_RXD),
  687. PINMUX_IPSR_DATA(IP1_29_28, PWM4_B),
  688. PINMUX_IPSR_DATA(IP1_29_28, TPUTO3_C),
  689. PINMUX_IPSR_DATA(IP1_31_30, A6),
  690. PINMUX_IPSR_DATA(IP1_31_30, SCIFB0_CTS_N),
  691. PINMUX_IPSR_MODSEL_DATA(IP1_31_30, SCIFA4_RXD_B, SEL_SCIFA4_1),
  692. PINMUX_IPSR_DATA(IP1_31_30, TPUTO2_C),
  693. /* IPSR2 */
  694. PINMUX_IPSR_DATA(IP2_1_0, A7),
  695. PINMUX_IPSR_DATA(IP2_1_0, SCIFB0_RTS_N),
  696. PINMUX_IPSR_MODSEL_DATA(IP2_1_0, SCIFA4_TXD_B, SEL_SCIFA4_1),
  697. PINMUX_IPSR_DATA(IP2_3_2, A8),
  698. PINMUX_IPSR_MODSEL_DATA(IP2_3_2, MSIOF1_RXD, SEL_MSI1_0),
  699. PINMUX_IPSR_MODSEL_DATA(IP2_3_2, SCIFA0_RXD_B, SEL_SCIFA0_1),
  700. PINMUX_IPSR_DATA(IP2_5_4, A9),
  701. PINMUX_IPSR_MODSEL_DATA(IP2_5_4, MSIOF1_TXD, SEL_MSI1_0),
  702. PINMUX_IPSR_MODSEL_DATA(IP2_5_4, SCIFA0_TXD_B, SEL_SCIFA0_1),
  703. PINMUX_IPSR_DATA(IP2_7_6, A10),
  704. PINMUX_IPSR_MODSEL_DATA(IP2_7_6, MSIOF1_SCK, SEL_MSI1_0),
  705. PINMUX_IPSR_MODSEL_DATA(IP2_7_6, IIC1_SCL_B, SEL_IIC01_1),
  706. PINMUX_IPSR_DATA(IP2_9_8, A11),
  707. PINMUX_IPSR_MODSEL_DATA(IP2_9_8, MSIOF1_SYNC, SEL_MSI1_0),
  708. PINMUX_IPSR_MODSEL_DATA(IP2_9_8, IIC1_SDA_B, SEL_IIC01_1),
  709. PINMUX_IPSR_DATA(IP2_11_10, A12),
  710. PINMUX_IPSR_MODSEL_DATA(IP2_11_10, MSIOF1_SS1, SEL_MSI1_0),
  711. PINMUX_IPSR_MODSEL_DATA(IP2_11_10, SCIFA5_RXD_B, SEL_SCIFA5_1),
  712. PINMUX_IPSR_DATA(IP2_13_12, A13),
  713. PINMUX_IPSR_MODSEL_DATA(IP2_13_12, MSIOF1_SS2, SEL_MSI1_0),
  714. PINMUX_IPSR_MODSEL_DATA(IP2_13_12, SCIFA5_TXD_B, SEL_SCIFA5_1),
  715. PINMUX_IPSR_DATA(IP2_15_14, A14),
  716. PINMUX_IPSR_MODSEL_DATA(IP2_15_14, MSIOF2_RXD, SEL_MSI2_0),
  717. PINMUX_IPSR_MODSEL_DATA(IP2_15_14, HSCIF0_HRX_B, SEL_HSCIF0_1),
  718. PINMUX_IPSR_MODSEL_DATA(IP2_15_14, DREQ1_N, SEL_LBS_0),
  719. PINMUX_IPSR_DATA(IP2_17_16, A15),
  720. PINMUX_IPSR_MODSEL_DATA(IP2_17_16, MSIOF2_TXD, SEL_MSI2_0),
  721. PINMUX_IPSR_MODSEL_DATA(IP2_17_16, HSCIF0_HTX_B, SEL_HSCIF0_1),
  722. PINMUX_IPSR_MODSEL_DATA(IP2_17_16, DACK1, SEL_LBS_0),
  723. PINMUX_IPSR_DATA(IP2_20_18, A16),
  724. PINMUX_IPSR_MODSEL_DATA(IP2_20_18, MSIOF2_SCK, SEL_MSI2_0),
  725. PINMUX_IPSR_MODSEL_DATA(IP2_20_18, HSCIF0_HSCK_B, SEL_HSCIF0_1),
  726. PINMUX_IPSR_MODSEL_DATA(IP2_20_18, SPEEDIN, SEL_RSP_0),
  727. PINMUX_IPSR_MODSEL_DATA(IP2_20_18, VSP, SEL_SPDM_0),
  728. PINMUX_IPSR_MODSEL_DATA(IP2_20_18, CAN_CLK_C, SEL_CAN_2),
  729. PINMUX_IPSR_DATA(IP2_20_18, TPUTO2_B),
  730. PINMUX_IPSR_DATA(IP2_23_21, A17),
  731. PINMUX_IPSR_MODSEL_DATA(IP2_23_21, MSIOF2_SYNC, SEL_MSI2_0),
  732. PINMUX_IPSR_MODSEL_DATA(IP2_23_21, SCIF4_RXD_E, SEL_SCIF4_4),
  733. PINMUX_IPSR_MODSEL_DATA(IP2_23_21, CAN1_RX_B, SEL_CAN1_1),
  734. PINMUX_IPSR_MODSEL_DATA(IP2_23_21, AVB_AVTP_CAPTURE_B, SEL_AVB_1),
  735. PINMUX_IPSR_DATA(IP2_26_24, A18),
  736. PINMUX_IPSR_MODSEL_DATA(IP2_26_24, MSIOF2_SS1, SEL_MSI2_0),
  737. PINMUX_IPSR_MODSEL_DATA(IP2_26_24, SCIF4_TXD_E, SEL_SCIF4_4),
  738. PINMUX_IPSR_MODSEL_DATA(IP2_26_24, CAN1_TX_B, SEL_CAN1_1),
  739. PINMUX_IPSR_MODSEL_DATA(IP2_26_24, AVB_AVTP_MATCH_B, SEL_AVB_1),
  740. PINMUX_IPSR_DATA(IP2_29_27, A19),
  741. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, MSIOF2_SS2, SEL_MSI2_0),
  742. PINMUX_IPSR_DATA(IP2_29_27, PWM4),
  743. PINMUX_IPSR_DATA(IP2_29_27, TPUTO2),
  744. PINMUX_IPSR_DATA(IP2_29_27, MOUT0),
  745. PINMUX_IPSR_DATA(IP2_31_30, A20),
  746. PINMUX_IPSR_DATA(IP2_31_30, SPCLK),
  747. PINMUX_IPSR_DATA(IP2_29_27, MOUT1),
  748. /* IPSR3 */
  749. PINMUX_IPSR_DATA(IP3_1_0, A21),
  750. PINMUX_IPSR_DATA(IP3_1_0, MOSI_IO0),
  751. PINMUX_IPSR_DATA(IP3_1_0, MOUT2),
  752. PINMUX_IPSR_DATA(IP3_3_2, A22),
  753. PINMUX_IPSR_DATA(IP3_3_2, MISO_IO1),
  754. PINMUX_IPSR_DATA(IP3_3_2, MOUT5),
  755. PINMUX_IPSR_DATA(IP3_3_2, ATADIR1_N),
  756. PINMUX_IPSR_DATA(IP3_5_4, A23),
  757. PINMUX_IPSR_DATA(IP3_5_4, IO2),
  758. PINMUX_IPSR_DATA(IP3_5_4, MOUT6),
  759. PINMUX_IPSR_DATA(IP3_5_4, ATAWR1_N),
  760. PINMUX_IPSR_DATA(IP3_7_6, A24),
  761. PINMUX_IPSR_DATA(IP3_7_6, IO3),
  762. PINMUX_IPSR_DATA(IP3_7_6, EX_WAIT2),
  763. PINMUX_IPSR_DATA(IP3_9_8, A25),
  764. PINMUX_IPSR_DATA(IP3_9_8, SSL),
  765. PINMUX_IPSR_DATA(IP3_9_8, ATARD1_N),
  766. PINMUX_IPSR_DATA(IP3_10, CS0_N),
  767. PINMUX_IPSR_DATA(IP3_10, VI1_DATA8),
  768. PINMUX_IPSR_DATA(IP3_11, CS1_N_A26),
  769. PINMUX_IPSR_DATA(IP3_11, VI1_DATA9),
  770. PINMUX_IPSR_DATA(IP3_12, EX_CS0_N),
  771. PINMUX_IPSR_DATA(IP3_12, VI1_DATA10),
  772. PINMUX_IPSR_DATA(IP3_14_13, EX_CS1_N),
  773. PINMUX_IPSR_DATA(IP3_14_13, TPUTO3_B),
  774. PINMUX_IPSR_DATA(IP3_14_13, SCIFB2_RXD),
  775. PINMUX_IPSR_DATA(IP3_14_13, VI1_DATA11),
  776. PINMUX_IPSR_DATA(IP3_17_15, EX_CS2_N),
  777. PINMUX_IPSR_DATA(IP3_17_15, PWM0),
  778. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SCIF4_RXD_C, SEL_SCIF4_2),
  779. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, TS_SDATA_B, SEL_TSIF0_1),
  780. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, RIF0_SYNC, SEL_DR0_0),
  781. PINMUX_IPSR_DATA(IP3_17_15, TPUTO3),
  782. PINMUX_IPSR_DATA(IP3_17_15, SCIFB2_TXD),
  783. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SDATA_B, SEL_FSN_1),
  784. PINMUX_IPSR_DATA(IP3_20_18, EX_CS3_N),
  785. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, SCIFA2_SCK, SEL_SCIFA2_0),
  786. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, SCIF4_TXD_C, SEL_SCIF4_2),
  787. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, TS_SCK_B, SEL_TSIF0_1),
  788. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, RIF0_CLK, SEL_DR0_0),
  789. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, BPFCLK, SEL_DARC_0),
  790. PINMUX_IPSR_DATA(IP3_20_18, SCIFB2_SCK),
  791. PINMUX_IPSR_MODSEL_DATA(IP3_20_18, MDATA_B, SEL_FSN_1),
  792. PINMUX_IPSR_DATA(IP3_23_21, EX_CS4_N),
  793. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, SCIFA2_RXD, SEL_SCIFA2_0),
  794. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, I2C2_SCL_E, SEL_I2C02_4),
  795. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, TS_SDEN_B, SEL_TSIF0_1),
  796. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, RIF0_D0, SEL_DR0_0),
  797. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, FMCLK, SEL_DARC_0),
  798. PINMUX_IPSR_DATA(IP3_23_21, SCIFB2_CTS_N),
  799. PINMUX_IPSR_MODSEL_DATA(IP3_23_21, SCKZ_B, SEL_FSN_1),
  800. PINMUX_IPSR_DATA(IP3_26_24, EX_CS5_N),
  801. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SCIFA2_TXD, SEL_SCIFA2_0),
  802. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, I2C2_SDA_E, SEL_I2C02_4),
  803. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, TS_SPSYNC_B, SEL_TSIF0_1),
  804. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RIF0_D1, SEL_DR1_0),
  805. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, FMIN, SEL_DARC_0),
  806. PINMUX_IPSR_DATA(IP3_26_24, SCIFB2_RTS_N),
  807. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, STM_N_B, SEL_FSN_1),
  808. PINMUX_IPSR_DATA(IP3_29_27, BS_N),
  809. PINMUX_IPSR_DATA(IP3_29_27, DRACK0),
  810. PINMUX_IPSR_DATA(IP3_29_27, PWM1_C),
  811. PINMUX_IPSR_DATA(IP3_29_27, TPUTO0_C),
  812. PINMUX_IPSR_DATA(IP3_29_27, ATACS01_N),
  813. PINMUX_IPSR_MODSEL_DATA(IP3_29_27, MTS_N_B, SEL_FSN_1),
  814. PINMUX_IPSR_DATA(IP3_30, RD_N),
  815. PINMUX_IPSR_DATA(IP3_30, ATACS11_N),
  816. PINMUX_IPSR_DATA(IP3_31, RD_WR_N),
  817. PINMUX_IPSR_DATA(IP3_31, ATAG1_N),
  818. /* IPSR4 */
  819. PINMUX_IPSR_DATA(IP4_1_0, EX_WAIT0),
  820. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_B, SEL_CAN_1),
  821. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCIF_CLK, SEL_SCIF0_0),
  822. PINMUX_IPSR_DATA(IP4_1_0, PWMFSW0),
  823. PINMUX_IPSR_DATA(IP4_4_2, DU0_DR0),
  824. PINMUX_IPSR_DATA(IP4_4_2, LCDOUT16),
  825. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCIF5_RXD_C, SEL_SCIF5_2),
  826. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, I2C2_SCL_D, SEL_I2C02_3),
  827. PINMUX_IPSR_DATA(IP4_4_2, CC50_STATE0),
  828. PINMUX_IPSR_DATA(IP4_7_5, DU0_DR1),
  829. PINMUX_IPSR_DATA(IP4_7_5, LCDOUT17),
  830. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCIF5_TXD_C, SEL_SCIF5_2),
  831. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, I2C2_SDA_D, SEL_I2C02_3),
  832. PINMUX_IPSR_DATA(IP4_9_8, CC50_STATE1),
  833. PINMUX_IPSR_DATA(IP4_9_8, DU0_DR2),
  834. PINMUX_IPSR_DATA(IP4_9_8, LCDOUT18),
  835. PINMUX_IPSR_DATA(IP4_9_8, CC50_STATE2),
  836. PINMUX_IPSR_DATA(IP4_11_10, DU0_DR3),
  837. PINMUX_IPSR_DATA(IP4_11_10, LCDOUT19),
  838. PINMUX_IPSR_DATA(IP4_11_10, CC50_STATE3),
  839. PINMUX_IPSR_DATA(IP4_13_12, DU0_DR4),
  840. PINMUX_IPSR_DATA(IP4_13_12, LCDOUT20),
  841. PINMUX_IPSR_DATA(IP4_13_12, CC50_STATE4),
  842. PINMUX_IPSR_DATA(IP4_15_14, DU0_DR5),
  843. PINMUX_IPSR_DATA(IP4_15_14, LCDOUT21),
  844. PINMUX_IPSR_DATA(IP4_15_14, CC50_STATE5),
  845. PINMUX_IPSR_DATA(IP4_17_16, DU0_DR6),
  846. PINMUX_IPSR_DATA(IP4_17_16, LCDOUT22),
  847. PINMUX_IPSR_DATA(IP4_17_16, CC50_STATE6),
  848. PINMUX_IPSR_DATA(IP4_19_18, DU0_DR7),
  849. PINMUX_IPSR_DATA(IP4_19_18, LCDOUT23),
  850. PINMUX_IPSR_DATA(IP4_19_18, CC50_STATE7),
  851. PINMUX_IPSR_DATA(IP4_22_20, DU0_DG0),
  852. PINMUX_IPSR_DATA(IP4_22_20, LCDOUT8),
  853. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCIFA0_RXD_C, SEL_SCIFA0_2),
  854. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, I2C3_SCL_D, SEL_I2C03_3),
  855. PINMUX_IPSR_DATA(IP4_22_20, CC50_STATE8),
  856. PINMUX_IPSR_DATA(IP4_25_23, DU0_DG1),
  857. PINMUX_IPSR_DATA(IP4_25_23, LCDOUT9),
  858. PINMUX_IPSR_MODSEL_DATA(IP4_25_23, SCIFA0_TXD_C, SEL_SCIFA0_2),
  859. PINMUX_IPSR_MODSEL_DATA(IP4_25_23, I2C3_SDA_D, SEL_I2C03_3),
  860. PINMUX_IPSR_DATA(IP4_25_23, CC50_STATE9),
  861. PINMUX_IPSR_DATA(IP4_27_26, DU0_DG2),
  862. PINMUX_IPSR_DATA(IP4_27_26, LCDOUT10),
  863. PINMUX_IPSR_DATA(IP4_27_26, CC50_STATE10),
  864. PINMUX_IPSR_DATA(IP4_29_28, DU0_DG3),
  865. PINMUX_IPSR_DATA(IP4_29_28, LCDOUT11),
  866. PINMUX_IPSR_DATA(IP4_29_28, CC50_STATE11),
  867. PINMUX_IPSR_DATA(IP4_31_30, DU0_DG4),
  868. PINMUX_IPSR_DATA(IP4_31_30, LCDOUT12),
  869. PINMUX_IPSR_DATA(IP4_31_30, CC50_STATE12),
  870. /* IPSR5 */
  871. PINMUX_IPSR_DATA(IP5_1_0, DU0_DG5),
  872. PINMUX_IPSR_DATA(IP5_1_0, LCDOUT13),
  873. PINMUX_IPSR_DATA(IP5_1_0, CC50_STATE13),
  874. PINMUX_IPSR_DATA(IP5_3_2, DU0_DG6),
  875. PINMUX_IPSR_DATA(IP5_3_2, LCDOUT14),
  876. PINMUX_IPSR_DATA(IP5_3_2, CC50_STATE14),
  877. PINMUX_IPSR_DATA(IP5_5_4, DU0_DG7),
  878. PINMUX_IPSR_DATA(IP5_5_4, LCDOUT15),
  879. PINMUX_IPSR_DATA(IP5_5_4, CC50_STATE15),
  880. PINMUX_IPSR_DATA(IP5_8_6, DU0_DB0),
  881. PINMUX_IPSR_DATA(IP5_8_6, LCDOUT0),
  882. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, SCIFA4_RXD_C, SEL_SCIFA4_2),
  883. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, I2C4_SCL_D, SEL_I2C04_3),
  884. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, CAN0_RX_C, SEL_CAN0_2),
  885. PINMUX_IPSR_DATA(IP5_8_6, CC50_STATE16),
  886. PINMUX_IPSR_DATA(IP5_11_9, DU0_DB1),
  887. PINMUX_IPSR_DATA(IP5_11_9, LCDOUT1),
  888. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  889. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, I2C4_SDA_D, SEL_I2C04_3),
  890. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, CAN0_TX_C, SEL_CAN0_2),
  891. PINMUX_IPSR_DATA(IP5_11_9, CC50_STATE17),
  892. PINMUX_IPSR_DATA(IP5_13_12, DU0_DB2),
  893. PINMUX_IPSR_DATA(IP5_13_12, LCDOUT2),
  894. PINMUX_IPSR_DATA(IP5_13_12, CC50_STATE18),
  895. PINMUX_IPSR_DATA(IP5_15_14, DU0_DB3),
  896. PINMUX_IPSR_DATA(IP5_15_14, LCDOUT3),
  897. PINMUX_IPSR_DATA(IP5_15_14, CC50_STATE19),
  898. PINMUX_IPSR_DATA(IP5_17_16, DU0_DB4),
  899. PINMUX_IPSR_DATA(IP5_17_16, LCDOUT4),
  900. PINMUX_IPSR_DATA(IP5_17_16, CC50_STATE20),
  901. PINMUX_IPSR_DATA(IP5_19_18, DU0_DB5),
  902. PINMUX_IPSR_DATA(IP5_19_18, LCDOUT5),
  903. PINMUX_IPSR_DATA(IP5_19_18, CC50_STATE21),
  904. PINMUX_IPSR_DATA(IP5_21_20, DU0_DB6),
  905. PINMUX_IPSR_DATA(IP5_21_20, LCDOUT6),
  906. PINMUX_IPSR_DATA(IP5_21_20, CC50_STATE22),
  907. PINMUX_IPSR_DATA(IP5_23_22, DU0_DB7),
  908. PINMUX_IPSR_DATA(IP5_23_22, LCDOUT7),
  909. PINMUX_IPSR_DATA(IP5_23_22, CC50_STATE23),
  910. PINMUX_IPSR_DATA(IP5_25_24, DU0_DOTCLKIN),
  911. PINMUX_IPSR_DATA(IP5_25_24, QSTVA_QVS),
  912. PINMUX_IPSR_DATA(IP5_25_24, CC50_STATE24),
  913. PINMUX_IPSR_DATA(IP5_27_26, DU0_DOTCLKOUT0),
  914. PINMUX_IPSR_DATA(IP5_27_26, QCLK),
  915. PINMUX_IPSR_DATA(IP5_27_26, CC50_STATE25),
  916. PINMUX_IPSR_DATA(IP5_29_28, DU0_DOTCLKOUT1),
  917. PINMUX_IPSR_DATA(IP5_29_28, QSTVB_QVE),
  918. PINMUX_IPSR_DATA(IP5_29_28, CC50_STATE26),
  919. PINMUX_IPSR_DATA(IP5_31_30, DU0_EXHSYNC_DU0_HSYNC),
  920. PINMUX_IPSR_DATA(IP5_31_30, QSTH_QHS),
  921. PINMUX_IPSR_DATA(IP5_31_30, CC50_STATE27),
  922. /* IPSR6 */
  923. PINMUX_IPSR_DATA(IP6_1_0, DU0_EXVSYNC_DU0_VSYNC),
  924. PINMUX_IPSR_DATA(IP6_1_0, QSTB_QHE),
  925. PINMUX_IPSR_DATA(IP6_1_0, CC50_STATE28),
  926. PINMUX_IPSR_DATA(IP6_3_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  927. PINMUX_IPSR_DATA(IP6_3_2, QCPV_QDE),
  928. PINMUX_IPSR_DATA(IP6_3_2, CC50_STATE29),
  929. PINMUX_IPSR_DATA(IP6_5_4, DU0_DISP),
  930. PINMUX_IPSR_DATA(IP6_5_4, QPOLA),
  931. PINMUX_IPSR_DATA(IP6_5_4, CC50_STATE30),
  932. PINMUX_IPSR_DATA(IP6_7_6, DU0_CDE),
  933. PINMUX_IPSR_DATA(IP6_7_6, QPOLB),
  934. PINMUX_IPSR_DATA(IP6_7_6, CC50_STATE31),
  935. PINMUX_IPSR_DATA(IP6_8, VI0_CLK),
  936. PINMUX_IPSR_DATA(IP6_8, AVB_RX_CLK),
  937. PINMUX_IPSR_DATA(IP6_9, VI0_DATA0_VI0_B0),
  938. PINMUX_IPSR_DATA(IP6_9, AVB_RX_DV),
  939. PINMUX_IPSR_DATA(IP6_10, VI0_DATA1_VI0_B1),
  940. PINMUX_IPSR_DATA(IP6_10, AVB_RXD0),
  941. PINMUX_IPSR_DATA(IP6_11, VI0_DATA2_VI0_B2),
  942. PINMUX_IPSR_DATA(IP6_11, AVB_RXD1),
  943. PINMUX_IPSR_DATA(IP6_12, VI0_DATA3_VI0_B3),
  944. PINMUX_IPSR_DATA(IP6_12, AVB_RXD2),
  945. PINMUX_IPSR_DATA(IP6_13, VI0_DATA4_VI0_B4),
  946. PINMUX_IPSR_DATA(IP6_13, AVB_RXD3),
  947. PINMUX_IPSR_DATA(IP6_14, VI0_DATA5_VI0_B5),
  948. PINMUX_IPSR_DATA(IP6_14, AVB_RXD4),
  949. PINMUX_IPSR_DATA(IP6_15, VI0_DATA6_VI0_B6),
  950. PINMUX_IPSR_DATA(IP6_15, AVB_RXD5),
  951. PINMUX_IPSR_DATA(IP6_16, VI0_DATA7_VI0_B7),
  952. PINMUX_IPSR_DATA(IP6_16, AVB_RXD6),
  953. PINMUX_IPSR_DATA(IP6_19_17, VI0_CLKENB),
  954. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, I2C3_SCL, SEL_I2C03_0),
  955. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, SCIFA5_RXD_C, SEL_SCIFA5_2),
  956. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, IETX_C, SEL_IEB_2),
  957. PINMUX_IPSR_DATA(IP6_19_17, AVB_RXD7),
  958. PINMUX_IPSR_DATA(IP6_22_20, VI0_FIELD),
  959. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, I2C3_SDA, SEL_I2C03_0),
  960. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCIFA5_TXD_C, SEL_SCIFA5_2),
  961. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, IECLK_C, SEL_IEB_2),
  962. PINMUX_IPSR_DATA(IP6_22_20, AVB_RX_ER),
  963. PINMUX_IPSR_DATA(IP6_25_23, VI0_HSYNC_N),
  964. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, SCIF0_RXD_B, SEL_SCIF0_1),
  965. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, I2C0_SCL_C, SEL_I2C00_2),
  966. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, IERX_C, SEL_IEB_2),
  967. PINMUX_IPSR_DATA(IP6_25_23, AVB_COL),
  968. PINMUX_IPSR_DATA(IP6_28_26, VI0_VSYNC_N),
  969. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, SCIF0_TXD_B, SEL_SCIF0_1),
  970. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, I2C0_SDA_C, SEL_I2C00_2),
  971. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, AUDIO_CLKOUT_B, SEL_ADG_1),
  972. PINMUX_IPSR_DATA(IP6_28_26, AVB_TX_EN),
  973. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, ETH_MDIO, SEL_ETH_0),
  974. PINMUX_IPSR_DATA(IP6_31_29, VI0_G0),
  975. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, MSIOF2_RXD_B, SEL_MSI2_1),
  976. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, IIC0_SCL_D, SEL_IIC00_3),
  977. PINMUX_IPSR_DATA(IP6_31_29, AVB_TX_CLK),
  978. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, ADIDATA, SEL_RAD_0),
  979. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, AD_DI, SEL_ADI_0),
  980. /* IPSR7 */
  981. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, ETH_CRS_DV, SEL_ETH_0),
  982. PINMUX_IPSR_DATA(IP7_2_0, VI0_G1),
  983. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, MSIOF2_TXD_B, SEL_MSI2_1),
  984. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, IIC0_SDA_D, SEL_IIC00_3),
  985. PINMUX_IPSR_DATA(IP7_2_0, AVB_TXD0),
  986. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, ADICS_SAMP, SEL_RAD_0),
  987. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, AD_DO, SEL_ADI_0),
  988. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, ETH_RX_ER, SEL_ETH_0),
  989. PINMUX_IPSR_DATA(IP7_5_3, VI0_G2),
  990. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, MSIOF2_SCK_B, SEL_MSI2_1),
  991. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, CAN0_RX_B, SEL_CAN0_1),
  992. PINMUX_IPSR_DATA(IP7_5_3, AVB_TXD1),
  993. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, ADICLK, SEL_RAD_0),
  994. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, AD_CLK, SEL_ADI_0),
  995. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, ETH_RXD0, SEL_ETH_0),
  996. PINMUX_IPSR_DATA(IP7_8_6, VI0_G3),
  997. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, MSIOF2_SYNC_B, SEL_MSI2_1),
  998. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, CAN0_TX_B, SEL_CAN0_1),
  999. PINMUX_IPSR_DATA(IP7_8_6, AVB_TXD2),
  1000. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, ADICHS0, SEL_RAD_0),
  1001. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, AD_NCS_N, SEL_ADI_0),
  1002. PINMUX_IPSR_MODSEL_DATA(IP7_11_9, ETH_RXD1, SEL_ETH_0),
  1003. PINMUX_IPSR_DATA(IP7_11_9, VI0_G4),
  1004. PINMUX_IPSR_MODSEL_DATA(IP7_11_9, MSIOF2_SS1_B, SEL_MSI2_1),
  1005. PINMUX_IPSR_MODSEL_DATA(IP7_11_9, SCIF4_RXD_D, SEL_SCIF4_3),
  1006. PINMUX_IPSR_DATA(IP7_11_9, AVB_TXD3),
  1007. PINMUX_IPSR_MODSEL_DATA(IP7_11_9, ADICHS1, SEL_RAD_0),
  1008. PINMUX_IPSR_MODSEL_DATA(IP7_14_12, ETH_LINK, SEL_ETH_0),
  1009. PINMUX_IPSR_DATA(IP7_14_12, VI0_G5),
  1010. PINMUX_IPSR_MODSEL_DATA(IP7_14_12, MSIOF2_SS2_B, SEL_MSI2_1),
  1011. PINMUX_IPSR_MODSEL_DATA(IP7_14_12, SCIF4_TXD_D, SEL_SCIF4_3),
  1012. PINMUX_IPSR_DATA(IP7_14_12, AVB_TXD4),
  1013. PINMUX_IPSR_MODSEL_DATA(IP7_14_12, ADICHS2, SEL_RAD_0),
  1014. PINMUX_IPSR_MODSEL_DATA(IP7_17_15, ETH_REFCLK, SEL_ETH_0),
  1015. PINMUX_IPSR_DATA(IP7_17_15, VI0_G6),
  1016. PINMUX_IPSR_MODSEL_DATA(IP7_17_15, SCIF2_SCK_C, SEL_SCIF2_2),
  1017. PINMUX_IPSR_DATA(IP7_17_15, AVB_TXD5),
  1018. PINMUX_IPSR_MODSEL_DATA(IP7_17_15, SSI_SCK5_B, SEL_SSI5_1),
  1019. PINMUX_IPSR_MODSEL_DATA(IP7_20_18, ETH_TXD1, SEL_ETH_0),
  1020. PINMUX_IPSR_DATA(IP7_20_18, VI0_G7),
  1021. PINMUX_IPSR_MODSEL_DATA(IP7_20_18, SCIF2_RXD_C, SEL_SCIF2_2),
  1022. PINMUX_IPSR_MODSEL_DATA(IP7_20_18, IIC1_SCL_D, SEL_IIC01_3),
  1023. PINMUX_IPSR_DATA(IP7_20_18, AVB_TXD6),
  1024. PINMUX_IPSR_MODSEL_DATA(IP7_20_18, SSI_WS5_B, SEL_SSI5_1),
  1025. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, ETH_TX_EN, SEL_ETH_0),
  1026. PINMUX_IPSR_DATA(IP7_23_21, VI0_R0),
  1027. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SCIF2_TXD_C, SEL_SCIF2_2),
  1028. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, IIC1_SDA_D, SEL_IIC01_3),
  1029. PINMUX_IPSR_DATA(IP7_23_21, AVB_TXD7),
  1030. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SSI_SDATA5_B, SEL_SSI5_1),
  1031. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, ETH_MAGIC, SEL_ETH_0),
  1032. PINMUX_IPSR_DATA(IP7_26_24, VI0_R1),
  1033. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SCIF3_SCK_B, SEL_SCIF3_1),
  1034. PINMUX_IPSR_DATA(IP7_26_24, AVB_TX_ER),
  1035. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SSI_SCK6_B, SEL_SSI6_1),
  1036. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, ETH_TXD0, SEL_ETH_0),
  1037. PINMUX_IPSR_DATA(IP7_29_27, VI0_R2),
  1038. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SCIF3_RXD_B, SEL_SCIF3_1),
  1039. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, I2C4_SCL_E, SEL_I2C04_4),
  1040. PINMUX_IPSR_DATA(IP7_29_27, AVB_GTX_CLK),
  1041. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SSI_WS6_B, SEL_SSI6_1),
  1042. PINMUX_IPSR_DATA(IP7_31, DREQ0_N),
  1043. PINMUX_IPSR_DATA(IP7_31, SCIFB1_RXD),
  1044. /* IPSR8 */
  1045. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, ETH_MDC, SEL_ETH_0),
  1046. PINMUX_IPSR_DATA(IP8_2_0, VI0_R3),
  1047. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SCIF3_TXD_B, SEL_SCIF3_1),
  1048. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, I2C4_SDA_E, SEL_I2C04_4),
  1049. PINMUX_IPSR_DATA(IP8_2_0, AVB_MDC),
  1050. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SSI_SDATA6_B, SEL_SSI6_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, HSCIF0_HRX, SEL_HSCIF0_0),
  1052. PINMUX_IPSR_DATA(IP8_5_3, VI0_R4),
  1053. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, I2C1_SCL_C, SEL_I2C01_2),
  1054. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, AUDIO_CLKA_B, SEL_ADG_1),
  1055. PINMUX_IPSR_DATA(IP8_5_3, AVB_MDIO),
  1056. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1057. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, HSCIF0_HTX, SEL_HSCIF0_0),
  1058. PINMUX_IPSR_DATA(IP8_8_6, VI0_R5),
  1059. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, I2C1_SDA_C, SEL_I2C01_2),
  1060. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1061. PINMUX_IPSR_DATA(IP8_5_3, AVB_LINK),
  1062. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SSI_WS78_B, SEL_SSI7_1),
  1063. PINMUX_IPSR_DATA(IP8_11_9, HSCIF0_HCTS_N),
  1064. PINMUX_IPSR_DATA(IP8_11_9, VI0_R6),
  1065. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SCIF0_RXD_D, SEL_SCIF0_3),
  1066. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, I2C0_SCL_E, SEL_I2C00_4),
  1067. PINMUX_IPSR_DATA(IP8_11_9, AVB_MAGIC),
  1068. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SSI_SDATA7_B, SEL_SSI7_1),
  1069. PINMUX_IPSR_DATA(IP8_14_12, HSCIF0_HRTS_N),
  1070. PINMUX_IPSR_DATA(IP8_14_12, VI0_R7),
  1071. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SCIF0_TXD_D, SEL_SCIF0_3),
  1072. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, I2C0_SDA_E, SEL_I2C00_4),
  1073. PINMUX_IPSR_DATA(IP8_14_12, AVB_PHY_INT),
  1074. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SSI_SDATA8_B, SEL_SSI8_1),
  1075. PINMUX_IPSR_MODSEL_DATA(IP8_16_15, HSCIF0_HSCK, SEL_HSCIF0_0),
  1076. PINMUX_IPSR_MODSEL_DATA(IP8_16_15, SCIF_CLK_B, SEL_SCIF0_1),
  1077. PINMUX_IPSR_DATA(IP8_16_15, AVB_CRS),
  1078. PINMUX_IPSR_MODSEL_DATA(IP8_16_15, AUDIO_CLKC_B, SEL_ADG_1),
  1079. PINMUX_IPSR_MODSEL_DATA(IP8_19_17, I2C0_SCL, SEL_I2C00_0),
  1080. PINMUX_IPSR_MODSEL_DATA(IP8_19_17, SCIF0_RXD_C, SEL_SCIF0_2),
  1081. PINMUX_IPSR_DATA(IP8_19_17, PWM5),
  1082. PINMUX_IPSR_MODSEL_DATA(IP8_19_17, TCLK1_B, SEL_TMU_1),
  1083. PINMUX_IPSR_DATA(IP8_19_17, AVB_GTXREFCLK),
  1084. PINMUX_IPSR_MODSEL_DATA(IP8_19_17, CAN1_RX_D, SEL_CAN1_3),
  1085. PINMUX_IPSR_DATA(IP8_19_17, TPUTO0_B),
  1086. PINMUX_IPSR_MODSEL_DATA(IP8_22_20, I2C0_SDA, SEL_I2C00_0),
  1087. PINMUX_IPSR_MODSEL_DATA(IP8_22_20, SCIF0_TXD_C, SEL_SCIF0_2),
  1088. PINMUX_IPSR_DATA(IP8_22_20, TPUTO0),
  1089. PINMUX_IPSR_MODSEL_DATA(IP8_22_20, CAN_CLK, SEL_CAN_0),
  1090. PINMUX_IPSR_DATA(IP8_22_20, DVC_MUTE),
  1091. PINMUX_IPSR_MODSEL_DATA(IP8_22_20, CAN1_TX_D, SEL_CAN1_3),
  1092. PINMUX_IPSR_MODSEL_DATA(IP8_25_23, I2C1_SCL, SEL_I2C01_0),
  1093. PINMUX_IPSR_MODSEL_DATA(IP8_25_23, SCIF4_RXD, SEL_SCIF4_0),
  1094. PINMUX_IPSR_DATA(IP8_25_23, PWM5_B),
  1095. PINMUX_IPSR_DATA(IP8_25_23, DU1_DR0),
  1096. PINMUX_IPSR_MODSEL_DATA(IP8_25_23, RIF1_SYNC_B, SEL_DR2_1),
  1097. PINMUX_IPSR_MODSEL_DATA(IP8_25_23, TS_SDATA_D, SEL_TSIF0_3),
  1098. PINMUX_IPSR_DATA(IP8_25_23, TPUTO1_B),
  1099. PINMUX_IPSR_MODSEL_DATA(IP8_28_26, I2C1_SDA, SEL_I2C01_0),
  1100. PINMUX_IPSR_MODSEL_DATA(IP8_28_26, SCIF4_TXD, SEL_SCIF4_0),
  1101. PINMUX_IPSR_DATA(IP8_28_26, IRQ5),
  1102. PINMUX_IPSR_DATA(IP8_28_26, DU1_DR1),
  1103. PINMUX_IPSR_MODSEL_DATA(IP8_28_26, RIF1_CLK_B, SEL_DR2_1),
  1104. PINMUX_IPSR_MODSEL_DATA(IP8_28_26, TS_SCK_D, SEL_TSIF0_3),
  1105. PINMUX_IPSR_MODSEL_DATA(IP8_28_26, BPFCLK_C, SEL_DARC_2),
  1106. PINMUX_IPSR_DATA(IP8_31_29, MSIOF0_RXD),
  1107. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, SCIF5_RXD, SEL_SCIF5_0),
  1108. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, I2C2_SCL_C, SEL_I2C02_2),
  1109. PINMUX_IPSR_DATA(IP8_31_29, DU1_DR2),
  1110. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, RIF1_D0_B, SEL_DR2_1),
  1111. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, TS_SDEN_D, SEL_TSIF0_3),
  1112. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, FMCLK_C, SEL_DARC_2),
  1113. PINMUX_IPSR_MODSEL_DATA(IP8_31_29, RDS_CLK, SEL_RDS_0),
  1114. /* IPSR9 */
  1115. PINMUX_IPSR_DATA(IP9_2_0, MSIOF0_TXD),
  1116. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCIF5_TXD, SEL_SCIF5_0),
  1117. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, I2C2_SDA_C, SEL_I2C02_2),
  1118. PINMUX_IPSR_DATA(IP9_2_0, DU1_DR3),
  1119. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RIF1_D1_B, SEL_DR3_1),
  1120. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, TS_SPSYNC_D, SEL_TSIF0_3),
  1121. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, FMIN_C, SEL_DARC_2),
  1122. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RDS_DATA, SEL_RDS_0),
  1123. PINMUX_IPSR_DATA(IP9_5_3, MSIOF0_SCK),
  1124. PINMUX_IPSR_DATA(IP9_5_3, IRQ0),
  1125. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, TS_SDATA, SEL_TSIF0_0),
  1126. PINMUX_IPSR_DATA(IP9_5_3, DU1_DR4),
  1127. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, RIF1_SYNC, SEL_DR2_0),
  1128. PINMUX_IPSR_DATA(IP9_5_3, TPUTO1_C),
  1129. PINMUX_IPSR_DATA(IP9_8_6, MSIOF0_SYNC),
  1130. PINMUX_IPSR_DATA(IP9_8_6, PWM1),
  1131. PINMUX_IPSR_MODSEL_DATA(IP9_8_6, TS_SCK, SEL_TSIF0_0),
  1132. PINMUX_IPSR_DATA(IP9_8_6, DU1_DR5),
  1133. PINMUX_IPSR_MODSEL_DATA(IP9_8_6, RIF1_CLK, SEL_DR2_0),
  1134. PINMUX_IPSR_MODSEL_DATA(IP9_8_6, BPFCLK_B, SEL_DARC_1),
  1135. PINMUX_IPSR_DATA(IP9_11_9, MSIOF0_SS1),
  1136. PINMUX_IPSR_MODSEL_DATA(IP9_11_9, SCIFA0_RXD, SEL_SCIFA0_0),
  1137. PINMUX_IPSR_MODSEL_DATA(IP9_11_9, TS_SDEN, SEL_TSIF0_0),
  1138. PINMUX_IPSR_DATA(IP9_11_9, DU1_DR6),
  1139. PINMUX_IPSR_MODSEL_DATA(IP9_11_9, RIF1_D0, SEL_DR2_0),
  1140. PINMUX_IPSR_MODSEL_DATA(IP9_11_9, FMCLK_B, SEL_DARC_1),
  1141. PINMUX_IPSR_MODSEL_DATA(IP9_11_9, RDS_CLK_B, SEL_RDS_1),
  1142. PINMUX_IPSR_DATA(IP9_14_12, MSIOF0_SS2),
  1143. PINMUX_IPSR_MODSEL_DATA(IP9_14_12, SCIFA0_TXD, SEL_SCIFA0_0),
  1144. PINMUX_IPSR_MODSEL_DATA(IP9_14_12, TS_SPSYNC, SEL_TSIF0_0),
  1145. PINMUX_IPSR_DATA(IP9_14_12, DU1_DR7),
  1146. PINMUX_IPSR_MODSEL_DATA(IP9_14_12, RIF1_D1, SEL_DR3_0),
  1147. PINMUX_IPSR_MODSEL_DATA(IP9_14_12, FMIN_B, SEL_DARC_1),
  1148. PINMUX_IPSR_MODSEL_DATA(IP9_14_12, RDS_DATA_B, SEL_RDS_1),
  1149. PINMUX_IPSR_MODSEL_DATA(IP9_16_15, HSCIF1_HRX, SEL_HSCIF1_0),
  1150. PINMUX_IPSR_MODSEL_DATA(IP9_16_15, I2C4_SCL, SEL_I2C04_0),
  1151. PINMUX_IPSR_DATA(IP9_16_15, PWM6),
  1152. PINMUX_IPSR_DATA(IP9_16_15, DU1_DG0),
  1153. PINMUX_IPSR_MODSEL_DATA(IP9_18_17, HSCIF1_HTX, SEL_HSCIF1_0),
  1154. PINMUX_IPSR_MODSEL_DATA(IP9_18_17, I2C4_SDA, SEL_I2C04_0),
  1155. PINMUX_IPSR_DATA(IP9_18_17, TPUTO1),
  1156. PINMUX_IPSR_DATA(IP9_18_17, DU1_DG1),
  1157. PINMUX_IPSR_DATA(IP9_21_19, HSCIF1_HSCK),
  1158. PINMUX_IPSR_DATA(IP9_21_19, PWM2),
  1159. PINMUX_IPSR_MODSEL_DATA(IP9_21_19, IETX, SEL_IEB_0),
  1160. PINMUX_IPSR_DATA(IP9_21_19, DU1_DG2),
  1161. PINMUX_IPSR_MODSEL_DATA(IP9_21_19, REMOCON_B, SEL_RCN_1),
  1162. PINMUX_IPSR_MODSEL_DATA(IP9_21_19, SPEEDIN_B, SEL_RSP_1),
  1163. PINMUX_IPSR_MODSEL_DATA(IP9_21_19, VSP_B, SEL_SPDM_1),
  1164. PINMUX_IPSR_MODSEL_DATA(IP9_24_22, HSCIF1_HCTS_N, SEL_HSCIF1_0),
  1165. PINMUX_IPSR_MODSEL_DATA(IP9_24_22, SCIFA4_RXD, SEL_SCIFA4_0),
  1166. PINMUX_IPSR_MODSEL_DATA(IP9_24_22, IECLK, SEL_IEB_0),
  1167. PINMUX_IPSR_DATA(IP9_24_22, DU1_DG3),
  1168. PINMUX_IPSR_MODSEL_DATA(IP9_24_22, SSI_SCK1_B, SEL_SSI1_1),
  1169. PINMUX_IPSR_DATA(IP9_24_22, CAN_DEBUG_HW_TRIGGER),
  1170. PINMUX_IPSR_DATA(IP9_24_22, CC50_STATE32),
  1171. PINMUX_IPSR_MODSEL_DATA(IP9_27_25, HSCIF1_HRTS_N, SEL_HSCIF1_0),
  1172. PINMUX_IPSR_MODSEL_DATA(IP9_27_25, SCIFA4_TXD, SEL_SCIFA4_0),
  1173. PINMUX_IPSR_MODSEL_DATA(IP9_27_25, IERX, SEL_IEB_0),
  1174. PINMUX_IPSR_DATA(IP9_27_25, DU1_DG4),
  1175. PINMUX_IPSR_MODSEL_DATA(IP9_27_25, SSI_WS1_B, SEL_SSI1_1),
  1176. PINMUX_IPSR_DATA(IP9_27_25, CAN_STEP0),
  1177. PINMUX_IPSR_DATA(IP9_27_25, CC50_STATE33),
  1178. PINMUX_IPSR_MODSEL_DATA(IP9_30_28, SCIF1_SCK, SEL_SCIF1_0),
  1179. PINMUX_IPSR_DATA(IP9_30_28, PWM3),
  1180. PINMUX_IPSR_MODSEL_DATA(IP9_30_28, TCLK2, SEL_TMU_0),
  1181. PINMUX_IPSR_DATA(IP9_30_28, DU1_DG5),
  1182. PINMUX_IPSR_MODSEL_DATA(IP9_30_28, SSI_SDATA1_B, SEL_SSI1_1),
  1183. PINMUX_IPSR_DATA(IP9_30_28, CAN_TXCLK),
  1184. PINMUX_IPSR_DATA(IP9_30_28, CC50_STATE34),
  1185. /* IPSR10 */
  1186. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCIF1_RXD, SEL_SCIF1_0),
  1187. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, IIC0_SCL, SEL_IIC00_0),
  1188. PINMUX_IPSR_DATA(IP10_2_0, DU1_DG6),
  1189. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SCK2_B, SEL_SSI2_1),
  1190. PINMUX_IPSR_DATA(IP10_2_0, CAN_DEBUGOUT0),
  1191. PINMUX_IPSR_DATA(IP10_2_0, CC50_STATE35),
  1192. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCIF1_TXD, SEL_SCIF1_0),
  1193. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, IIC0_SDA, SEL_IIC00_0),
  1194. PINMUX_IPSR_DATA(IP10_5_3, DU1_DG7),
  1195. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_WS2_B, SEL_SSI2_1),
  1196. PINMUX_IPSR_DATA(IP10_5_3, CAN_DEBUGOUT1),
  1197. PINMUX_IPSR_DATA(IP10_5_3, CC50_STATE36),
  1198. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SCIF2_RXD, SEL_SCIF2_0),
  1199. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IIC1_SCL, SEL_IIC01_0),
  1200. PINMUX_IPSR_DATA(IP10_8_6, DU1_DB0),
  1201. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SSI_SDATA2_B, SEL_SSI2_1),
  1202. PINMUX_IPSR_DATA(IP10_8_6, USB0_EXTLP),
  1203. PINMUX_IPSR_DATA(IP10_8_6, CAN_DEBUGOUT2),
  1204. PINMUX_IPSR_DATA(IP10_8_6, CC50_STATE37),
  1205. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIF2_TXD, SEL_SCIF2_0),
  1206. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IIC1_SDA, SEL_IIC01_0),
  1207. PINMUX_IPSR_DATA(IP10_11_9, DU1_DB1),
  1208. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1209. PINMUX_IPSR_DATA(IP10_11_9, USB0_OVC1),
  1210. PINMUX_IPSR_DATA(IP10_11_9, CAN_DEBUGOUT3),
  1211. PINMUX_IPSR_DATA(IP10_11_9, CC50_STATE38),
  1212. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SCIF2_SCK, SEL_SCIF2_0),
  1213. PINMUX_IPSR_DATA(IP10_14_12, IRQ1),
  1214. PINMUX_IPSR_DATA(IP10_14_12, DU1_DB2),
  1215. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SSI_WS9_B, SEL_SSI9_1),
  1216. PINMUX_IPSR_DATA(IP10_14_12, USB0_IDIN),
  1217. PINMUX_IPSR_DATA(IP10_14_12, CAN_DEBUGOUT4),
  1218. PINMUX_IPSR_DATA(IP10_14_12, CC50_STATE39),
  1219. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SCIF3_SCK, SEL_SCIF3_0),
  1220. PINMUX_IPSR_DATA(IP10_17_15, IRQ2),
  1221. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, BPFCLK_D, SEL_DARC_3),
  1222. PINMUX_IPSR_DATA(IP10_17_15, DU1_DB3),
  1223. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SSI_SDATA9_B, SEL_SSI9_1),
  1224. PINMUX_IPSR_DATA(IP10_17_15, TANS2),
  1225. PINMUX_IPSR_DATA(IP10_17_15, CAN_DEBUGOUT5),
  1226. PINMUX_IPSR_DATA(IP10_17_15, CC50_OSCOUT),
  1227. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, SCIF3_RXD, SEL_SCIF3_0),
  1228. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, I2C1_SCL_E, SEL_I2C01_4),
  1229. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, FMCLK_D, SEL_DARC_3),
  1230. PINMUX_IPSR_DATA(IP10_20_18, DU1_DB4),
  1231. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, AUDIO_CLKA_C, SEL_ADG_2),
  1232. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, SSI_SCK4_B, SEL_SSI4_1),
  1233. PINMUX_IPSR_DATA(IP10_20_18, CAN_DEBUGOUT6),
  1234. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, RDS_CLK_C, SEL_RDS_2),
  1235. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF3_TXD, SEL_SCIF3_0),
  1236. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, I2C1_SDA_E, SEL_I2C01_4),
  1237. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, FMIN_D, SEL_DARC_3),
  1238. PINMUX_IPSR_DATA(IP10_23_21, DU1_DB5),
  1239. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, AUDIO_CLKB_C, SEL_ADG_2),
  1240. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SSI_WS4_B, SEL_SSI4_1),
  1241. PINMUX_IPSR_DATA(IP10_23_21, CAN_DEBUGOUT7),
  1242. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, RDS_DATA_C, SEL_RDS_2),
  1243. PINMUX_IPSR_MODSEL_DATA(IP10_26_24, I2C2_SCL, SEL_I2C02_0),
  1244. PINMUX_IPSR_MODSEL_DATA(IP10_26_24, SCIFA5_RXD, SEL_SCIFA5_0),
  1245. PINMUX_IPSR_DATA(IP10_26_24, DU1_DB6),
  1246. PINMUX_IPSR_MODSEL_DATA(IP10_26_24, AUDIO_CLKC_C, SEL_ADG_2),
  1247. PINMUX_IPSR_MODSEL_DATA(IP10_26_24, SSI_SDATA4_B, SEL_SSI4_1),
  1248. PINMUX_IPSR_DATA(IP10_26_24, CAN_DEBUGOUT8),
  1249. PINMUX_IPSR_MODSEL_DATA(IP10_29_27, I2C2_SDA, SEL_I2C02_0),
  1250. PINMUX_IPSR_MODSEL_DATA(IP10_29_27, SCIFA5_TXD, SEL_SCIFA5_0),
  1251. PINMUX_IPSR_DATA(IP10_29_27, DU1_DB7),
  1252. PINMUX_IPSR_MODSEL_DATA(IP10_29_27, AUDIO_CLKOUT_C, SEL_ADG_2),
  1253. PINMUX_IPSR_DATA(IP10_29_27, CAN_DEBUGOUT9),
  1254. PINMUX_IPSR_MODSEL_DATA(IP10_31_30, SSI_SCK5, SEL_SSI5_0),
  1255. PINMUX_IPSR_MODSEL_DATA(IP10_31_30, SCIFA3_SCK, SEL_SCIFA3_0),
  1256. PINMUX_IPSR_DATA(IP10_31_30, DU1_DOTCLKIN),
  1257. PINMUX_IPSR_DATA(IP10_31_30, CAN_DEBUGOUT10),
  1258. /* IPSR11 */
  1259. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SSI_WS5, SEL_SSI5_0),
  1260. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1261. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, I2C3_SCL_C, SEL_I2C03_2),
  1262. PINMUX_IPSR_DATA(IP11_2_0, DU1_DOTCLKOUT0),
  1263. PINMUX_IPSR_DATA(IP11_2_0, CAN_DEBUGOUT11),
  1264. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SSI_SDATA5, SEL_SSI5_0),
  1265. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCIFA3_TXD, SEL_SCIFA3_0),
  1266. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, I2C3_SDA_C, SEL_I2C03_2),
  1267. PINMUX_IPSR_DATA(IP11_5_3, DU1_DOTCLKOUT1),
  1268. PINMUX_IPSR_DATA(IP11_5_3, CAN_DEBUGOUT12),
  1269. PINMUX_IPSR_MODSEL_DATA(IP11_7_6, SSI_SCK6, SEL_SSI6_0),
  1270. PINMUX_IPSR_MODSEL_DATA(IP11_7_6, SCIFA1_SCK_B, SEL_SCIFA1_1),
  1271. PINMUX_IPSR_DATA(IP11_7_6, DU1_EXHSYNC_DU1_HSYNC),
  1272. PINMUX_IPSR_DATA(IP11_7_6, CAN_DEBUGOUT13),
  1273. PINMUX_IPSR_MODSEL_DATA(IP11_10_8, SSI_WS6, SEL_SSI6_0),
  1274. PINMUX_IPSR_MODSEL_DATA(IP11_10_8, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1275. PINMUX_IPSR_MODSEL_DATA(IP11_10_8, I2C4_SCL_C, SEL_I2C04_2),
  1276. PINMUX_IPSR_DATA(IP11_10_8, DU1_EXVSYNC_DU1_VSYNC),
  1277. PINMUX_IPSR_DATA(IP11_10_8, CAN_DEBUGOUT14),
  1278. PINMUX_IPSR_MODSEL_DATA(IP11_13_11, SSI_SDATA6, SEL_SSI6_0),
  1279. PINMUX_IPSR_MODSEL_DATA(IP11_13_11, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1280. PINMUX_IPSR_MODSEL_DATA(IP11_13_11, I2C4_SDA_C, SEL_I2C04_2),
  1281. PINMUX_IPSR_DATA(IP11_13_11, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1282. PINMUX_IPSR_DATA(IP11_13_11, CAN_DEBUGOUT15),
  1283. PINMUX_IPSR_MODSEL_DATA(IP11_15_14, SSI_SCK78, SEL_SSI7_0),
  1284. PINMUX_IPSR_MODSEL_DATA(IP11_15_14, SCIFA2_SCK_B, SEL_SCIFA2_1),
  1285. PINMUX_IPSR_MODSEL_DATA(IP11_15_14, IIC0_SDA_C, SEL_IIC00_2),
  1286. PINMUX_IPSR_DATA(IP11_15_14, DU1_DISP),
  1287. PINMUX_IPSR_MODSEL_DATA(IP11_17_16, SSI_WS78, SEL_SSI7_0),
  1288. PINMUX_IPSR_MODSEL_DATA(IP11_17_16, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1289. PINMUX_IPSR_MODSEL_DATA(IP11_17_16, IIC0_SCL_C, SEL_IIC00_2),
  1290. PINMUX_IPSR_DATA(IP11_17_16, DU1_CDE),
  1291. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SSI_SDATA7, SEL_SSI7_0),
  1292. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1293. PINMUX_IPSR_DATA(IP11_20_18, IRQ8),
  1294. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, AUDIO_CLKA_D, SEL_ADG_3),
  1295. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, CAN_CLK_D, SEL_CAN_3),
  1296. PINMUX_IPSR_DATA(IP11_20_18, PCMOE_N),
  1297. PINMUX_IPSR_DATA(IP11_23_21, SSI_SCK0129),
  1298. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, MSIOF1_RXD_B, SEL_MSI1_1),
  1299. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SCIF5_RXD_D, SEL_SCIF5_3),
  1300. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, ADIDATA_B, SEL_RAD_1),
  1301. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, AD_DI_B, SEL_ADI_1),
  1302. PINMUX_IPSR_DATA(IP11_23_21, PCMWE_N),
  1303. PINMUX_IPSR_DATA(IP11_26_24, SSI_WS0129),
  1304. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, MSIOF1_TXD_B, SEL_MSI1_1),
  1305. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SCIF5_TXD_D, SEL_SCIF5_3),
  1306. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, ADICS_SAMP_B, SEL_RAD_1),
  1307. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, AD_DO_B, SEL_ADI_1),
  1308. PINMUX_IPSR_DATA(IP11_29_27, SSI_SDATA0),
  1309. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, MSIOF1_SCK_B, SEL_MSI1_1),
  1310. PINMUX_IPSR_DATA(IP11_29_27, PWM0_B),
  1311. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, ADICLK_B, SEL_RAD_1),
  1312. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, AD_CLK_B, SEL_ADI_1),
  1313. /* IPSR12 */
  1314. PINMUX_IPSR_DATA(IP12_2_0, SSI_SCK34),
  1315. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, MSIOF1_SYNC_B, SEL_MSI1_1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCIFA1_SCK_C, SEL_SCIFA1_2),
  1317. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, ADICHS0_B, SEL_RAD_1),
  1318. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, AD_NCS_N_B, SEL_ADI_1),
  1319. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, DREQ1_N_B, SEL_LBS_1),
  1320. PINMUX_IPSR_DATA(IP12_5_3, SSI_WS34),
  1321. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, MSIOF1_SS1_B, SEL_MSI1_1),
  1322. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCIFA1_RXD_C, SEL_SCIFA1_2),
  1323. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, ADICHS1_B, SEL_RAD_1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, CAN1_RX_C, SEL_CAN1_2),
  1325. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, DACK1_B, SEL_LBS_1),
  1326. PINMUX_IPSR_DATA(IP12_8_6, SSI_SDATA3),
  1327. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, MSIOF1_SS2_B, SEL_MSI1_1),
  1328. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SCIFA1_TXD_C, SEL_SCIFA1_2),
  1329. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, ADICHS2_B, SEL_RAD_1),
  1330. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, CAN1_TX_C, SEL_CAN1_2),
  1331. PINMUX_IPSR_DATA(IP12_8_6, DREQ2_N),
  1332. PINMUX_IPSR_MODSEL_DATA(IP12_10_9, SSI_SCK4, SEL_SSI4_0),
  1333. PINMUX_IPSR_DATA(IP12_10_9, MLB_CLK),
  1334. PINMUX_IPSR_MODSEL_DATA(IP12_10_9, IETX_B, SEL_IEB_1),
  1335. PINMUX_IPSR_DATA(IP12_10_9, IRD_TX),
  1336. PINMUX_IPSR_MODSEL_DATA(IP12_12_11, SSI_WS4, SEL_SSI4_0),
  1337. PINMUX_IPSR_DATA(IP12_12_11, MLB_SIG),
  1338. PINMUX_IPSR_MODSEL_DATA(IP12_12_11, IECLK_B, SEL_IEB_1),
  1339. PINMUX_IPSR_DATA(IP12_12_11, IRD_RX),
  1340. PINMUX_IPSR_MODSEL_DATA(IP12_14_13, SSI_SDATA4, SEL_SSI4_0),
  1341. PINMUX_IPSR_DATA(IP12_14_13, MLB_DAT),
  1342. PINMUX_IPSR_MODSEL_DATA(IP12_14_13, IERX_B, SEL_IEB_1),
  1343. PINMUX_IPSR_DATA(IP12_14_13, IRD_SCK),
  1344. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SSI_SDATA8, SEL_SSI8_0),
  1345. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCIF1_SCK_B, SEL_SCIF1_1),
  1346. PINMUX_IPSR_DATA(IP12_17_15, PWM1_B),
  1347. PINMUX_IPSR_DATA(IP12_17_15, IRQ9),
  1348. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, REMOCON, SEL_RCN_0),
  1349. PINMUX_IPSR_DATA(IP12_17_15, DACK2),
  1350. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, ETH_MDIO_B, SEL_ETH_1),
  1351. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, SSI_SCK1, SEL_SSI1_0),
  1352. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, SCIF1_RXD_B, SEL_SCIF1_1),
  1353. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, IIC1_SCL_C, SEL_IIC01_2),
  1354. PINMUX_IPSR_DATA(IP12_20_18, VI1_CLK),
  1355. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, CAN0_RX_D, SEL_CAN0_3),
  1356. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, AVB_AVTP_CAPTURE, SEL_AVB_0),
  1357. PINMUX_IPSR_MODSEL_DATA(IP12_20_18, ETH_CRS_DV_B, SEL_ETH_1),
  1358. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, SSI_WS1, SEL_SSI1_0),
  1359. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, SCIF1_TXD_B, SEL_SCIF1_1),
  1360. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, IIC1_SDA_C, SEL_IIC01_2),
  1361. PINMUX_IPSR_DATA(IP12_23_21, VI1_DATA0),
  1362. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, CAN0_TX_D, SEL_CAN0_3),
  1363. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, AVB_AVTP_MATCH, SEL_AVB_0),
  1364. PINMUX_IPSR_MODSEL_DATA(IP12_23_21, ETH_RX_ER_B, SEL_ETH_1),
  1365. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SSI_SDATA1, SEL_SSI1_0),
  1366. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, HSCIF1_HRX_B, SEL_HSCIF1_1),
  1367. PINMUX_IPSR_DATA(IP12_26_24, VI1_DATA1),
  1368. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SDATA, SEL_FSN_0),
  1369. PINMUX_IPSR_DATA(IP12_26_24, ATAG0_N),
  1370. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ETH_RXD0_B, SEL_ETH_1),
  1371. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SSI_SCK2, SEL_SSI2_0),
  1372. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, HSCIF1_HTX_B, SEL_HSCIF1_1),
  1373. PINMUX_IPSR_DATA(IP12_29_27, VI1_DATA2),
  1374. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MDATA, SEL_FSN_0),
  1375. PINMUX_IPSR_DATA(IP12_29_27, ATAWR0_N),
  1376. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ETH_RXD1_B, SEL_ETH_1),
  1377. /* IPSR13 */
  1378. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SSI_WS2, SEL_SSI2_0),
  1379. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, HSCIF1_HCTS_N_B, SEL_HSCIF1_1),
  1380. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFA0_RXD_D, SEL_SCIFA0_3),
  1381. PINMUX_IPSR_DATA(IP13_2_0, VI1_DATA3),
  1382. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCKZ, SEL_FSN_0),
  1383. PINMUX_IPSR_DATA(IP13_2_0, ATACS00_N),
  1384. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, ETH_LINK_B, SEL_ETH_1),
  1385. PINMUX_IPSR_MODSEL_DATA(IP13_5_3, SSI_SDATA2, SEL_SSI2_0),
  1386. PINMUX_IPSR_MODSEL_DATA(IP13_5_3, HSCIF1_HRTS_N_B, SEL_HSCIF1_1),
  1387. PINMUX_IPSR_MODSEL_DATA(IP13_5_3, SCIFA0_TXD_D, SEL_SCIFA0_3),
  1388. PINMUX_IPSR_DATA(IP13_5_3, VI1_DATA4),
  1389. PINMUX_IPSR_MODSEL_DATA(IP13_5_3, STM_N, SEL_FSN_0),
  1390. PINMUX_IPSR_DATA(IP13_5_3, ATACS10_N),
  1391. PINMUX_IPSR_MODSEL_DATA(IP13_5_3, ETH_REFCLK_B, SEL_ETH_1),
  1392. PINMUX_IPSR_MODSEL_DATA(IP13_8_6, SSI_SCK9, SEL_SSI9_0),
  1393. PINMUX_IPSR_MODSEL_DATA(IP13_8_6, SCIF2_SCK_B, SEL_SCIF2_1),
  1394. PINMUX_IPSR_DATA(IP13_8_6, PWM2_B),
  1395. PINMUX_IPSR_DATA(IP13_8_6, VI1_DATA5),
  1396. PINMUX_IPSR_MODSEL_DATA(IP13_8_6, MTS_N, SEL_FSN_0),
  1397. PINMUX_IPSR_DATA(IP13_8_6, EX_WAIT1),
  1398. PINMUX_IPSR_MODSEL_DATA(IP13_8_6, ETH_TXD1_B, SEL_ETH_1),
  1399. PINMUX_IPSR_MODSEL_DATA(IP13_11_9, SSI_WS9, SEL_SSI9_0),
  1400. PINMUX_IPSR_MODSEL_DATA(IP13_11_9, SCIF2_RXD_B, SEL_SCIF2_1),
  1401. PINMUX_IPSR_MODSEL_DATA(IP13_11_9, I2C3_SCL_E, SEL_I2C03_4),
  1402. PINMUX_IPSR_DATA(IP13_11_9, VI1_DATA6),
  1403. PINMUX_IPSR_DATA(IP13_11_9, ATARD0_N),
  1404. PINMUX_IPSR_MODSEL_DATA(IP13_11_9, ETH_TX_EN_B, SEL_ETH_1),
  1405. PINMUX_IPSR_MODSEL_DATA(IP13_14_12, SSI_SDATA9, SEL_SSI9_0),
  1406. PINMUX_IPSR_MODSEL_DATA(IP13_14_12, SCIF2_TXD_B, SEL_SCIF2_1),
  1407. PINMUX_IPSR_MODSEL_DATA(IP13_14_12, I2C3_SDA_E, SEL_I2C03_4),
  1408. PINMUX_IPSR_DATA(IP13_14_12, VI1_DATA7),
  1409. PINMUX_IPSR_DATA(IP13_14_12, ATADIR0_N),
  1410. PINMUX_IPSR_MODSEL_DATA(IP13_14_12, ETH_MAGIC_B, SEL_ETH_1),
  1411. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, AUDIO_CLKA, SEL_ADG_0),
  1412. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, I2C0_SCL_B, SEL_I2C00_1),
  1413. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, SCIFA4_RXD_D, SEL_SCIFA4_3),
  1414. PINMUX_IPSR_DATA(IP13_17_15, VI1_CLKENB),
  1415. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, TS_SDATA_C, SEL_TSIF0_2),
  1416. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, RIF0_SYNC_B, SEL_DR0_1),
  1417. PINMUX_IPSR_MODSEL_DATA(IP13_17_15, ETH_TXD0_B, SEL_ETH_1),
  1418. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, AUDIO_CLKB, SEL_ADG_0),
  1419. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, I2C0_SDA_B, SEL_I2C00_1),
  1420. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, SCIFA4_TXD_D, SEL_SCIFA4_3),
  1421. PINMUX_IPSR_DATA(IP13_20_18, VI1_FIELD),
  1422. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, TS_SCK_C, SEL_TSIF0_2),
  1423. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, RIF0_CLK_B, SEL_DR0_1),
  1424. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, BPFCLK_E, SEL_DARC_4),
  1425. PINMUX_IPSR_MODSEL_DATA(IP13_20_18, ETH_MDC_B, SEL_ETH_1),
  1426. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, AUDIO_CLKC, SEL_ADG_0),
  1427. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, I2C4_SCL_B, SEL_I2C04_1),
  1428. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, SCIFA5_RXD_D, SEL_SCIFA5_3),
  1429. PINMUX_IPSR_DATA(IP13_23_21, VI1_HSYNC_N),
  1430. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, TS_SDEN_C, SEL_TSIF0_2),
  1431. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, RIF0_D0_B, SEL_DR0_1),
  1432. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, FMCLK_E, SEL_DARC_4),
  1433. PINMUX_IPSR_MODSEL_DATA(IP13_23_21, RDS_CLK_D, SEL_RDS_3),
  1434. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, AUDIO_CLKOUT, SEL_ADG_0),
  1435. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, I2C4_SDA_B, SEL_I2C04_1),
  1436. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, SCIFA5_TXD_D, SEL_SCIFA5_3),
  1437. PINMUX_IPSR_DATA(IP13_26_24, VI1_VSYNC_N),
  1438. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, TS_SPSYNC_C, SEL_TSIF0_2),
  1439. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, RIF0_D1_B, SEL_DR1_1),
  1440. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, FMIN_E, SEL_DARC_4),
  1441. PINMUX_IPSR_MODSEL_DATA(IP13_26_24, RDS_DATA_D, SEL_RDS_3),
  1442. };
  1443. static const struct sh_pfc_pin pinmux_pins[] = {
  1444. PINMUX_GPIO_GP_ALL(),
  1445. };
  1446. /* - ETH -------------------------------------------------------------------- */
  1447. static const unsigned int eth_link_pins[] = {
  1448. /* LINK */
  1449. RCAR_GP_PIN(3, 18),
  1450. };
  1451. static const unsigned int eth_link_mux[] = {
  1452. ETH_LINK_MARK,
  1453. };
  1454. static const unsigned int eth_magic_pins[] = {
  1455. /* MAGIC */
  1456. RCAR_GP_PIN(3, 22),
  1457. };
  1458. static const unsigned int eth_magic_mux[] = {
  1459. ETH_MAGIC_MARK,
  1460. };
  1461. static const unsigned int eth_mdio_pins[] = {
  1462. /* MDC, MDIO */
  1463. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 13),
  1464. };
  1465. static const unsigned int eth_mdio_mux[] = {
  1466. ETH_MDC_MARK, ETH_MDIO_MARK,
  1467. };
  1468. static const unsigned int eth_rmii_pins[] = {
  1469. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1470. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 15),
  1471. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 20),
  1472. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 19),
  1473. };
  1474. static const unsigned int eth_rmii_mux[] = {
  1475. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1476. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1477. };
  1478. static const unsigned int eth_link_b_pins[] = {
  1479. /* LINK */
  1480. RCAR_GP_PIN(5, 15),
  1481. };
  1482. static const unsigned int eth_link_b_mux[] = {
  1483. ETH_LINK_B_MARK,
  1484. };
  1485. static const unsigned int eth_magic_b_pins[] = {
  1486. /* MAGIC */
  1487. RCAR_GP_PIN(5, 19),
  1488. };
  1489. static const unsigned int eth_magic_b_mux[] = {
  1490. ETH_MAGIC_B_MARK,
  1491. };
  1492. static const unsigned int eth_mdio_b_pins[] = {
  1493. /* MDC, MDIO */
  1494. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 10),
  1495. };
  1496. static const unsigned int eth_mdio_b_mux[] = {
  1497. ETH_MDC_B_MARK, ETH_MDIO_B_MARK,
  1498. };
  1499. static const unsigned int eth_rmii_b_pins[] = {
  1500. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1501. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 12),
  1502. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 17),
  1503. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 16),
  1504. };
  1505. static const unsigned int eth_rmii_b_mux[] = {
  1506. ETH_RXD0_B_MARK, ETH_RXD1_B_MARK, ETH_RX_ER_B_MARK, ETH_CRS_DV_B_MARK,
  1507. ETH_TXD0_B_MARK, ETH_TXD1_B_MARK, ETH_TX_EN_B_MARK, ETH_REFCLK_B_MARK,
  1508. };
  1509. /* - HSCIF0 ----------------------------------------------------------------- */
  1510. static const unsigned int hscif0_data_pins[] = {
  1511. /* RX, TX */
  1512. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1513. };
  1514. static const unsigned int hscif0_data_mux[] = {
  1515. HSCIF0_HRX_MARK, HSCIF0_HTX_MARK,
  1516. };
  1517. static const unsigned int hscif0_clk_pins[] = {
  1518. /* SCK */
  1519. RCAR_GP_PIN(3, 29),
  1520. };
  1521. static const unsigned int hscif0_clk_mux[] = {
  1522. HSCIF0_HSCK_MARK,
  1523. };
  1524. static const unsigned int hscif0_ctrl_pins[] = {
  1525. /* RTS, CTS */
  1526. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1527. };
  1528. static const unsigned int hscif0_ctrl_mux[] = {
  1529. HSCIF0_HRTS_N_MARK, HSCIF0_HCTS_N_MARK,
  1530. };
  1531. static const unsigned int hscif0_data_b_pins[] = {
  1532. /* RX, TX */
  1533. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31),
  1534. };
  1535. static const unsigned int hscif0_data_b_mux[] = {
  1536. HSCIF0_HRX_B_MARK, HSCIF0_HTX_B_MARK,
  1537. };
  1538. static const unsigned int hscif0_clk_b_pins[] = {
  1539. /* SCK */
  1540. RCAR_GP_PIN(1, 0),
  1541. };
  1542. static const unsigned int hscif0_clk_b_mux[] = {
  1543. HSCIF0_HSCK_B_MARK,
  1544. };
  1545. /* - HSCIF1 ----------------------------------------------------------------- */
  1546. static const unsigned int hscif1_data_pins[] = {
  1547. /* RX, TX */
  1548. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1549. };
  1550. static const unsigned int hscif1_data_mux[] = {
  1551. HSCIF1_HRX_MARK, HSCIF1_HTX_MARK,
  1552. };
  1553. static const unsigned int hscif1_clk_pins[] = {
  1554. /* SCK */
  1555. RCAR_GP_PIN(4, 10),
  1556. };
  1557. static const unsigned int hscif1_clk_mux[] = {
  1558. HSCIF1_HSCK_MARK,
  1559. };
  1560. static const unsigned int hscif1_ctrl_pins[] = {
  1561. /* RTS, CTS */
  1562. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  1563. };
  1564. static const unsigned int hscif1_ctrl_mux[] = {
  1565. HSCIF1_HRTS_N_MARK, HSCIF1_HCTS_N_MARK,
  1566. };
  1567. static const unsigned int hscif1_data_b_pins[] = {
  1568. /* RX, TX */
  1569. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1570. };
  1571. static const unsigned int hscif1_data_b_mux[] = {
  1572. HSCIF1_HRX_B_MARK, HSCIF1_HTX_B_MARK,
  1573. };
  1574. static const unsigned int hscif1_ctrl_b_pins[] = {
  1575. /* RTS, CTS */
  1576. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
  1577. };
  1578. static const unsigned int hscif1_ctrl_b_mux[] = {
  1579. HSCIF1_HRTS_N_B_MARK, HSCIF1_HCTS_N_B_MARK,
  1580. };
  1581. /* - HSCIF2 ----------------------------------------------------------------- */
  1582. static const unsigned int hscif2_data_pins[] = {
  1583. /* RX, TX */
  1584. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  1585. };
  1586. static const unsigned int hscif2_data_mux[] = {
  1587. HSCIF2_HRX_MARK, HSCIF2_HTX_MARK,
  1588. };
  1589. static const unsigned int hscif2_clk_pins[] = {
  1590. /* SCK */
  1591. RCAR_GP_PIN(0, 10),
  1592. };
  1593. static const unsigned int hscif2_clk_mux[] = {
  1594. HSCIF2_HSCK_MARK,
  1595. };
  1596. static const unsigned int hscif2_ctrl_pins[] = {
  1597. /* RTS, CTS */
  1598. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  1599. };
  1600. static const unsigned int hscif2_ctrl_mux[] = {
  1601. HSCIF2_HRTS_N_MARK, HSCIF2_HCTS_N_MARK,
  1602. };
  1603. /* - I2C0 ------------------------------------------------------------------- */
  1604. static const unsigned int i2c0_pins[] = {
  1605. /* SCL, SDA */
  1606. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  1607. };
  1608. static const unsigned int i2c0_mux[] = {
  1609. I2C0_SCL_MARK, I2C0_SDA_MARK,
  1610. };
  1611. static const unsigned int i2c0_b_pins[] = {
  1612. /* SCL, SDA */
  1613. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  1614. };
  1615. static const unsigned int i2c0_b_mux[] = {
  1616. I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
  1617. };
  1618. static const unsigned int i2c0_c_pins[] = {
  1619. /* SCL, SDA */
  1620. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1621. };
  1622. static const unsigned int i2c0_c_mux[] = {
  1623. I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
  1624. };
  1625. static const unsigned int i2c0_d_pins[] = {
  1626. /* SCL, SDA */
  1627. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1628. };
  1629. static const unsigned int i2c0_d_mux[] = {
  1630. I2C0_SCL_D_MARK, I2C0_SDA_D_MARK,
  1631. };
  1632. static const unsigned int i2c0_e_pins[] = {
  1633. /* SCL, SDA */
  1634. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  1635. };
  1636. static const unsigned int i2c0_e_mux[] = {
  1637. I2C0_SCL_E_MARK, I2C0_SDA_E_MARK,
  1638. };
  1639. /* - I2C1 ------------------------------------------------------------------- */
  1640. static const unsigned int i2c1_pins[] = {
  1641. /* SCL, SDA */
  1642. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1643. };
  1644. static const unsigned int i2c1_mux[] = {
  1645. I2C1_SCL_MARK, I2C1_SDA_MARK,
  1646. };
  1647. static const unsigned int i2c1_b_pins[] = {
  1648. /* SCL, SDA */
  1649. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  1650. };
  1651. static const unsigned int i2c1_b_mux[] = {
  1652. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  1653. };
  1654. static const unsigned int i2c1_c_pins[] = {
  1655. /* SCL, SDA */
  1656. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1657. };
  1658. static const unsigned int i2c1_c_mux[] = {
  1659. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  1660. };
  1661. static const unsigned int i2c1_d_pins[] = {
  1662. /* SCL, SDA */
  1663. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
  1664. };
  1665. static const unsigned int i2c1_d_mux[] = {
  1666. I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
  1667. };
  1668. static const unsigned int i2c1_e_pins[] = {
  1669. /* SCL, SDA */
  1670. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  1671. };
  1672. static const unsigned int i2c1_e_mux[] = {
  1673. I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
  1674. };
  1675. /* - I2C2 ------------------------------------------------------------------- */
  1676. static const unsigned int i2c2_pins[] = {
  1677. /* SCL, SDA */
  1678. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  1679. };
  1680. static const unsigned int i2c2_mux[] = {
  1681. I2C2_SCL_MARK, I2C2_SDA_MARK,
  1682. };
  1683. static const unsigned int i2c2_b_pins[] = {
  1684. /* SCL, SDA */
  1685. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  1686. };
  1687. static const unsigned int i2c2_b_mux[] = {
  1688. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  1689. };
  1690. static const unsigned int i2c2_c_pins[] = {
  1691. /* SCL, SDA */
  1692. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1693. };
  1694. static const unsigned int i2c2_c_mux[] = {
  1695. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  1696. };
  1697. static const unsigned int i2c2_d_pins[] = {
  1698. /* SCL, SDA */
  1699. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1700. };
  1701. static const unsigned int i2c2_d_mux[] = {
  1702. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  1703. };
  1704. static const unsigned int i2c2_e_pins[] = {
  1705. /* SCL, SDA */
  1706. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  1707. };
  1708. static const unsigned int i2c2_e_mux[] = {
  1709. I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
  1710. };
  1711. /* - I2C3 ------------------------------------------------------------------- */
  1712. static const unsigned int i2c3_pins[] = {
  1713. /* SCL, SDA */
  1714. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  1715. };
  1716. static const unsigned int i2c3_mux[] = {
  1717. I2C3_SCL_MARK, I2C3_SDA_MARK,
  1718. };
  1719. static const unsigned int i2c3_b_pins[] = {
  1720. /* SCL, SDA */
  1721. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
  1722. };
  1723. static const unsigned int i2c3_b_mux[] = {
  1724. I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
  1725. };
  1726. static const unsigned int i2c3_c_pins[] = {
  1727. /* SCL, SDA */
  1728. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  1729. };
  1730. static const unsigned int i2c3_c_mux[] = {
  1731. I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
  1732. };
  1733. static const unsigned int i2c3_d_pins[] = {
  1734. /* SCL, SDA */
  1735. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1736. };
  1737. static const unsigned int i2c3_d_mux[] = {
  1738. I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
  1739. };
  1740. static const unsigned int i2c3_e_pins[] = {
  1741. /* SCL, SDA */
  1742. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  1743. };
  1744. static const unsigned int i2c3_e_mux[] = {
  1745. I2C3_SCL_E_MARK, I2C3_SDA_E_MARK,
  1746. };
  1747. /* - I2C4 ------------------------------------------------------------------- */
  1748. static const unsigned int i2c4_pins[] = {
  1749. /* SCL, SDA */
  1750. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1751. };
  1752. static const unsigned int i2c4_mux[] = {
  1753. I2C4_SCL_MARK, I2C4_SDA_MARK,
  1754. };
  1755. static const unsigned int i2c4_b_pins[] = {
  1756. /* SCL, SDA */
  1757. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  1758. };
  1759. static const unsigned int i2c4_b_mux[] = {
  1760. I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
  1761. };
  1762. static const unsigned int i2c4_c_pins[] = {
  1763. /* SCL, SDA */
  1764. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  1765. };
  1766. static const unsigned int i2c4_c_mux[] = {
  1767. I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
  1768. };
  1769. static const unsigned int i2c4_d_pins[] = {
  1770. /* SCL, SDA */
  1771. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1772. };
  1773. static const unsigned int i2c4_d_mux[] = {
  1774. I2C4_SCL_D_MARK, I2C4_SDA_D_MARK,
  1775. };
  1776. static const unsigned int i2c4_e_pins[] = {
  1777. /* SCL, SDA */
  1778. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  1779. };
  1780. static const unsigned int i2c4_e_mux[] = {
  1781. I2C4_SCL_E_MARK, I2C4_SDA_E_MARK,
  1782. };
  1783. /* - INTC ------------------------------------------------------------------- */
  1784. static const unsigned int intc_irq0_pins[] = {
  1785. /* IRQ0 */
  1786. RCAR_GP_PIN(4, 4),
  1787. };
  1788. static const unsigned int intc_irq0_mux[] = {
  1789. IRQ0_MARK,
  1790. };
  1791. static const unsigned int intc_irq1_pins[] = {
  1792. /* IRQ1 */
  1793. RCAR_GP_PIN(4, 18),
  1794. };
  1795. static const unsigned int intc_irq1_mux[] = {
  1796. IRQ1_MARK,
  1797. };
  1798. static const unsigned int intc_irq2_pins[] = {
  1799. /* IRQ2 */
  1800. RCAR_GP_PIN(4, 19),
  1801. };
  1802. static const unsigned int intc_irq2_mux[] = {
  1803. IRQ2_MARK,
  1804. };
  1805. static const unsigned int intc_irq3_pins[] = {
  1806. /* IRQ3 */
  1807. RCAR_GP_PIN(0, 7),
  1808. };
  1809. static const unsigned int intc_irq3_mux[] = {
  1810. IRQ3_MARK,
  1811. };
  1812. static const unsigned int intc_irq4_pins[] = {
  1813. /* IRQ4 */
  1814. RCAR_GP_PIN(0, 0),
  1815. };
  1816. static const unsigned int intc_irq4_mux[] = {
  1817. IRQ4_MARK,
  1818. };
  1819. static const unsigned int intc_irq5_pins[] = {
  1820. /* IRQ5 */
  1821. RCAR_GP_PIN(4, 1),
  1822. };
  1823. static const unsigned int intc_irq5_mux[] = {
  1824. IRQ5_MARK,
  1825. };
  1826. static const unsigned int intc_irq6_pins[] = {
  1827. /* IRQ6 */
  1828. RCAR_GP_PIN(0, 10),
  1829. };
  1830. static const unsigned int intc_irq6_mux[] = {
  1831. IRQ6_MARK,
  1832. };
  1833. static const unsigned int intc_irq7_pins[] = {
  1834. /* IRQ7 */
  1835. RCAR_GP_PIN(6, 15),
  1836. };
  1837. static const unsigned int intc_irq7_mux[] = {
  1838. IRQ7_MARK,
  1839. };
  1840. static const unsigned int intc_irq8_pins[] = {
  1841. /* IRQ8 */
  1842. RCAR_GP_PIN(5, 0),
  1843. };
  1844. static const unsigned int intc_irq8_mux[] = {
  1845. IRQ8_MARK,
  1846. };
  1847. static const unsigned int intc_irq9_pins[] = {
  1848. /* IRQ9 */
  1849. RCAR_GP_PIN(5, 10),
  1850. };
  1851. static const unsigned int intc_irq9_mux[] = {
  1852. IRQ9_MARK,
  1853. };
  1854. /* - MMCIF ------------------------------------------------------------------ */
  1855. static const unsigned int mmc_data1_pins[] = {
  1856. /* D[0] */
  1857. RCAR_GP_PIN(6, 18),
  1858. };
  1859. static const unsigned int mmc_data1_mux[] = {
  1860. MMC_D0_MARK,
  1861. };
  1862. static const unsigned int mmc_data4_pins[] = {
  1863. /* D[0:3] */
  1864. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  1865. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  1866. };
  1867. static const unsigned int mmc_data4_mux[] = {
  1868. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  1869. };
  1870. static const unsigned int mmc_data8_pins[] = {
  1871. /* D[0:7] */
  1872. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  1873. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  1874. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  1875. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  1876. };
  1877. static const unsigned int mmc_data8_mux[] = {
  1878. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  1879. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  1880. };
  1881. static const unsigned int mmc_ctrl_pins[] = {
  1882. /* CLK, CMD */
  1883. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  1884. };
  1885. static const unsigned int mmc_ctrl_mux[] = {
  1886. MMC_CLK_MARK, MMC_CMD_MARK,
  1887. };
  1888. /* - MSIOF0 ----------------------------------------------------------------- */
  1889. static const unsigned int msiof0_clk_pins[] = {
  1890. /* SCK */
  1891. RCAR_GP_PIN(4, 4),
  1892. };
  1893. static const unsigned int msiof0_clk_mux[] = {
  1894. MSIOF0_SCK_MARK,
  1895. };
  1896. static const unsigned int msiof0_sync_pins[] = {
  1897. /* SYNC */
  1898. RCAR_GP_PIN(4, 5),
  1899. };
  1900. static const unsigned int msiof0_sync_mux[] = {
  1901. MSIOF0_SYNC_MARK,
  1902. };
  1903. static const unsigned int msiof0_ss1_pins[] = {
  1904. /* SS1 */
  1905. RCAR_GP_PIN(4, 6),
  1906. };
  1907. static const unsigned int msiof0_ss1_mux[] = {
  1908. MSIOF0_SS1_MARK,
  1909. };
  1910. static const unsigned int msiof0_ss2_pins[] = {
  1911. /* SS2 */
  1912. RCAR_GP_PIN(4, 7),
  1913. };
  1914. static const unsigned int msiof0_ss2_mux[] = {
  1915. MSIOF0_SS2_MARK,
  1916. };
  1917. static const unsigned int msiof0_rx_pins[] = {
  1918. /* RXD */
  1919. RCAR_GP_PIN(4, 2),
  1920. };
  1921. static const unsigned int msiof0_rx_mux[] = {
  1922. MSIOF0_RXD_MARK,
  1923. };
  1924. static const unsigned int msiof0_tx_pins[] = {
  1925. /* TXD */
  1926. RCAR_GP_PIN(4, 3),
  1927. };
  1928. static const unsigned int msiof0_tx_mux[] = {
  1929. MSIOF0_TXD_MARK,
  1930. };
  1931. /* - MSIOF1 ----------------------------------------------------------------- */
  1932. static const unsigned int msiof1_clk_pins[] = {
  1933. /* SCK */
  1934. RCAR_GP_PIN(0, 26),
  1935. };
  1936. static const unsigned int msiof1_clk_mux[] = {
  1937. MSIOF1_SCK_MARK,
  1938. };
  1939. static const unsigned int msiof1_sync_pins[] = {
  1940. /* SYNC */
  1941. RCAR_GP_PIN(0, 27),
  1942. };
  1943. static const unsigned int msiof1_sync_mux[] = {
  1944. MSIOF1_SYNC_MARK,
  1945. };
  1946. static const unsigned int msiof1_ss1_pins[] = {
  1947. /* SS1 */
  1948. RCAR_GP_PIN(0, 28),
  1949. };
  1950. static const unsigned int msiof1_ss1_mux[] = {
  1951. MSIOF1_SS1_MARK,
  1952. };
  1953. static const unsigned int msiof1_ss2_pins[] = {
  1954. /* SS2 */
  1955. RCAR_GP_PIN(0, 29),
  1956. };
  1957. static const unsigned int msiof1_ss2_mux[] = {
  1958. MSIOF1_SS2_MARK,
  1959. };
  1960. static const unsigned int msiof1_rx_pins[] = {
  1961. /* RXD */
  1962. RCAR_GP_PIN(0, 24),
  1963. };
  1964. static const unsigned int msiof1_rx_mux[] = {
  1965. MSIOF1_RXD_MARK,
  1966. };
  1967. static const unsigned int msiof1_tx_pins[] = {
  1968. /* TXD */
  1969. RCAR_GP_PIN(0, 25),
  1970. };
  1971. static const unsigned int msiof1_tx_mux[] = {
  1972. MSIOF1_TXD_MARK,
  1973. };
  1974. static const unsigned int msiof1_clk_b_pins[] = {
  1975. /* SCK */
  1976. RCAR_GP_PIN(5, 3),
  1977. };
  1978. static const unsigned int msiof1_clk_b_mux[] = {
  1979. MSIOF1_SCK_B_MARK,
  1980. };
  1981. static const unsigned int msiof1_sync_b_pins[] = {
  1982. /* SYNC */
  1983. RCAR_GP_PIN(5, 4),
  1984. };
  1985. static const unsigned int msiof1_sync_b_mux[] = {
  1986. MSIOF1_SYNC_B_MARK,
  1987. };
  1988. static const unsigned int msiof1_ss1_b_pins[] = {
  1989. /* SS1 */
  1990. RCAR_GP_PIN(5, 5),
  1991. };
  1992. static const unsigned int msiof1_ss1_b_mux[] = {
  1993. MSIOF1_SS1_B_MARK,
  1994. };
  1995. static const unsigned int msiof1_ss2_b_pins[] = {
  1996. /* SS2 */
  1997. RCAR_GP_PIN(5, 6),
  1998. };
  1999. static const unsigned int msiof1_ss2_b_mux[] = {
  2000. MSIOF1_SS2_B_MARK,
  2001. };
  2002. static const unsigned int msiof1_rx_b_pins[] = {
  2003. /* RXD */
  2004. RCAR_GP_PIN(5, 1),
  2005. };
  2006. static const unsigned int msiof1_rx_b_mux[] = {
  2007. MSIOF1_RXD_B_MARK,
  2008. };
  2009. static const unsigned int msiof1_tx_b_pins[] = {
  2010. /* TXD */
  2011. RCAR_GP_PIN(5, 2),
  2012. };
  2013. static const unsigned int msiof1_tx_b_mux[] = {
  2014. MSIOF1_TXD_B_MARK,
  2015. };
  2016. /* - MSIOF2 ----------------------------------------------------------------- */
  2017. static const unsigned int msiof2_clk_pins[] = {
  2018. /* SCK */
  2019. RCAR_GP_PIN(1, 0),
  2020. };
  2021. static const unsigned int msiof2_clk_mux[] = {
  2022. MSIOF2_SCK_MARK,
  2023. };
  2024. static const unsigned int msiof2_sync_pins[] = {
  2025. /* SYNC */
  2026. RCAR_GP_PIN(1, 1),
  2027. };
  2028. static const unsigned int msiof2_sync_mux[] = {
  2029. MSIOF2_SYNC_MARK,
  2030. };
  2031. static const unsigned int msiof2_ss1_pins[] = {
  2032. /* SS1 */
  2033. RCAR_GP_PIN(1, 2),
  2034. };
  2035. static const unsigned int msiof2_ss1_mux[] = {
  2036. MSIOF2_SS1_MARK,
  2037. };
  2038. static const unsigned int msiof2_ss2_pins[] = {
  2039. /* SS2 */
  2040. RCAR_GP_PIN(1, 3),
  2041. };
  2042. static const unsigned int msiof2_ss2_mux[] = {
  2043. MSIOF2_SS2_MARK,
  2044. };
  2045. static const unsigned int msiof2_rx_pins[] = {
  2046. /* RXD */
  2047. RCAR_GP_PIN(0, 30),
  2048. };
  2049. static const unsigned int msiof2_rx_mux[] = {
  2050. MSIOF2_RXD_MARK,
  2051. };
  2052. static const unsigned int msiof2_tx_pins[] = {
  2053. /* TXD */
  2054. RCAR_GP_PIN(0, 31),
  2055. };
  2056. static const unsigned int msiof2_tx_mux[] = {
  2057. MSIOF2_TXD_MARK,
  2058. };
  2059. static const unsigned int msiof2_clk_b_pins[] = {
  2060. /* SCK */
  2061. RCAR_GP_PIN(3, 15),
  2062. };
  2063. static const unsigned int msiof2_clk_b_mux[] = {
  2064. MSIOF2_SCK_B_MARK,
  2065. };
  2066. static const unsigned int msiof2_sync_b_pins[] = {
  2067. /* SYNC */
  2068. RCAR_GP_PIN(3, 16),
  2069. };
  2070. static const unsigned int msiof2_sync_b_mux[] = {
  2071. MSIOF2_SYNC_B_MARK,
  2072. };
  2073. static const unsigned int msiof2_ss1_b_pins[] = {
  2074. /* SS1 */
  2075. RCAR_GP_PIN(3, 17),
  2076. };
  2077. static const unsigned int msiof2_ss1_b_mux[] = {
  2078. MSIOF2_SS1_B_MARK,
  2079. };
  2080. static const unsigned int msiof2_ss2_b_pins[] = {
  2081. /* SS2 */
  2082. RCAR_GP_PIN(3, 18),
  2083. };
  2084. static const unsigned int msiof2_ss2_b_mux[] = {
  2085. MSIOF2_SS2_B_MARK,
  2086. };
  2087. static const unsigned int msiof2_rx_b_pins[] = {
  2088. /* RXD */
  2089. RCAR_GP_PIN(3, 13),
  2090. };
  2091. static const unsigned int msiof2_rx_b_mux[] = {
  2092. MSIOF2_RXD_B_MARK,
  2093. };
  2094. static const unsigned int msiof2_tx_b_pins[] = {
  2095. /* TXD */
  2096. RCAR_GP_PIN(3, 14),
  2097. };
  2098. static const unsigned int msiof2_tx_b_mux[] = {
  2099. MSIOF2_TXD_B_MARK,
  2100. };
  2101. /* - QSPI ------------------------------------------------------------------- */
  2102. static const unsigned int qspi_ctrl_pins[] = {
  2103. /* SPCLK, SSL */
  2104. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  2105. };
  2106. static const unsigned int qspi_ctrl_mux[] = {
  2107. SPCLK_MARK, SSL_MARK,
  2108. };
  2109. static const unsigned int qspi_data2_pins[] = {
  2110. /* MOSI_IO0, MISO_IO1 */
  2111. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  2112. };
  2113. static const unsigned int qspi_data2_mux[] = {
  2114. MOSI_IO0_MARK, MISO_IO1_MARK,
  2115. };
  2116. static const unsigned int qspi_data4_pins[] = {
  2117. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2118. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2119. RCAR_GP_PIN(1, 8),
  2120. };
  2121. static const unsigned int qspi_data4_mux[] = {
  2122. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  2123. };
  2124. /* - SCIF0 ------------------------------------------------------------------ */
  2125. static const unsigned int scif0_data_pins[] = {
  2126. /* RX, TX */
  2127. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2128. };
  2129. static const unsigned int scif0_data_mux[] = {
  2130. SCIF0_RXD_MARK, SCIF0_TXD_MARK,
  2131. };
  2132. static const unsigned int scif0_clk_pins[] = {
  2133. /* SCK */
  2134. RCAR_GP_PIN(1, 23),
  2135. };
  2136. static const unsigned int scif0_clk_mux[] = {
  2137. SCIF_CLK_MARK,
  2138. };
  2139. static const unsigned int scif0_data_b_pins[] = {
  2140. /* RX, TX */
  2141. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  2142. };
  2143. static const unsigned int scif0_data_b_mux[] = {
  2144. SCIF0_RXD_B_MARK, SCIF0_TXD_B_MARK,
  2145. };
  2146. static const unsigned int scif0_clk_b_pins[] = {
  2147. /* SCK */
  2148. RCAR_GP_PIN(3, 29),
  2149. };
  2150. static const unsigned int scif0_clk_b_mux[] = {
  2151. SCIF_CLK_B_MARK,
  2152. };
  2153. static const unsigned int scif0_data_c_pins[] = {
  2154. /* RX, TX */
  2155. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2156. };
  2157. static const unsigned int scif0_data_c_mux[] = {
  2158. SCIF0_RXD_C_MARK, SCIF0_TXD_C_MARK,
  2159. };
  2160. static const unsigned int scif0_data_d_pins[] = {
  2161. /* RX, TX */
  2162. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  2163. };
  2164. static const unsigned int scif0_data_d_mux[] = {
  2165. SCIF0_RXD_D_MARK, SCIF0_TXD_D_MARK,
  2166. };
  2167. /* - SCIF1 ------------------------------------------------------------------ */
  2168. static const unsigned int scif1_data_pins[] = {
  2169. /* RX, TX */
  2170. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  2171. };
  2172. static const unsigned int scif1_data_mux[] = {
  2173. SCIF1_RXD_MARK, SCIF1_TXD_MARK,
  2174. };
  2175. static const unsigned int scif1_clk_pins[] = {
  2176. /* SCK */
  2177. RCAR_GP_PIN(4, 13),
  2178. };
  2179. static const unsigned int scif1_clk_mux[] = {
  2180. SCIF1_SCK_MARK,
  2181. };
  2182. static const unsigned int scif1_data_b_pins[] = {
  2183. /* RX, TX */
  2184. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  2185. };
  2186. static const unsigned int scif1_data_b_mux[] = {
  2187. SCIF1_RXD_B_MARK, SCIF1_TXD_B_MARK,
  2188. };
  2189. static const unsigned int scif1_clk_b_pins[] = {
  2190. /* SCK */
  2191. RCAR_GP_PIN(5, 10),
  2192. };
  2193. static const unsigned int scif1_clk_b_mux[] = {
  2194. SCIF1_SCK_B_MARK,
  2195. };
  2196. static const unsigned int scif1_data_c_pins[] = {
  2197. /* RX, TX */
  2198. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
  2199. };
  2200. static const unsigned int scif1_data_c_mux[] = {
  2201. SCIF1_RXD_C_MARK, SCIF1_TXD_C_MARK,
  2202. };
  2203. static const unsigned int scif1_clk_c_pins[] = {
  2204. /* SCK */
  2205. RCAR_GP_PIN(0, 10),
  2206. };
  2207. static const unsigned int scif1_clk_c_mux[] = {
  2208. SCIF1_SCK_C_MARK,
  2209. };
  2210. /* - SCIF2 ------------------------------------------------------------------ */
  2211. static const unsigned int scif2_data_pins[] = {
  2212. /* RX, TX */
  2213. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2214. };
  2215. static const unsigned int scif2_data_mux[] = {
  2216. SCIF2_RXD_MARK, SCIF2_TXD_MARK,
  2217. };
  2218. static const unsigned int scif2_clk_pins[] = {
  2219. /* SCK */
  2220. RCAR_GP_PIN(4, 18),
  2221. };
  2222. static const unsigned int scif2_clk_mux[] = {
  2223. SCIF2_SCK_MARK,
  2224. };
  2225. static const unsigned int scif2_data_b_pins[] = {
  2226. /* RX, TX */
  2227. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2228. };
  2229. static const unsigned int scif2_data_b_mux[] = {
  2230. SCIF2_RXD_B_MARK, SCIF2_TXD_B_MARK,
  2231. };
  2232. static const unsigned int scif2_clk_b_pins[] = {
  2233. /* SCK */
  2234. RCAR_GP_PIN(5, 17),
  2235. };
  2236. static const unsigned int scif2_clk_b_mux[] = {
  2237. SCIF2_SCK_B_MARK,
  2238. };
  2239. static const unsigned int scif2_data_c_pins[] = {
  2240. /* RX, TX */
  2241. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2242. };
  2243. static const unsigned int scif2_data_c_mux[] = {
  2244. SCIF2_RXD_C_MARK, SCIF2_TXD_C_MARK,
  2245. };
  2246. static const unsigned int scif2_clk_c_pins[] = {
  2247. /* SCK */
  2248. RCAR_GP_PIN(3, 19),
  2249. };
  2250. static const unsigned int scif2_clk_c_mux[] = {
  2251. SCIF2_SCK_C_MARK,
  2252. };
  2253. /* - SCIF3 ------------------------------------------------------------------ */
  2254. static const unsigned int scif3_data_pins[] = {
  2255. /* RX, TX */
  2256. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  2257. };
  2258. static const unsigned int scif3_data_mux[] = {
  2259. SCIF3_RXD_MARK, SCIF3_TXD_MARK,
  2260. };
  2261. static const unsigned int scif3_clk_pins[] = {
  2262. /* SCK */
  2263. RCAR_GP_PIN(4, 19),
  2264. };
  2265. static const unsigned int scif3_clk_mux[] = {
  2266. SCIF3_SCK_MARK,
  2267. };
  2268. static const unsigned int scif3_data_b_pins[] = {
  2269. /* RX, TX */
  2270. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  2271. };
  2272. static const unsigned int scif3_data_b_mux[] = {
  2273. SCIF3_RXD_B_MARK, SCIF3_TXD_B_MARK,
  2274. };
  2275. static const unsigned int scif3_clk_b_pins[] = {
  2276. /* SCK */
  2277. RCAR_GP_PIN(3, 22),
  2278. };
  2279. static const unsigned int scif3_clk_b_mux[] = {
  2280. SCIF3_SCK_B_MARK,
  2281. };
  2282. /* - SCIF4 ------------------------------------------------------------------ */
  2283. static const unsigned int scif4_data_pins[] = {
  2284. /* RX, TX */
  2285. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2286. };
  2287. static const unsigned int scif4_data_mux[] = {
  2288. SCIF4_RXD_MARK, SCIF4_TXD_MARK,
  2289. };
  2290. static const unsigned int scif4_data_b_pins[] = {
  2291. /* RX, TX */
  2292. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2293. };
  2294. static const unsigned int scif4_data_b_mux[] = {
  2295. SCIF4_RXD_B_MARK, SCIF4_TXD_B_MARK,
  2296. };
  2297. static const unsigned int scif4_data_c_pins[] = {
  2298. /* RX, TX */
  2299. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  2300. };
  2301. static const unsigned int scif4_data_c_mux[] = {
  2302. SCIF4_RXD_C_MARK, SCIF4_TXD_C_MARK,
  2303. };
  2304. static const unsigned int scif4_data_d_pins[] = {
  2305. /* RX, TX */
  2306. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
  2307. };
  2308. static const unsigned int scif4_data_d_mux[] = {
  2309. SCIF4_RXD_D_MARK, SCIF4_TXD_D_MARK,
  2310. };
  2311. static const unsigned int scif4_data_e_pins[] = {
  2312. /* RX, TX */
  2313. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  2314. };
  2315. static const unsigned int scif4_data_e_mux[] = {
  2316. SCIF4_RXD_E_MARK, SCIF4_TXD_E_MARK,
  2317. };
  2318. /* - SCIF5 ------------------------------------------------------------------ */
  2319. static const unsigned int scif5_data_pins[] = {
  2320. /* RX, TX */
  2321. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  2322. };
  2323. static const unsigned int scif5_data_mux[] = {
  2324. SCIF5_RXD_MARK, SCIF5_TXD_MARK,
  2325. };
  2326. static const unsigned int scif5_data_b_pins[] = {
  2327. /* RX, TX */
  2328. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
  2329. };
  2330. static const unsigned int scif5_data_b_mux[] = {
  2331. SCIF5_RXD_B_MARK, SCIF5_TXD_B_MARK,
  2332. };
  2333. static const unsigned int scif5_data_c_pins[] = {
  2334. /* RX, TX */
  2335. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 11),
  2336. };
  2337. static const unsigned int scif5_data_c_mux[] = {
  2338. SCIF5_RXD_C_MARK, SCIF5_TXD_C_MARK,
  2339. };
  2340. static const unsigned int scif5_data_d_pins[] = {
  2341. /* RX, TX */
  2342. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2343. };
  2344. static const unsigned int scif5_data_d_mux[] = {
  2345. SCIF5_RXD_D_MARK, SCIF5_TXD_D_MARK,
  2346. };
  2347. /* - SCIFA0 ----------------------------------------------------------------- */
  2348. static const unsigned int scifa0_data_pins[] = {
  2349. /* RXD, TXD */
  2350. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  2351. };
  2352. static const unsigned int scifa0_data_mux[] = {
  2353. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2354. };
  2355. static const unsigned int scifa0_data_b_pins[] = {
  2356. /* RXD, TXD */
  2357. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2358. };
  2359. static const unsigned int scifa0_data_b_mux[] = {
  2360. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2361. };
  2362. static const unsigned int scifa0_data_c_pins[] = {
  2363. /* RXD, TXD */
  2364. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2365. };
  2366. static const unsigned int scifa0_data_c_mux[] = {
  2367. SCIFA0_RXD_C_MARK, SCIFA0_TXD_C_MARK
  2368. };
  2369. static const unsigned int scifa0_data_d_pins[] = {
  2370. /* RXD, TXD */
  2371. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2372. };
  2373. static const unsigned int scifa0_data_d_mux[] = {
  2374. SCIFA0_RXD_D_MARK, SCIFA0_TXD_D_MARK
  2375. };
  2376. /* - SCIFA1 ----------------------------------------------------------------- */
  2377. static const unsigned int scifa1_data_pins[] = {
  2378. /* RXD, TXD */
  2379. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2380. };
  2381. static const unsigned int scifa1_data_mux[] = {
  2382. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2383. };
  2384. static const unsigned int scifa1_clk_pins[] = {
  2385. /* SCK */
  2386. RCAR_GP_PIN(0, 13),
  2387. };
  2388. static const unsigned int scifa1_clk_mux[] = {
  2389. SCIFA1_SCK_MARK,
  2390. };
  2391. static const unsigned int scifa1_data_b_pins[] = {
  2392. /* RXD, TXD */
  2393. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2394. };
  2395. static const unsigned int scifa1_data_b_mux[] = {
  2396. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2397. };
  2398. static const unsigned int scifa1_clk_b_pins[] = {
  2399. /* SCK */
  2400. RCAR_GP_PIN(4, 27),
  2401. };
  2402. static const unsigned int scifa1_clk_b_mux[] = {
  2403. SCIFA1_SCK_B_MARK,
  2404. };
  2405. static const unsigned int scifa1_data_c_pins[] = {
  2406. /* RXD, TXD */
  2407. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2408. };
  2409. static const unsigned int scifa1_data_c_mux[] = {
  2410. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2411. };
  2412. static const unsigned int scifa1_clk_c_pins[] = {
  2413. /* SCK */
  2414. RCAR_GP_PIN(5, 4),
  2415. };
  2416. static const unsigned int scifa1_clk_c_mux[] = {
  2417. SCIFA1_SCK_C_MARK,
  2418. };
  2419. /* - SCIFA2 ----------------------------------------------------------------- */
  2420. static const unsigned int scifa2_data_pins[] = {
  2421. /* RXD, TXD */
  2422. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2423. };
  2424. static const unsigned int scifa2_data_mux[] = {
  2425. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2426. };
  2427. static const unsigned int scifa2_clk_pins[] = {
  2428. /* SCK */
  2429. RCAR_GP_PIN(1, 15),
  2430. };
  2431. static const unsigned int scifa2_clk_mux[] = {
  2432. SCIFA2_SCK_MARK,
  2433. };
  2434. static const unsigned int scifa2_data_b_pins[] = {
  2435. /* RXD, TXD */
  2436. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 0),
  2437. };
  2438. static const unsigned int scifa2_data_b_mux[] = {
  2439. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2440. };
  2441. static const unsigned int scifa2_clk_b_pins[] = {
  2442. /* SCK */
  2443. RCAR_GP_PIN(4, 30),
  2444. };
  2445. static const unsigned int scifa2_clk_b_mux[] = {
  2446. SCIFA2_SCK_B_MARK,
  2447. };
  2448. /* - SCIFA3 ----------------------------------------------------------------- */
  2449. static const unsigned int scifa3_data_pins[] = {
  2450. /* RXD, TXD */
  2451. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2452. };
  2453. static const unsigned int scifa3_data_mux[] = {
  2454. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  2455. };
  2456. static const unsigned int scifa3_clk_pins[] = {
  2457. /* SCK */
  2458. RCAR_GP_PIN(4, 24),
  2459. };
  2460. static const unsigned int scifa3_clk_mux[] = {
  2461. SCIFA3_SCK_MARK,
  2462. };
  2463. static const unsigned int scifa3_data_b_pins[] = {
  2464. /* RXD, TXD */
  2465. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
  2466. };
  2467. static const unsigned int scifa3_data_b_mux[] = {
  2468. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  2469. };
  2470. static const unsigned int scifa3_clk_b_pins[] = {
  2471. /* SCK */
  2472. RCAR_GP_PIN(0, 0),
  2473. };
  2474. static const unsigned int scifa3_clk_b_mux[] = {
  2475. SCIFA3_SCK_B_MARK,
  2476. };
  2477. /* - SCIFA4 ----------------------------------------------------------------- */
  2478. static const unsigned int scifa4_data_pins[] = {
  2479. /* RXD, TXD */
  2480. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 12),
  2481. };
  2482. static const unsigned int scifa4_data_mux[] = {
  2483. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  2484. };
  2485. static const unsigned int scifa4_data_b_pins[] = {
  2486. /* RXD, TXD */
  2487. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 23),
  2488. };
  2489. static const unsigned int scifa4_data_b_mux[] = {
  2490. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  2491. };
  2492. static const unsigned int scifa4_data_c_pins[] = {
  2493. /* RXD, TXD */
  2494. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  2495. };
  2496. static const unsigned int scifa4_data_c_mux[] = {
  2497. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  2498. };
  2499. static const unsigned int scifa4_data_d_pins[] = {
  2500. /* RXD, TXD */
  2501. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  2502. };
  2503. static const unsigned int scifa4_data_d_mux[] = {
  2504. SCIFA4_RXD_D_MARK, SCIFA4_TXD_D_MARK,
  2505. };
  2506. /* - SCIFA5 ----------------------------------------------------------------- */
  2507. static const unsigned int scifa5_data_pins[] = {
  2508. /* RXD, TXD */
  2509. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  2510. };
  2511. static const unsigned int scifa5_data_mux[] = {
  2512. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  2513. };
  2514. static const unsigned int scifa5_data_b_pins[] = {
  2515. /* RXD, TXD */
  2516. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 29),
  2517. };
  2518. static const unsigned int scifa5_data_b_mux[] = {
  2519. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  2520. };
  2521. static const unsigned int scifa5_data_c_pins[] = {
  2522. /* RXD, TXD */
  2523. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  2524. };
  2525. static const unsigned int scifa5_data_c_mux[] = {
  2526. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  2527. };
  2528. static const unsigned int scifa5_data_d_pins[] = {
  2529. /* RXD, TXD */
  2530. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  2531. };
  2532. static const unsigned int scifa5_data_d_mux[] = {
  2533. SCIFA5_RXD_D_MARK, SCIFA5_TXD_D_MARK,
  2534. };
  2535. /* - SCIFB0 ----------------------------------------------------------------- */
  2536. static const unsigned int scifb0_data_pins[] = {
  2537. /* RXD, TXD */
  2538. RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 20),
  2539. };
  2540. static const unsigned int scifb0_data_mux[] = {
  2541. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2542. };
  2543. static const unsigned int scifb0_clk_pins[] = {
  2544. /* SCK */
  2545. RCAR_GP_PIN(0, 19),
  2546. };
  2547. static const unsigned int scifb0_clk_mux[] = {
  2548. SCIFB0_SCK_MARK,
  2549. };
  2550. static const unsigned int scifb0_ctrl_pins[] = {
  2551. /* RTS, CTS */
  2552. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22),
  2553. };
  2554. static const unsigned int scifb0_ctrl_mux[] = {
  2555. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  2556. };
  2557. /* - SCIFB1 ----------------------------------------------------------------- */
  2558. static const unsigned int scifb1_data_pins[] = {
  2559. /* RXD, TXD */
  2560. RCAR_GP_PIN(1, 24), RCAR_GP_PIN(0, 17),
  2561. };
  2562. static const unsigned int scifb1_data_mux[] = {
  2563. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  2564. };
  2565. static const unsigned int scifb1_clk_pins[] = {
  2566. /* SCK */
  2567. RCAR_GP_PIN(0, 16),
  2568. };
  2569. static const unsigned int scifb1_clk_mux[] = {
  2570. SCIFB1_SCK_MARK,
  2571. };
  2572. /* - SCIFB2 ----------------------------------------------------------------- */
  2573. static const unsigned int scifb2_data_pins[] = {
  2574. /* RXD, TXD */
  2575. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  2576. };
  2577. static const unsigned int scifb2_data_mux[] = {
  2578. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  2579. };
  2580. static const unsigned int scifb2_clk_pins[] = {
  2581. /* SCK */
  2582. RCAR_GP_PIN(1, 15),
  2583. };
  2584. static const unsigned int scifb2_clk_mux[] = {
  2585. SCIFB2_SCK_MARK,
  2586. };
  2587. static const unsigned int scifb2_ctrl_pins[] = {
  2588. /* RTS, CTS */
  2589. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  2590. };
  2591. static const unsigned int scifb2_ctrl_mux[] = {
  2592. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  2593. };
  2594. /* - SDHI0 ------------------------------------------------------------------ */
  2595. static const unsigned int sdhi0_data1_pins[] = {
  2596. /* D0 */
  2597. RCAR_GP_PIN(6, 2),
  2598. };
  2599. static const unsigned int sdhi0_data1_mux[] = {
  2600. SD0_DATA0_MARK,
  2601. };
  2602. static const unsigned int sdhi0_data4_pins[] = {
  2603. /* D[0:3] */
  2604. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  2605. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  2606. };
  2607. static const unsigned int sdhi0_data4_mux[] = {
  2608. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  2609. };
  2610. static const unsigned int sdhi0_ctrl_pins[] = {
  2611. /* CLK, CMD */
  2612. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  2613. };
  2614. static const unsigned int sdhi0_ctrl_mux[] = {
  2615. SD0_CLK_MARK, SD0_CMD_MARK,
  2616. };
  2617. static const unsigned int sdhi0_cd_pins[] = {
  2618. /* CD */
  2619. RCAR_GP_PIN(6, 6),
  2620. };
  2621. static const unsigned int sdhi0_cd_mux[] = {
  2622. SD0_CD_MARK,
  2623. };
  2624. static const unsigned int sdhi0_wp_pins[] = {
  2625. /* WP */
  2626. RCAR_GP_PIN(6, 7),
  2627. };
  2628. static const unsigned int sdhi0_wp_mux[] = {
  2629. SD0_WP_MARK,
  2630. };
  2631. /* - SDHI1 ------------------------------------------------------------------ */
  2632. static const unsigned int sdhi1_data1_pins[] = {
  2633. /* D0 */
  2634. RCAR_GP_PIN(6, 10),
  2635. };
  2636. static const unsigned int sdhi1_data1_mux[] = {
  2637. SD1_DATA0_MARK,
  2638. };
  2639. static const unsigned int sdhi1_data4_pins[] = {
  2640. /* D[0:3] */
  2641. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  2642. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  2643. };
  2644. static const unsigned int sdhi1_data4_mux[] = {
  2645. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  2646. };
  2647. static const unsigned int sdhi1_ctrl_pins[] = {
  2648. /* CLK, CMD */
  2649. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  2650. };
  2651. static const unsigned int sdhi1_ctrl_mux[] = {
  2652. SD1_CLK_MARK, SD1_CMD_MARK,
  2653. };
  2654. static const unsigned int sdhi1_cd_pins[] = {
  2655. /* CD */
  2656. RCAR_GP_PIN(6, 14),
  2657. };
  2658. static const unsigned int sdhi1_cd_mux[] = {
  2659. SD1_CD_MARK,
  2660. };
  2661. static const unsigned int sdhi1_wp_pins[] = {
  2662. /* WP */
  2663. RCAR_GP_PIN(6, 15),
  2664. };
  2665. static const unsigned int sdhi1_wp_mux[] = {
  2666. SD1_WP_MARK,
  2667. };
  2668. /* - SDHI2 ------------------------------------------------------------------ */
  2669. static const unsigned int sdhi2_data1_pins[] = {
  2670. /* D0 */
  2671. RCAR_GP_PIN(6, 18),
  2672. };
  2673. static const unsigned int sdhi2_data1_mux[] = {
  2674. SD2_DATA0_MARK,
  2675. };
  2676. static const unsigned int sdhi2_data4_pins[] = {
  2677. /* D[0:3] */
  2678. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2679. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2680. };
  2681. static const unsigned int sdhi2_data4_mux[] = {
  2682. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  2683. };
  2684. static const unsigned int sdhi2_ctrl_pins[] = {
  2685. /* CLK, CMD */
  2686. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2687. };
  2688. static const unsigned int sdhi2_ctrl_mux[] = {
  2689. SD2_CLK_MARK, SD2_CMD_MARK,
  2690. };
  2691. static const unsigned int sdhi2_cd_pins[] = {
  2692. /* CD */
  2693. RCAR_GP_PIN(6, 22),
  2694. };
  2695. static const unsigned int sdhi2_cd_mux[] = {
  2696. SD2_CD_MARK,
  2697. };
  2698. static const unsigned int sdhi2_wp_pins[] = {
  2699. /* WP */
  2700. RCAR_GP_PIN(6, 23),
  2701. };
  2702. static const unsigned int sdhi2_wp_mux[] = {
  2703. SD2_WP_MARK,
  2704. };
  2705. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2706. SH_PFC_PIN_GROUP(eth_link),
  2707. SH_PFC_PIN_GROUP(eth_magic),
  2708. SH_PFC_PIN_GROUP(eth_mdio),
  2709. SH_PFC_PIN_GROUP(eth_rmii),
  2710. SH_PFC_PIN_GROUP(eth_link_b),
  2711. SH_PFC_PIN_GROUP(eth_magic_b),
  2712. SH_PFC_PIN_GROUP(eth_mdio_b),
  2713. SH_PFC_PIN_GROUP(eth_rmii_b),
  2714. SH_PFC_PIN_GROUP(hscif0_data),
  2715. SH_PFC_PIN_GROUP(hscif0_clk),
  2716. SH_PFC_PIN_GROUP(hscif0_ctrl),
  2717. SH_PFC_PIN_GROUP(hscif0_data_b),
  2718. SH_PFC_PIN_GROUP(hscif0_clk_b),
  2719. SH_PFC_PIN_GROUP(hscif1_data),
  2720. SH_PFC_PIN_GROUP(hscif1_clk),
  2721. SH_PFC_PIN_GROUP(hscif1_ctrl),
  2722. SH_PFC_PIN_GROUP(hscif1_data_b),
  2723. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  2724. SH_PFC_PIN_GROUP(hscif2_data),
  2725. SH_PFC_PIN_GROUP(hscif2_clk),
  2726. SH_PFC_PIN_GROUP(hscif2_ctrl),
  2727. SH_PFC_PIN_GROUP(i2c0),
  2728. SH_PFC_PIN_GROUP(i2c0_b),
  2729. SH_PFC_PIN_GROUP(i2c0_c),
  2730. SH_PFC_PIN_GROUP(i2c0_d),
  2731. SH_PFC_PIN_GROUP(i2c0_e),
  2732. SH_PFC_PIN_GROUP(i2c1),
  2733. SH_PFC_PIN_GROUP(i2c1_b),
  2734. SH_PFC_PIN_GROUP(i2c1_c),
  2735. SH_PFC_PIN_GROUP(i2c1_d),
  2736. SH_PFC_PIN_GROUP(i2c1_e),
  2737. SH_PFC_PIN_GROUP(i2c2),
  2738. SH_PFC_PIN_GROUP(i2c2_b),
  2739. SH_PFC_PIN_GROUP(i2c2_c),
  2740. SH_PFC_PIN_GROUP(i2c2_d),
  2741. SH_PFC_PIN_GROUP(i2c2_e),
  2742. SH_PFC_PIN_GROUP(i2c3),
  2743. SH_PFC_PIN_GROUP(i2c3_b),
  2744. SH_PFC_PIN_GROUP(i2c3_c),
  2745. SH_PFC_PIN_GROUP(i2c3_d),
  2746. SH_PFC_PIN_GROUP(i2c3_e),
  2747. SH_PFC_PIN_GROUP(i2c4),
  2748. SH_PFC_PIN_GROUP(i2c4_b),
  2749. SH_PFC_PIN_GROUP(i2c4_c),
  2750. SH_PFC_PIN_GROUP(i2c4_d),
  2751. SH_PFC_PIN_GROUP(i2c4_e),
  2752. SH_PFC_PIN_GROUP(intc_irq0),
  2753. SH_PFC_PIN_GROUP(intc_irq1),
  2754. SH_PFC_PIN_GROUP(intc_irq2),
  2755. SH_PFC_PIN_GROUP(intc_irq3),
  2756. SH_PFC_PIN_GROUP(intc_irq4),
  2757. SH_PFC_PIN_GROUP(intc_irq5),
  2758. SH_PFC_PIN_GROUP(intc_irq6),
  2759. SH_PFC_PIN_GROUP(intc_irq7),
  2760. SH_PFC_PIN_GROUP(intc_irq8),
  2761. SH_PFC_PIN_GROUP(intc_irq9),
  2762. SH_PFC_PIN_GROUP(mmc_data1),
  2763. SH_PFC_PIN_GROUP(mmc_data4),
  2764. SH_PFC_PIN_GROUP(mmc_data8),
  2765. SH_PFC_PIN_GROUP(mmc_ctrl),
  2766. SH_PFC_PIN_GROUP(msiof0_clk),
  2767. SH_PFC_PIN_GROUP(msiof0_sync),
  2768. SH_PFC_PIN_GROUP(msiof0_ss1),
  2769. SH_PFC_PIN_GROUP(msiof0_ss2),
  2770. SH_PFC_PIN_GROUP(msiof0_rx),
  2771. SH_PFC_PIN_GROUP(msiof0_tx),
  2772. SH_PFC_PIN_GROUP(msiof1_clk),
  2773. SH_PFC_PIN_GROUP(msiof1_sync),
  2774. SH_PFC_PIN_GROUP(msiof1_ss1),
  2775. SH_PFC_PIN_GROUP(msiof1_ss2),
  2776. SH_PFC_PIN_GROUP(msiof1_rx),
  2777. SH_PFC_PIN_GROUP(msiof1_tx),
  2778. SH_PFC_PIN_GROUP(msiof1_clk_b),
  2779. SH_PFC_PIN_GROUP(msiof1_sync_b),
  2780. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  2781. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  2782. SH_PFC_PIN_GROUP(msiof1_rx_b),
  2783. SH_PFC_PIN_GROUP(msiof1_tx_b),
  2784. SH_PFC_PIN_GROUP(msiof2_clk),
  2785. SH_PFC_PIN_GROUP(msiof2_sync),
  2786. SH_PFC_PIN_GROUP(msiof2_ss1),
  2787. SH_PFC_PIN_GROUP(msiof2_ss2),
  2788. SH_PFC_PIN_GROUP(msiof2_rx),
  2789. SH_PFC_PIN_GROUP(msiof2_tx),
  2790. SH_PFC_PIN_GROUP(msiof2_clk_b),
  2791. SH_PFC_PIN_GROUP(msiof2_sync_b),
  2792. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  2793. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  2794. SH_PFC_PIN_GROUP(msiof2_rx_b),
  2795. SH_PFC_PIN_GROUP(msiof2_tx_b),
  2796. SH_PFC_PIN_GROUP(qspi_ctrl),
  2797. SH_PFC_PIN_GROUP(qspi_data2),
  2798. SH_PFC_PIN_GROUP(qspi_data4),
  2799. SH_PFC_PIN_GROUP(scif0_data),
  2800. SH_PFC_PIN_GROUP(scif0_clk),
  2801. SH_PFC_PIN_GROUP(scif0_data_b),
  2802. SH_PFC_PIN_GROUP(scif0_clk_b),
  2803. SH_PFC_PIN_GROUP(scif0_data_c),
  2804. SH_PFC_PIN_GROUP(scif0_data_d),
  2805. SH_PFC_PIN_GROUP(scif1_data),
  2806. SH_PFC_PIN_GROUP(scif1_clk),
  2807. SH_PFC_PIN_GROUP(scif1_data_b),
  2808. SH_PFC_PIN_GROUP(scif1_clk_b),
  2809. SH_PFC_PIN_GROUP(scif1_data_c),
  2810. SH_PFC_PIN_GROUP(scif1_clk_c),
  2811. SH_PFC_PIN_GROUP(scif2_data),
  2812. SH_PFC_PIN_GROUP(scif2_clk),
  2813. SH_PFC_PIN_GROUP(scif2_data_b),
  2814. SH_PFC_PIN_GROUP(scif2_clk_b),
  2815. SH_PFC_PIN_GROUP(scif2_data_c),
  2816. SH_PFC_PIN_GROUP(scif2_clk_c),
  2817. SH_PFC_PIN_GROUP(scif3_data),
  2818. SH_PFC_PIN_GROUP(scif3_clk),
  2819. SH_PFC_PIN_GROUP(scif3_data_b),
  2820. SH_PFC_PIN_GROUP(scif3_clk_b),
  2821. SH_PFC_PIN_GROUP(scif4_data),
  2822. SH_PFC_PIN_GROUP(scif4_data_b),
  2823. SH_PFC_PIN_GROUP(scif4_data_c),
  2824. SH_PFC_PIN_GROUP(scif4_data_d),
  2825. SH_PFC_PIN_GROUP(scif4_data_e),
  2826. SH_PFC_PIN_GROUP(scif5_data),
  2827. SH_PFC_PIN_GROUP(scif5_data_b),
  2828. SH_PFC_PIN_GROUP(scif5_data_c),
  2829. SH_PFC_PIN_GROUP(scif5_data_d),
  2830. SH_PFC_PIN_GROUP(scifa0_data),
  2831. SH_PFC_PIN_GROUP(scifa0_data_b),
  2832. SH_PFC_PIN_GROUP(scifa0_data_c),
  2833. SH_PFC_PIN_GROUP(scifa0_data_d),
  2834. SH_PFC_PIN_GROUP(scifa1_data),
  2835. SH_PFC_PIN_GROUP(scifa1_clk),
  2836. SH_PFC_PIN_GROUP(scifa1_data_b),
  2837. SH_PFC_PIN_GROUP(scifa1_clk_b),
  2838. SH_PFC_PIN_GROUP(scifa1_data_c),
  2839. SH_PFC_PIN_GROUP(scifa1_clk_c),
  2840. SH_PFC_PIN_GROUP(scifa2_data),
  2841. SH_PFC_PIN_GROUP(scifa2_clk),
  2842. SH_PFC_PIN_GROUP(scifa2_data_b),
  2843. SH_PFC_PIN_GROUP(scifa2_clk_b),
  2844. SH_PFC_PIN_GROUP(scifa3_data),
  2845. SH_PFC_PIN_GROUP(scifa3_clk),
  2846. SH_PFC_PIN_GROUP(scifa3_data_b),
  2847. SH_PFC_PIN_GROUP(scifa3_clk_b),
  2848. SH_PFC_PIN_GROUP(scifa4_data),
  2849. SH_PFC_PIN_GROUP(scifa4_data_b),
  2850. SH_PFC_PIN_GROUP(scifa4_data_c),
  2851. SH_PFC_PIN_GROUP(scifa4_data_d),
  2852. SH_PFC_PIN_GROUP(scifa5_data),
  2853. SH_PFC_PIN_GROUP(scifa5_data_b),
  2854. SH_PFC_PIN_GROUP(scifa5_data_c),
  2855. SH_PFC_PIN_GROUP(scifa5_data_d),
  2856. SH_PFC_PIN_GROUP(scifb0_data),
  2857. SH_PFC_PIN_GROUP(scifb0_clk),
  2858. SH_PFC_PIN_GROUP(scifb0_ctrl),
  2859. SH_PFC_PIN_GROUP(scifb1_data),
  2860. SH_PFC_PIN_GROUP(scifb1_clk),
  2861. SH_PFC_PIN_GROUP(scifb2_data),
  2862. SH_PFC_PIN_GROUP(scifb2_clk),
  2863. SH_PFC_PIN_GROUP(scifb2_ctrl),
  2864. SH_PFC_PIN_GROUP(sdhi0_data1),
  2865. SH_PFC_PIN_GROUP(sdhi0_data4),
  2866. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2867. SH_PFC_PIN_GROUP(sdhi0_cd),
  2868. SH_PFC_PIN_GROUP(sdhi0_wp),
  2869. SH_PFC_PIN_GROUP(sdhi1_data1),
  2870. SH_PFC_PIN_GROUP(sdhi1_data4),
  2871. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2872. SH_PFC_PIN_GROUP(sdhi1_cd),
  2873. SH_PFC_PIN_GROUP(sdhi1_wp),
  2874. SH_PFC_PIN_GROUP(sdhi2_data1),
  2875. SH_PFC_PIN_GROUP(sdhi2_data4),
  2876. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2877. SH_PFC_PIN_GROUP(sdhi2_cd),
  2878. SH_PFC_PIN_GROUP(sdhi2_wp),
  2879. };
  2880. static const char * const eth_groups[] = {
  2881. "eth_link",
  2882. "eth_magic",
  2883. "eth_mdio",
  2884. "eth_rmii",
  2885. "eth_link_b",
  2886. "eth_magic_b",
  2887. "eth_mdio_b",
  2888. "eth_rmii_b",
  2889. };
  2890. static const char * const hscif0_groups[] = {
  2891. "hscif0_data",
  2892. "hscif0_clk",
  2893. "hscif0_ctrl",
  2894. "hscif0_data_b",
  2895. "hscif0_clk_b",
  2896. };
  2897. static const char * const hscif1_groups[] = {
  2898. "hscif1_data",
  2899. "hscif1_clk",
  2900. "hscif1_ctrl",
  2901. "hscif1_data_b",
  2902. "hscif1_ctrl_b",
  2903. };
  2904. static const char * const hscif2_groups[] = {
  2905. "hscif2_data",
  2906. "hscif2_clk",
  2907. "hscif2_ctrl",
  2908. };
  2909. static const char * const i2c0_groups[] = {
  2910. "i2c0",
  2911. "i2c0_b",
  2912. "i2c0_c",
  2913. "i2c0_d",
  2914. "i2c0_e",
  2915. };
  2916. static const char * const i2c1_groups[] = {
  2917. "i2c1",
  2918. "i2c1_b",
  2919. "i2c1_c",
  2920. "i2c1_d",
  2921. "i2c1_e",
  2922. };
  2923. static const char * const i2c2_groups[] = {
  2924. "i2c2",
  2925. "i2c2_b",
  2926. "i2c2_c",
  2927. "i2c2_d",
  2928. "i2c2_e",
  2929. };
  2930. static const char * const i2c3_groups[] = {
  2931. "i2c3",
  2932. "i2c3_b",
  2933. "i2c3_c",
  2934. "i2c3_d",
  2935. "i2c3_e",
  2936. };
  2937. static const char * const i2c4_groups[] = {
  2938. "i2c4",
  2939. "i2c4_b",
  2940. "i2c4_c",
  2941. "i2c4_d",
  2942. "i2c4_e",
  2943. };
  2944. static const char * const intc_groups[] = {
  2945. "intc_irq0",
  2946. "intc_irq1",
  2947. "intc_irq2",
  2948. "intc_irq3",
  2949. "intc_irq4",
  2950. "intc_irq5",
  2951. "intc_irq6",
  2952. "intc_irq7",
  2953. "intc_irq8",
  2954. "intc_irq9",
  2955. };
  2956. static const char * const mmc_groups[] = {
  2957. "mmc_data1",
  2958. "mmc_data4",
  2959. "mmc_data8",
  2960. "mmc_ctrl",
  2961. };
  2962. static const char * const msiof0_groups[] = {
  2963. "msiof0_clk",
  2964. "msiof0_sync",
  2965. "msiof0_ss1",
  2966. "msiof0_ss2",
  2967. "msiof0_rx",
  2968. "msiof0_tx",
  2969. };
  2970. static const char * const msiof1_groups[] = {
  2971. "msiof1_clk",
  2972. "msiof1_sync",
  2973. "msiof1_ss1",
  2974. "msiof1_ss2",
  2975. "msiof1_rx",
  2976. "msiof1_tx",
  2977. "msiof1_clk_b",
  2978. "msiof1_sync_b",
  2979. "msiof1_ss1_b",
  2980. "msiof1_ss2_b",
  2981. "msiof1_rx_b",
  2982. "msiof1_tx_b",
  2983. };
  2984. static const char * const msiof2_groups[] = {
  2985. "msiof2_clk",
  2986. "msiof2_sync",
  2987. "msiof2_ss1",
  2988. "msiof2_ss2",
  2989. "msiof2_rx",
  2990. "msiof2_tx",
  2991. "msiof2_clk_b",
  2992. "msiof2_sync_b",
  2993. "msiof2_ss1_b",
  2994. "msiof2_ss2_b",
  2995. "msiof2_rx_b",
  2996. "msiof2_tx_b",
  2997. };
  2998. static const char * const qspi_groups[] = {
  2999. "qspi_ctrl",
  3000. "qspi_data2",
  3001. "qspi_data4",
  3002. };
  3003. static const char * const scif0_groups[] = {
  3004. "scif0_data",
  3005. "scif0_clk",
  3006. "scif0_data_b",
  3007. "scif0_clk_b",
  3008. "scif0_data_c",
  3009. "scif0_data_d",
  3010. };
  3011. static const char * const scif1_groups[] = {
  3012. "scif1_data",
  3013. "scif1_clk",
  3014. "scif1_data_b",
  3015. "scif1_clk_b",
  3016. "scif1_data_c",
  3017. "scif1_clk_c",
  3018. };
  3019. static const char * const scif2_groups[] = {
  3020. "scif2_data",
  3021. "scif2_clk",
  3022. "scif2_data_b",
  3023. "scif2_clk_b",
  3024. "scif2_data_c",
  3025. "scif2_clk_c",
  3026. };
  3027. static const char * const scif3_groups[] = {
  3028. "scif3_data",
  3029. "scif3_clk",
  3030. "scif3_data_b",
  3031. "scif3_clk_b",
  3032. };
  3033. static const char * const scif4_groups[] = {
  3034. "scif4_data",
  3035. "scif4_data_b",
  3036. "scif4_data_c",
  3037. "scif4_data_d",
  3038. "scif4_data_e",
  3039. };
  3040. static const char * const scif5_groups[] = {
  3041. "scif5_data",
  3042. "scif5_data_b",
  3043. "scif5_data_c",
  3044. "scif5_data_d",
  3045. };
  3046. static const char * const scifa0_groups[] = {
  3047. "scifa0_data",
  3048. "scifa0_data_b",
  3049. "scifa0_data_c",
  3050. "scifa0_data_d",
  3051. };
  3052. static const char * const scifa1_groups[] = {
  3053. "scifa1_data",
  3054. "scifa1_clk",
  3055. "scifa1_data_b",
  3056. "scifa1_clk_b",
  3057. "scifa1_data_c",
  3058. "scifa1_clk_c",
  3059. };
  3060. static const char * const scifa2_groups[] = {
  3061. "scifa2_data",
  3062. "scifa2_clk",
  3063. "scifa2_data_b",
  3064. "scifa2_clk_b",
  3065. };
  3066. static const char * const scifa3_groups[] = {
  3067. "scifa3_data",
  3068. "scifa3_clk",
  3069. "scifa3_data_b",
  3070. "scifa3_clk_b",
  3071. };
  3072. static const char * const scifa4_groups[] = {
  3073. "scifa4_data",
  3074. "scifa4_data_b",
  3075. "scifa4_data_c",
  3076. "scifa4_data_d",
  3077. };
  3078. static const char * const scifa5_groups[] = {
  3079. "scifa5_data",
  3080. "scifa5_data_b",
  3081. "scifa5_data_c",
  3082. "scifa5_data_d",
  3083. };
  3084. static const char * const scifb0_groups[] = {
  3085. "scifb0_data",
  3086. "scifb0_clk",
  3087. "scifb0_ctrl",
  3088. };
  3089. static const char * const scifb1_groups[] = {
  3090. "scifb1_data",
  3091. "scifb1_clk",
  3092. };
  3093. static const char * const scifb2_groups[] = {
  3094. "scifb2_data",
  3095. "scifb2_clk",
  3096. "scifb2_ctrl",
  3097. };
  3098. static const char * const sdhi0_groups[] = {
  3099. "sdhi0_data1",
  3100. "sdhi0_data4",
  3101. "sdhi0_ctrl",
  3102. "sdhi0_cd",
  3103. "sdhi0_wp",
  3104. };
  3105. static const char * const sdhi1_groups[] = {
  3106. "sdhi1_data1",
  3107. "sdhi1_data4",
  3108. "sdhi1_ctrl",
  3109. "sdhi1_cd",
  3110. "sdhi1_wp",
  3111. };
  3112. static const char * const sdhi2_groups[] = {
  3113. "sdhi2_data1",
  3114. "sdhi2_data4",
  3115. "sdhi2_ctrl",
  3116. "sdhi2_cd",
  3117. "sdhi2_wp",
  3118. };
  3119. static const struct sh_pfc_function pinmux_functions[] = {
  3120. SH_PFC_FUNCTION(eth),
  3121. SH_PFC_FUNCTION(hscif0),
  3122. SH_PFC_FUNCTION(hscif1),
  3123. SH_PFC_FUNCTION(hscif2),
  3124. SH_PFC_FUNCTION(i2c0),
  3125. SH_PFC_FUNCTION(i2c1),
  3126. SH_PFC_FUNCTION(i2c2),
  3127. SH_PFC_FUNCTION(i2c3),
  3128. SH_PFC_FUNCTION(i2c4),
  3129. SH_PFC_FUNCTION(intc),
  3130. SH_PFC_FUNCTION(mmc),
  3131. SH_PFC_FUNCTION(msiof0),
  3132. SH_PFC_FUNCTION(msiof1),
  3133. SH_PFC_FUNCTION(msiof2),
  3134. SH_PFC_FUNCTION(qspi),
  3135. SH_PFC_FUNCTION(scif0),
  3136. SH_PFC_FUNCTION(scif1),
  3137. SH_PFC_FUNCTION(scif2),
  3138. SH_PFC_FUNCTION(scif3),
  3139. SH_PFC_FUNCTION(scif4),
  3140. SH_PFC_FUNCTION(scif5),
  3141. SH_PFC_FUNCTION(scifa0),
  3142. SH_PFC_FUNCTION(scifa1),
  3143. SH_PFC_FUNCTION(scifa2),
  3144. SH_PFC_FUNCTION(scifa3),
  3145. SH_PFC_FUNCTION(scifa4),
  3146. SH_PFC_FUNCTION(scifa5),
  3147. SH_PFC_FUNCTION(scifb0),
  3148. SH_PFC_FUNCTION(scifb1),
  3149. SH_PFC_FUNCTION(scifb2),
  3150. SH_PFC_FUNCTION(sdhi0),
  3151. SH_PFC_FUNCTION(sdhi1),
  3152. SH_PFC_FUNCTION(sdhi2),
  3153. };
  3154. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  3155. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  3156. GP_0_31_FN, FN_IP2_17_16,
  3157. GP_0_30_FN, FN_IP2_15_14,
  3158. GP_0_29_FN, FN_IP2_13_12,
  3159. GP_0_28_FN, FN_IP2_11_10,
  3160. GP_0_27_FN, FN_IP2_9_8,
  3161. GP_0_26_FN, FN_IP2_7_6,
  3162. GP_0_25_FN, FN_IP2_5_4,
  3163. GP_0_24_FN, FN_IP2_3_2,
  3164. GP_0_23_FN, FN_IP2_1_0,
  3165. GP_0_22_FN, FN_IP1_31_30,
  3166. GP_0_21_FN, FN_IP1_29_28,
  3167. GP_0_20_FN, FN_IP1_27,
  3168. GP_0_19_FN, FN_IP1_26,
  3169. GP_0_18_FN, FN_A2,
  3170. GP_0_17_FN, FN_IP1_24,
  3171. GP_0_16_FN, FN_IP1_23_22,
  3172. GP_0_15_FN, FN_IP1_21_20,
  3173. GP_0_14_FN, FN_IP1_19_18,
  3174. GP_0_13_FN, FN_IP1_17_15,
  3175. GP_0_12_FN, FN_IP1_14_13,
  3176. GP_0_11_FN, FN_IP1_12_11,
  3177. GP_0_10_FN, FN_IP1_10_8,
  3178. GP_0_9_FN, FN_IP1_7_6,
  3179. GP_0_8_FN, FN_IP1_5_4,
  3180. GP_0_7_FN, FN_IP1_3_2,
  3181. GP_0_6_FN, FN_IP1_1_0,
  3182. GP_0_5_FN, FN_IP0_31_30,
  3183. GP_0_4_FN, FN_IP0_29_28,
  3184. GP_0_3_FN, FN_IP0_27_26,
  3185. GP_0_2_FN, FN_IP0_25,
  3186. GP_0_1_FN, FN_IP0_24,
  3187. GP_0_0_FN, FN_IP0_23_22, }
  3188. },
  3189. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  3190. 0, 0,
  3191. 0, 0,
  3192. 0, 0,
  3193. 0, 0,
  3194. 0, 0,
  3195. 0, 0,
  3196. GP_1_25_FN, FN_DACK0,
  3197. GP_1_24_FN, FN_IP7_31,
  3198. GP_1_23_FN, FN_IP4_1_0,
  3199. GP_1_22_FN, FN_WE1_N,
  3200. GP_1_21_FN, FN_WE0_N,
  3201. GP_1_20_FN, FN_IP3_31,
  3202. GP_1_19_FN, FN_IP3_30,
  3203. GP_1_18_FN, FN_IP3_29_27,
  3204. GP_1_17_FN, FN_IP3_26_24,
  3205. GP_1_16_FN, FN_IP3_23_21,
  3206. GP_1_15_FN, FN_IP3_20_18,
  3207. GP_1_14_FN, FN_IP3_17_15,
  3208. GP_1_13_FN, FN_IP3_14_13,
  3209. GP_1_12_FN, FN_IP3_12,
  3210. GP_1_11_FN, FN_IP3_11,
  3211. GP_1_10_FN, FN_IP3_10,
  3212. GP_1_9_FN, FN_IP3_9_8,
  3213. GP_1_8_FN, FN_IP3_7_6,
  3214. GP_1_7_FN, FN_IP3_5_4,
  3215. GP_1_6_FN, FN_IP3_3_2,
  3216. GP_1_5_FN, FN_IP3_1_0,
  3217. GP_1_4_FN, FN_IP2_31_30,
  3218. GP_1_3_FN, FN_IP2_29_27,
  3219. GP_1_2_FN, FN_IP2_26_24,
  3220. GP_1_1_FN, FN_IP2_23_21,
  3221. GP_1_0_FN, FN_IP2_20_18, }
  3222. },
  3223. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  3224. GP_2_31_FN, FN_IP6_7_6,
  3225. GP_2_30_FN, FN_IP6_5_4,
  3226. GP_2_29_FN, FN_IP6_3_2,
  3227. GP_2_28_FN, FN_IP6_1_0,
  3228. GP_2_27_FN, FN_IP5_31_30,
  3229. GP_2_26_FN, FN_IP5_29_28,
  3230. GP_2_25_FN, FN_IP5_27_26,
  3231. GP_2_24_FN, FN_IP5_25_24,
  3232. GP_2_23_FN, FN_IP5_23_22,
  3233. GP_2_22_FN, FN_IP5_21_20,
  3234. GP_2_21_FN, FN_IP5_19_18,
  3235. GP_2_20_FN, FN_IP5_17_16,
  3236. GP_2_19_FN, FN_IP5_15_14,
  3237. GP_2_18_FN, FN_IP5_13_12,
  3238. GP_2_17_FN, FN_IP5_11_9,
  3239. GP_2_16_FN, FN_IP5_8_6,
  3240. GP_2_15_FN, FN_IP5_5_4,
  3241. GP_2_14_FN, FN_IP5_3_2,
  3242. GP_2_13_FN, FN_IP5_1_0,
  3243. GP_2_12_FN, FN_IP4_31_30,
  3244. GP_2_11_FN, FN_IP4_29_28,
  3245. GP_2_10_FN, FN_IP4_27_26,
  3246. GP_2_9_FN, FN_IP4_25_23,
  3247. GP_2_8_FN, FN_IP4_22_20,
  3248. GP_2_7_FN, FN_IP4_19_18,
  3249. GP_2_6_FN, FN_IP4_17_16,
  3250. GP_2_5_FN, FN_IP4_15_14,
  3251. GP_2_4_FN, FN_IP4_13_12,
  3252. GP_2_3_FN, FN_IP4_11_10,
  3253. GP_2_2_FN, FN_IP4_9_8,
  3254. GP_2_1_FN, FN_IP4_7_5,
  3255. GP_2_0_FN, FN_IP4_4_2 }
  3256. },
  3257. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  3258. GP_3_31_FN, FN_IP8_22_20,
  3259. GP_3_30_FN, FN_IP8_19_17,
  3260. GP_3_29_FN, FN_IP8_16_15,
  3261. GP_3_28_FN, FN_IP8_14_12,
  3262. GP_3_27_FN, FN_IP8_11_9,
  3263. GP_3_26_FN, FN_IP8_8_6,
  3264. GP_3_25_FN, FN_IP8_5_3,
  3265. GP_3_24_FN, FN_IP8_2_0,
  3266. GP_3_23_FN, FN_IP7_29_27,
  3267. GP_3_22_FN, FN_IP7_26_24,
  3268. GP_3_21_FN, FN_IP7_23_21,
  3269. GP_3_20_FN, FN_IP7_20_18,
  3270. GP_3_19_FN, FN_IP7_17_15,
  3271. GP_3_18_FN, FN_IP7_14_12,
  3272. GP_3_17_FN, FN_IP7_11_9,
  3273. GP_3_16_FN, FN_IP7_8_6,
  3274. GP_3_15_FN, FN_IP7_5_3,
  3275. GP_3_14_FN, FN_IP7_2_0,
  3276. GP_3_13_FN, FN_IP6_31_29,
  3277. GP_3_12_FN, FN_IP6_28_26,
  3278. GP_3_11_FN, FN_IP6_25_23,
  3279. GP_3_10_FN, FN_IP6_22_20,
  3280. GP_3_9_FN, FN_IP6_19_17,
  3281. GP_3_8_FN, FN_IP6_16,
  3282. GP_3_7_FN, FN_IP6_15,
  3283. GP_3_6_FN, FN_IP6_14,
  3284. GP_3_5_FN, FN_IP6_13,
  3285. GP_3_4_FN, FN_IP6_12,
  3286. GP_3_3_FN, FN_IP6_11,
  3287. GP_3_2_FN, FN_IP6_10,
  3288. GP_3_1_FN, FN_IP6_9,
  3289. GP_3_0_FN, FN_IP6_8 }
  3290. },
  3291. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  3292. GP_4_31_FN, FN_IP11_17_16,
  3293. GP_4_30_FN, FN_IP11_15_14,
  3294. GP_4_29_FN, FN_IP11_13_11,
  3295. GP_4_28_FN, FN_IP11_10_8,
  3296. GP_4_27_FN, FN_IP11_7_6,
  3297. GP_4_26_FN, FN_IP11_5_3,
  3298. GP_4_25_FN, FN_IP11_2_0,
  3299. GP_4_24_FN, FN_IP10_31_30,
  3300. GP_4_23_FN, FN_IP10_29_27,
  3301. GP_4_22_FN, FN_IP10_26_24,
  3302. GP_4_21_FN, FN_IP10_23_21,
  3303. GP_4_20_FN, FN_IP10_20_18,
  3304. GP_4_19_FN, FN_IP10_17_15,
  3305. GP_4_18_FN, FN_IP10_14_12,
  3306. GP_4_17_FN, FN_IP10_11_9,
  3307. GP_4_16_FN, FN_IP10_8_6,
  3308. GP_4_15_FN, FN_IP10_5_3,
  3309. GP_4_14_FN, FN_IP10_2_0,
  3310. GP_4_13_FN, FN_IP9_30_28,
  3311. GP_4_12_FN, FN_IP9_27_25,
  3312. GP_4_11_FN, FN_IP9_24_22,
  3313. GP_4_10_FN, FN_IP9_21_19,
  3314. GP_4_9_FN, FN_IP9_18_17,
  3315. GP_4_8_FN, FN_IP9_16_15,
  3316. GP_4_7_FN, FN_IP9_14_12,
  3317. GP_4_6_FN, FN_IP9_11_9,
  3318. GP_4_5_FN, FN_IP9_8_6,
  3319. GP_4_4_FN, FN_IP9_5_3,
  3320. GP_4_3_FN, FN_IP9_2_0,
  3321. GP_4_2_FN, FN_IP8_31_29,
  3322. GP_4_1_FN, FN_IP8_28_26,
  3323. GP_4_0_FN, FN_IP8_25_23 }
  3324. },
  3325. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  3326. 0, 0,
  3327. 0, 0,
  3328. 0, 0,
  3329. 0, 0,
  3330. GP_5_27_FN, FN_USB1_OVC,
  3331. GP_5_26_FN, FN_USB1_PWEN,
  3332. GP_5_25_FN, FN_USB0_OVC,
  3333. GP_5_24_FN, FN_USB0_PWEN,
  3334. GP_5_23_FN, FN_IP13_26_24,
  3335. GP_5_22_FN, FN_IP13_23_21,
  3336. GP_5_21_FN, FN_IP13_20_18,
  3337. GP_5_20_FN, FN_IP13_17_15,
  3338. GP_5_19_FN, FN_IP13_14_12,
  3339. GP_5_18_FN, FN_IP13_11_9,
  3340. GP_5_17_FN, FN_IP13_8_6,
  3341. GP_5_16_FN, FN_IP13_5_3,
  3342. GP_5_15_FN, FN_IP13_2_0,
  3343. GP_5_14_FN, FN_IP12_29_27,
  3344. GP_5_13_FN, FN_IP12_26_24,
  3345. GP_5_12_FN, FN_IP12_23_21,
  3346. GP_5_11_FN, FN_IP12_20_18,
  3347. GP_5_10_FN, FN_IP12_17_15,
  3348. GP_5_9_FN, FN_IP12_14_13,
  3349. GP_5_8_FN, FN_IP12_12_11,
  3350. GP_5_7_FN, FN_IP12_10_9,
  3351. GP_5_6_FN, FN_IP12_8_6,
  3352. GP_5_5_FN, FN_IP12_5_3,
  3353. GP_5_4_FN, FN_IP12_2_0,
  3354. GP_5_3_FN, FN_IP11_29_27,
  3355. GP_5_2_FN, FN_IP11_26_24,
  3356. GP_5_1_FN, FN_IP11_23_21,
  3357. GP_5_0_FN, FN_IP11_20_18 }
  3358. },
  3359. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  3360. 0, 0,
  3361. 0, 0,
  3362. 0, 0,
  3363. 0, 0,
  3364. 0, 0,
  3365. 0, 0,
  3366. GP_6_25_FN, FN_IP0_21_20,
  3367. GP_6_24_FN, FN_IP0_19_18,
  3368. GP_6_23_FN, FN_IP0_17,
  3369. GP_6_22_FN, FN_IP0_16,
  3370. GP_6_21_FN, FN_IP0_15,
  3371. GP_6_20_FN, FN_IP0_14,
  3372. GP_6_19_FN, FN_IP0_13,
  3373. GP_6_18_FN, FN_IP0_12,
  3374. GP_6_17_FN, FN_IP0_11,
  3375. GP_6_16_FN, FN_IP0_10,
  3376. GP_6_15_FN, FN_IP0_9_8,
  3377. GP_6_14_FN, FN_IP0_0,
  3378. GP_6_13_FN, FN_SD1_DATA3,
  3379. GP_6_12_FN, FN_SD1_DATA2,
  3380. GP_6_11_FN, FN_SD1_DATA1,
  3381. GP_6_10_FN, FN_SD1_DATA0,
  3382. GP_6_9_FN, FN_SD1_CMD,
  3383. GP_6_8_FN, FN_SD1_CLK,
  3384. GP_6_7_FN, FN_SD0_WP,
  3385. GP_6_6_FN, FN_SD0_CD,
  3386. GP_6_5_FN, FN_SD0_DATA3,
  3387. GP_6_4_FN, FN_SD0_DATA2,
  3388. GP_6_3_FN, FN_SD0_DATA1,
  3389. GP_6_2_FN, FN_SD0_DATA0,
  3390. GP_6_1_FN, FN_SD0_CMD,
  3391. GP_6_0_FN, FN_SD0_CLK }
  3392. },
  3393. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  3394. 2, 2, 2, 1, 1, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1,
  3395. 2, 1, 1, 1, 1, 1, 1, 1, 1) {
  3396. /* IP0_31_30 [2] */
  3397. FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D, 0,
  3398. /* IP0_29_28 [2] */
  3399. FN_D4, FN_I2C3_SDA_B, FN_SCIF5_TXD_B, 0,
  3400. /* IP0_27_26 [2] */
  3401. FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, 0,
  3402. /* IP0_25 [1] */
  3403. FN_D2, FN_SCIFA3_TXD_B,
  3404. /* IP0_24 [1] */
  3405. FN_D1, FN_SCIFA3_RXD_B,
  3406. /* IP0_23_22 [2] */
  3407. FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, 0,
  3408. /* IP0_21_20 [2] */
  3409. FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B, FN_CAN1_TX,
  3410. /* IP0_19_18 [2] */
  3411. FN_MMC_D6, FN_SCIF0_RXD, FN_I2C2_SCL_B, FN_CAN1_RX,
  3412. /* IP0_17 [1] */
  3413. FN_MMC_D5, FN_SD2_WP,
  3414. /* IP0_16 [1] */
  3415. FN_MMC_D4, FN_SD2_CD,
  3416. /* IP0_15 [1] */
  3417. FN_MMC_D3, FN_SD2_DATA3,
  3418. /* IP0_14 [1] */
  3419. FN_MMC_D2, FN_SD2_DATA2,
  3420. /* IP0_13 [1] */
  3421. FN_MMC_D1, FN_SD2_DATA1,
  3422. /* IP0_12 [1] */
  3423. FN_MMC_D0, FN_SD2_DATA0,
  3424. /* IP0_11 [1] */
  3425. FN_MMC_CMD, FN_SD2_CMD,
  3426. /* IP0_10 [1] */
  3427. FN_MMC_CLK, FN_SD2_CLK,
  3428. /* IP0_9_8 [2] */
  3429. FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, 0,
  3430. /* IP0_7 [1] */
  3431. 0, 0,
  3432. /* IP0_6 [1] */
  3433. 0, 0,
  3434. /* IP0_5 [1] */
  3435. 0, 0,
  3436. /* IP0_4 [1] */
  3437. 0, 0,
  3438. /* IP0_3 [1] */
  3439. 0, 0,
  3440. /* IP0_2 [1] */
  3441. 0, 0,
  3442. /* IP0_1 [1] */
  3443. 0, 0,
  3444. /* IP0_0 [1] */
  3445. FN_SD1_CD, FN_CAN0_RX, }
  3446. },
  3447. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  3448. 2, 2, 1, 1, 1, 1, 2, 2, 2, 3, 2, 2, 3, 2, 2,
  3449. 2, 2) {
  3450. /* IP1_31_30 [2] */
  3451. FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
  3452. /* IP1_29_28 [2] */
  3453. FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
  3454. /* IP1_27 [1] */
  3455. FN_A4, FN_SCIFB0_TXD,
  3456. /* IP1_26 [1] */
  3457. FN_A3, FN_SCIFB0_SCK,
  3458. /* IP1_25 [1] */
  3459. 0, 0,
  3460. /* IP1_24 [1] */
  3461. FN_A1, FN_SCIFB1_TXD,
  3462. /* IP1_23_22 [2] */
  3463. FN_A0, FN_SCIFB1_SCK, FN_PWM3_B, 0,
  3464. /* IP1_21_20 [2] */
  3465. FN_D15, FN_SCIFA1_TXD, FN_IIC0_SDA_B, 0,
  3466. /* IP1_19_18 [2] */
  3467. FN_D14, FN_SCIFA1_RXD, FN_IIC0_SCL_B, 0,
  3468. /* IP1_17_15 [3] */
  3469. FN_D13, FN_SCIFA1_SCK, FN_TANS1, FN_PWM2_C, FN_TCLK2_B,
  3470. 0, 0, 0,
  3471. /* IP1_14_13 [2] */
  3472. FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D,
  3473. /* IP1_12_11 [2] */
  3474. FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
  3475. /* IP1_10_8 [3] */
  3476. FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  3477. 0, 0, 0,
  3478. /* IP1_7_6 [2] */
  3479. FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B, 0,
  3480. /* IP1_5_4 [2] */
  3481. FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, 0,
  3482. /* IP1_3_2 [2] */
  3483. FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B,
  3484. /* IP1_1_0 [2] */
  3485. FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, 0, }
  3486. },
  3487. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  3488. 2, 3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 2, 2, 2) {
  3489. /* IP2_31_30 [2] */
  3490. FN_A20, FN_SPCLK, FN_MOUT1, 0,
  3491. /* IP2_29_27 [3] */
  3492. FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2,
  3493. FN_MOUT0, 0, 0, 0,
  3494. /* IP2_26_24 [3] */
  3495. FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B,
  3496. FN_AVB_AVTP_MATCH_B, 0, 0, 0,
  3497. /* IP2_23_21 [3] */
  3498. FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
  3499. FN_AVB_AVTP_CAPTURE_B, 0, 0, 0,
  3500. /* IP2_20_18 [3] */
  3501. FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN,
  3502. FN_VSP, FN_CAN_CLK_C, FN_TPUTO2_B, 0,
  3503. /* IP2_17_16 [2] */
  3504. FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1,
  3505. /* IP2_15_14 [2] */
  3506. FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
  3507. /* IP2_13_12 [2] */
  3508. FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B, 0,
  3509. /* IP2_11_10 [2] */
  3510. FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, 0,
  3511. /* IP2_9_8 [2] */
  3512. FN_A11, FN_MSIOF1_SYNC, FN_IIC1_SDA_B, 0,
  3513. /* IP2_7_6 [2] */
  3514. FN_A10, FN_MSIOF1_SCK, FN_IIC1_SCL_B, 0,
  3515. /* IP2_5_4 [2] */
  3516. FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, 0,
  3517. /* IP2_3_2 [2] */
  3518. FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B, 0,
  3519. /* IP2_1_0 [2] */
  3520. FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, 0, }
  3521. },
  3522. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  3523. 1, 1, 3, 3, 3, 3, 3, 2, 1, 1, 1, 2, 2, 2, 2, 2) {
  3524. /* IP3_31 [1] */
  3525. FN_RD_WR_N, FN_ATAG1_N,
  3526. /* IP3_30 [1] */
  3527. FN_RD_N, FN_ATACS11_N,
  3528. /* IP3_29_27 [3] */
  3529. FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N,
  3530. FN_MTS_N_B, 0, 0,
  3531. /* IP3_26_24 [3] */
  3532. FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B,
  3533. FN_RIF0_D1, FN_FMIN, FN_SCIFB2_RTS_N, FN_STM_N_B,
  3534. /* IP3_23_21 [3] */
  3535. FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B,
  3536. FN_RIF0_D0, FN_FMCLK, FN_SCIFB2_CTS_N, FN_SCKZ_B,
  3537. /* IP3_20_18 [3] */
  3538. FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B,
  3539. FN_RIF0_CLK, FN_BPFCLK, FN_SCIFB2_SCK, FN_MDATA_B,
  3540. /* IP3_17_15 [3] */
  3541. FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B,
  3542. FN_RIF0_SYNC, FN_TPUTO3, FN_SCIFB2_TXD, FN_SDATA_B,
  3543. /* IP3_14_13 [2] */
  3544. FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11,
  3545. /* IP3_12 [1] */
  3546. FN_EX_CS0_N, FN_VI1_DATA10,
  3547. /* IP3_11 [1] */
  3548. FN_CS1_N_A26, FN_VI1_DATA9,
  3549. /* IP3_10 [1] */
  3550. FN_CS0_N, FN_VI1_DATA8,
  3551. /* IP3_9_8 [2] */
  3552. FN_A25, FN_SSL, FN_ATARD1_N, 0,
  3553. /* IP3_7_6 [2] */
  3554. FN_A24, FN_IO3, FN_EX_WAIT2, 0,
  3555. /* IP3_5_4 [2] */
  3556. FN_A23, FN_IO2, FN_MOUT6, FN_ATAWR1_N,
  3557. /* IP3_3_2 [2] */
  3558. FN_A22, FN_MISO_IO1, FN_MOUT5, FN_ATADIR1_N,
  3559. /* IP3_1_0 [2] */
  3560. FN_A21, FN_MOSI_IO0, FN_MOUT2, 0, }
  3561. },
  3562. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  3563. 2, 2, 2, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 2) {
  3564. /* IP4_31_30 [2] */
  3565. FN_DU0_DG4, FN_LCDOUT12, FN_CC50_STATE12, 0,
  3566. /* IP4_29_28 [2] */
  3567. FN_DU0_DG3, FN_LCDOUT11, FN_CC50_STATE11, 0,
  3568. /* IP4_27_26 [2] */
  3569. FN_DU0_DG2, FN_LCDOUT10, FN_CC50_STATE10, 0,
  3570. /* IP4_25_23 [3] */
  3571. FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D,
  3572. FN_CC50_STATE9, 0, 0, 0,
  3573. /* IP4_22_20 [3] */
  3574. FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D,
  3575. FN_CC50_STATE8, 0, 0, 0,
  3576. /* IP4_19_18 [2] */
  3577. FN_DU0_DR7, FN_LCDOUT23, FN_CC50_STATE7, 0,
  3578. /* IP4_17_16 [2] */
  3579. FN_DU0_DR6, FN_LCDOUT22, FN_CC50_STATE6, 0,
  3580. /* IP4_15_14 [2] */
  3581. FN_DU0_DR5, FN_LCDOUT21, FN_CC50_STATE5, 0,
  3582. /* IP4_13_12 [2] */
  3583. FN_DU0_DR4, FN_LCDOUT20, FN_CC50_STATE4, 0,
  3584. /* IP4_11_10 [2] */
  3585. FN_DU0_DR3, FN_LCDOUT19, FN_CC50_STATE3, 0,
  3586. /* IP4_9_8 [2] */
  3587. FN_DU0_DR2, FN_LCDOUT18, FN_CC50_STATE2, 0,
  3588. /* IP4_7_5 [3] */
  3589. FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D,
  3590. FN_CC50_STATE1, 0, 0, 0,
  3591. /* IP4_4_2 [3] */
  3592. FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D,
  3593. FN_CC50_STATE0, 0, 0, 0,
  3594. /* IP4_1_0 [2] */
  3595. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, FN_PWMFSW0, }
  3596. },
  3597. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  3598. 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 2, 2, 2) {
  3599. /* IP5_31_30 [2] */
  3600. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, FN_CC50_STATE27, 0,
  3601. /* IP5_29_28 [2] */
  3602. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_CC50_STATE26, 0,
  3603. /* IP5_27_26 [2] */
  3604. FN_DU0_DOTCLKOUT0, FN_QCLK, FN_CC50_STATE25, 0,
  3605. /* IP5_25_24 [2] */
  3606. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_CC50_STATE24, 0,
  3607. /* IP5_23_22 [2] */
  3608. FN_DU0_DB7, FN_LCDOUT7, FN_CC50_STATE23, 0,
  3609. /* IP5_21_20 [2] */
  3610. FN_DU0_DB6, FN_LCDOUT6, FN_CC50_STATE22, 0,
  3611. /* IP5_19_18 [2] */
  3612. FN_DU0_DB5, FN_LCDOUT5, FN_CC50_STATE21, 0,
  3613. /* IP5_17_16 [2] */
  3614. FN_DU0_DB4, FN_LCDOUT4, FN_CC50_STATE20, 0,
  3615. /* IP5_15_14 [2] */
  3616. FN_DU0_DB3, FN_LCDOUT3, FN_CC50_STATE19, 0,
  3617. /* IP5_13_12 [2] */
  3618. FN_DU0_DB2, FN_LCDOUT2, FN_CC50_STATE18, 0,
  3619. /* IP5_11_9 [3] */
  3620. FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D,
  3621. FN_CAN0_TX_C, FN_CC50_STATE17, 0, 0,
  3622. /* IP5_8_6 [3] */
  3623. FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D,
  3624. FN_CAN0_RX_C, FN_CC50_STATE16, 0, 0,
  3625. /* IP5_5_4 [2] */
  3626. FN_DU0_DG7, FN_LCDOUT15, FN_CC50_STATE15, 0,
  3627. /* IP5_3_2 [2] */
  3628. FN_DU0_DG6, FN_LCDOUT14, FN_CC50_STATE14, 0,
  3629. /* IP5_1_0 [2] */
  3630. FN_DU0_DG5, FN_LCDOUT13, FN_CC50_STATE13, 0, }
  3631. },
  3632. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  3633. 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
  3634. 2, 2) {
  3635. /* IP6_31_29 [3] */
  3636. FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_IIC0_SCL_D,
  3637. FN_AVB_TX_CLK, FN_ADIDATA, FN_AD_DI, 0,
  3638. /* IP6_28_26 [3] */
  3639. FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C,
  3640. FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN, 0, 0, 0,
  3641. /* IP6_25_23 [3] */
  3642. FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C,
  3643. FN_AVB_COL, 0, 0, 0,
  3644. /* IP6_22_20 [3] */
  3645. FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C,
  3646. FN_AVB_RX_ER, 0, 0, 0,
  3647. /* IP6_19_17 [3] */
  3648. FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C,
  3649. FN_AVB_RXD7, 0, 0, 0,
  3650. /* IP6_16 [1] */
  3651. FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6,
  3652. /* IP6_15 [1] */
  3653. FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5,
  3654. /* IP6_14 [1] */
  3655. FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4,
  3656. /* IP6_13 [1] */
  3657. FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3,
  3658. /* IP6_12 [1] */
  3659. FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2,
  3660. /* IP6_11 [1] */
  3661. FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1,
  3662. /* IP6_10 [1] */
  3663. FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0,
  3664. /* IP6_9 [1] */
  3665. FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV,
  3666. /* IP6_8 [1] */
  3667. FN_VI0_CLK, FN_AVB_RX_CLK,
  3668. /* IP6_7_6 [2] */
  3669. FN_DU0_CDE, FN_QPOLB, FN_CC50_STATE31, 0,
  3670. /* IP6_5_4 [2] */
  3671. FN_DU0_DISP, FN_QPOLA, FN_CC50_STATE30, 0,
  3672. /* IP6_3_2 [2] */
  3673. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CC50_STATE29,
  3674. /* IP6_1_0 [2] */
  3675. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, FN_CC50_STATE28, 0, }
  3676. },
  3677. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  3678. 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3679. /* IP7_31 [1] */
  3680. FN_DREQ0_N, FN_SCIFB1_RXD,
  3681. /* IP7_30 [1] */
  3682. 0, 0,
  3683. /* IP7_29_27 [3] */
  3684. FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E,
  3685. FN_AVB_GTX_CLK, FN_SSI_WS6_B, 0, 0,
  3686. /* IP7_26_24 [3] */
  3687. FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER,
  3688. FN_SSI_SCK6_B, 0, 0, 0,
  3689. /* IP7_23_21 [3] */
  3690. FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC1_SDA_D,
  3691. FN_AVB_TXD7, FN_SSI_SDATA5_B, 0, 0,
  3692. /* IP7_20_18 [3] */
  3693. FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC1_SCL_D,
  3694. FN_AVB_TXD6, FN_SSI_WS5_B, 0, 0,
  3695. /* IP7_17_15 [3] */
  3696. FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5,
  3697. FN_SSI_SCK5_B, 0, 0, 0,
  3698. /* IP7_14_12 [3] */
  3699. FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D,
  3700. FN_AVB_TXD4, FN_ADICHS2, 0, 0,
  3701. /* IP7_11_9 [3] */
  3702. FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D,
  3703. FN_AVB_TXD3, FN_ADICHS1, 0, 0,
  3704. /* IP7_8_6 [3] */
  3705. FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B,
  3706. FN_AVB_TXD2, FN_ADICHS0, FN_AD_NCS_N, 0,
  3707. /* IP7_5_3 [3] */
  3708. FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B,
  3709. FN_AVB_TXD1, FN_ADICLK, FN_AD_CLK, 0,
  3710. /* IP7_2_0 [3] */
  3711. FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_IIC0_SDA_D,
  3712. FN_AVB_TXD0, FN_ADICS_SAMP, FN_AD_DO, 0, }
  3713. },
  3714. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  3715. 3, 3, 3, 3, 3, 2, 3, 3, 3, 3, 3) {
  3716. /* IP8_31_29 [3] */
  3717. FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2,
  3718. FN_RIF1_D0_B, FN_TS_SDEN_D, FN_FMCLK_C, FN_RDS_CLK,
  3719. /* IP8_28_26 [3] */
  3720. FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1,
  3721. FN_RIF1_CLK_B, FN_TS_SCK_D, FN_BPFCLK_C, 0,
  3722. /* IP8_25_23 [3] */
  3723. FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0,
  3724. FN_RIF1_SYNC_B, FN_TS_SDATA_D, FN_TPUTO1_B, 0,
  3725. /* IP8_22_20 [3] */
  3726. FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK,
  3727. FN_DVC_MUTE, FN_CAN1_TX_D, 0, 0,
  3728. /* IP8_19_17 [3] */
  3729. FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B,
  3730. FN_AVB_GTXREFCLK, FN_CAN1_RX_D, FN_TPUTO0_B, 0,
  3731. /* IP8_16_15 [2] */
  3732. FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
  3733. /* IP8_14_12 [3] */
  3734. FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E,
  3735. FN_AVB_PHY_INT, FN_SSI_SDATA8_B, 0, 0,
  3736. /* IP8_11_9 [3] */
  3737. FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
  3738. FN_AVB_MAGIC, FN_SSI_SDATA7_B, 0, 0,
  3739. /* IP8_8_6 [3] */
  3740. FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B,
  3741. FN_AVB_LINK, FN_SSI_WS78_B, 0, 0,
  3742. /* IP8_5_3 [3] */
  3743. FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B,
  3744. FN_AVB_MDIO, FN_SSI_SCK78_B, 0, 0,
  3745. /* IP8_2_0 [3] */
  3746. FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E,
  3747. FN_AVB_MDC, FN_SSI_SDATA6_B, 0, 0, }
  3748. },
  3749. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  3750. 1, 3, 3, 3, 3, 2, 2, 3, 3, 3, 3, 3, 3) {
  3751. /* IP9_31 [1] */
  3752. 0, 0,
  3753. /* IP9_30_28 [3] */
  3754. FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5,
  3755. FN_SSI_SDATA1_B, FN_CAN_TXCLK, FN_CC50_STATE34, 0,
  3756. /* IP9_27_25 [3] */
  3757. FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4,
  3758. FN_SSI_WS1_B, FN_CAN_STEP0, FN_CC50_STATE33, 0,
  3759. /* IP9_24_22 [3] */
  3760. FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3,
  3761. FN_SSI_SCK1_B, FN_CAN_DEBUG_HW_TRIGGER, FN_CC50_STATE32, 0,
  3762. /* IP9_21_19 [3] */
  3763. FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2,
  3764. FN_REMOCON_B, FN_SPEEDIN_B, FN_VSP_B, 0,
  3765. /* IP9_18_17 [2] */
  3766. FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
  3767. /* IP9_16_15 [2] */
  3768. FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0,
  3769. /* IP9_14_12 [3] */
  3770. FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7,
  3771. FN_RIF1_D1, FN_FMIN_B, FN_RDS_DATA_B, 0,
  3772. /* IP9_11_9 [3] */
  3773. FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6,
  3774. FN_RIF1_D0, FN_FMCLK_B, FN_RDS_CLK_B, 0,
  3775. /* IP9_8_6 [3] */
  3776. FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5,
  3777. FN_RIF1_CLK, FN_BPFCLK_B, 0, 0,
  3778. /* IP9_5_3 [3] */
  3779. FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4,
  3780. FN_RIF1_SYNC, FN_TPUTO1_C, 0, 0,
  3781. /* IP9_2_0 [3] */
  3782. FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3,
  3783. FN_RIF1_D1_B, FN_TS_SPSYNC_D, FN_FMIN_C, FN_RDS_DATA, }
  3784. },
  3785. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  3786. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3787. /* IP10_31_30 [2] */
  3788. FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, FN_CAN_DEBUGOUT10,
  3789. /* IP10_29_27 [3] */
  3790. FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  3791. FN_CAN_DEBUGOUT9, 0, 0, 0,
  3792. /* IP10_26_24 [3] */
  3793. FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C,
  3794. FN_SSI_SDATA4_B, FN_CAN_DEBUGOUT8, 0, 0,
  3795. /* IP10_23_21 [3] */
  3796. FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5,
  3797. FN_AUDIO_CLKB_C, FN_SSI_WS4_B, FN_CAN_DEBUGOUT7, FN_RDS_DATA_C,
  3798. /* IP10_20_18 [3] */
  3799. FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4,
  3800. FN_AUDIO_CLKA_C, FN_SSI_SCK4_B, FN_CAN_DEBUGOUT6, FN_RDS_CLK_C,
  3801. /* IP10_17_15 [3] */
  3802. FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3,
  3803. FN_SSI_SDATA9_B, FN_TANS2, FN_CAN_DEBUGOUT5, FN_CC50_OSCOUT,
  3804. /* IP10_14_12 [3] */
  3805. FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B,
  3806. FN_USB0_IDIN, FN_CAN_DEBUGOUT4, FN_CC50_STATE39, 0,
  3807. /* IP10_11_9 [3] */
  3808. FN_SCIF2_TXD, FN_IIC1_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
  3809. FN_USB0_OVC1, FN_CAN_DEBUGOUT3, FN_CC50_STATE38, 0,
  3810. /* IP10_8_6 [3] */
  3811. FN_SCIF2_RXD, FN_IIC1_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B,
  3812. FN_USB0_EXTLP, FN_CAN_DEBUGOUT2, FN_CC50_STATE37, 0,
  3813. /* IP10_5_3 [3] */
  3814. FN_SCIF1_TXD, FN_IIC0_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
  3815. FN_CAN_DEBUGOUT1, FN_CC50_STATE36, 0, 0,
  3816. /* IP10_2_0 [3] */
  3817. FN_SCIF1_RXD, FN_IIC0_SCL, FN_DU1_DG6, FN_SSI_SCK2_B,
  3818. FN_CAN_DEBUGOUT0, FN_CC50_STATE35, 0, 0, }
  3819. },
  3820. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  3821. 2, 3, 3, 3, 3, 2, 2, 3, 3, 2, 3, 3) {
  3822. /* IP11_31_30 [2] */
  3823. 0, 0, 0, 0,
  3824. /* IP11_29_27 [3] */
  3825. FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B,
  3826. FN_AD_CLK_B, 0, 0, 0,
  3827. /* IP11_26_24 [3] */
  3828. FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B,
  3829. FN_AD_DO_B, 0, 0, 0,
  3830. /* IP11_23_21 [3] */
  3831. FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
  3832. FN_AD_DI_B, FN_PCMWE_N, 0, 0,
  3833. /* IP11_20_18 [3] */
  3834. FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D,
  3835. FN_CAN_CLK_D, FN_PCMOE_N, 0, 0,
  3836. /* IP11_17_16 [2] */
  3837. FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_IIC0_SCL_C, FN_DU1_CDE,
  3838. /* IP11_15_14 [2] */
  3839. FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_IIC0_SDA_C, FN_DU1_DISP,
  3840. /* IP11_13_11 [3] */
  3841. FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
  3842. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_CAN_DEBUGOUT15, 0, 0, 0,
  3843. /* IP11_10_8 [3] */
  3844. FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C,
  3845. FN_DU1_EXVSYNC_DU1_VSYNC, FN_CAN_DEBUGOUT14, 0, 0, 0,
  3846. /* IP11_7_6 [2] */
  3847. FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC,
  3848. FN_CAN_DEBUGOUT13,
  3849. /* IP11_5_3 [3] */
  3850. FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1,
  3851. FN_CAN_DEBUGOUT12, 0, 0, 0,
  3852. /* IP11_2_0 [3] */
  3853. FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
  3854. FN_CAN_DEBUGOUT11, 0, 0, 0, }
  3855. },
  3856. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  3857. 2, 3, 3, 3, 3, 3, 2, 2, 2, 3, 3, 3) {
  3858. /* IP12_31_30 [2] */
  3859. 0, 0, 0, 0,
  3860. /* IP12_29_27 [3] */
  3861. FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, FN_MDATA,
  3862. FN_ATAWR0_N, FN_ETH_RXD1_B, 0, 0,
  3863. /* IP12_26_24 [3] */
  3864. FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, FN_SDATA,
  3865. FN_ATAG0_N, FN_ETH_RXD0_B, 0, 0,
  3866. /* IP12_23_21 [3] */
  3867. FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC1_SDA_C, FN_VI1_DATA0,
  3868. FN_CAN0_TX_D, FN_AVB_AVTP_MATCH, FN_ETH_RX_ER_B, 0,
  3869. /* IP12_20_18 [3] */
  3870. FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC1_SCL_C, FN_VI1_CLK,
  3871. FN_CAN0_RX_D, FN_AVB_AVTP_CAPTURE, FN_ETH_CRS_DV_B, 0,
  3872. /* IP12_17_15 [3] */
  3873. FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9,
  3874. FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, 0,
  3875. /* IP12_14_13 [2] */
  3876. FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B, FN_IRD_SCK,
  3877. /* IP12_12_11 [2] */
  3878. FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B, FN_IRD_RX,
  3879. /* IP12_10_9 [2] */
  3880. FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_IRD_TX,
  3881. /* IP12_8_6 [3] */
  3882. FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B,
  3883. FN_CAN1_TX_C, FN_DREQ2_N, 0, 0,
  3884. /* IP12_5_3 [3] */
  3885. FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B,
  3886. FN_CAN1_RX_C, FN_DACK1_B, 0, 0,
  3887. /* IP12_2_0 [3] */
  3888. FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
  3889. FN_AD_NCS_N_B, FN_DREQ1_N_B, 0, 0, }
  3890. },
  3891. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  3892. 1, 1, 1, 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3893. /* IP13_31 [1] */
  3894. 0, 0,
  3895. /* IP13_30 [1] */
  3896. 0, 0,
  3897. /* IP13_29 [1] */
  3898. 0, 0,
  3899. /* IP13_28 [1] */
  3900. 0, 0,
  3901. /* IP13_27 [1] */
  3902. 0, 0,
  3903. /* IP13_26_24 [3] */
  3904. FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N,
  3905. FN_TS_SPSYNC_C, FN_RIF0_D1_B, FN_FMIN_E, FN_RDS_DATA_D,
  3906. /* IP13_23_21 [3] */
  3907. FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N,
  3908. FN_TS_SDEN_C, FN_RIF0_D0_B, FN_FMCLK_E, FN_RDS_CLK_D,
  3909. /* IP13_20_18 [3] */
  3910. FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
  3911. FN_TS_SCK_C, FN_RIF0_CLK_B, FN_BPFCLK_E, FN_ETH_MDC_B,
  3912. /* IP13_17_15 [3] */
  3913. FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB,
  3914. FN_TS_SDATA_C, FN_RIF0_SYNC_B, FN_ETH_TXD0_B, 0,
  3915. /* IP13_14_12 [3] */
  3916. FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7,
  3917. FN_ATADIR0_N, FN_ETH_MAGIC_B, 0, 0,
  3918. /* IP13_11_9 [3] */
  3919. FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6,
  3920. FN_ATARD0_N, FN_ETH_TX_EN_B, 0, 0,
  3921. /* IP13_8_6 [3] */
  3922. FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5,
  3923. FN_MTS_N, FN_EX_WAIT1, FN_ETH_TXD1_B, 0,
  3924. /* IP13_5_3 [2] */
  3925. FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D,
  3926. FN_VI1_DATA4, FN_STM_N, FN_ATACS10_N, FN_ETH_REFCLK_B, 0,
  3927. /* IP13_2_0 [3] */
  3928. FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3,
  3929. FN_SCKZ, FN_ATACS00_N, FN_ETH_LINK_B, 0, }
  3930. },
  3931. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  3932. 2, 1, 2, 3, 1, 1, 1, 1, 1, 1, 3, 3, 3, 3, 3,
  3933. 2, 1) {
  3934. /* SEL_ADG [2] */
  3935. FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
  3936. /* SEL_ADI [1] */
  3937. FN_SEL_ADI_0, FN_SEL_ADI_1,
  3938. /* SEL_CAN [2] */
  3939. FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3,
  3940. /* SEL_DARC [3] */
  3941. FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3,
  3942. FN_SEL_DARC_4, 0, 0, 0,
  3943. /* SEL_DR0 [1] */
  3944. FN_SEL_DR0_0, FN_SEL_DR0_1,
  3945. /* SEL_DR1 [1] */
  3946. FN_SEL_DR1_0, FN_SEL_DR1_1,
  3947. /* SEL_DR2 [1] */
  3948. FN_SEL_DR2_0, FN_SEL_DR2_1,
  3949. /* SEL_DR3 [1] */
  3950. FN_SEL_DR3_0, FN_SEL_DR3_1,
  3951. /* SEL_ETH [1] */
  3952. FN_SEL_ETH_0, FN_SEL_ETH_1,
  3953. /* SLE_FSN [1] */
  3954. FN_SEL_FSN_0, FN_SEL_FSN_1,
  3955. /* SEL_IC200 [3] */
  3956. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
  3957. FN_SEL_I2C00_4, 0, 0, 0,
  3958. /* SEL_I2C01 [3] */
  3959. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
  3960. FN_SEL_I2C01_4, 0, 0, 0,
  3961. /* SEL_I2C02 [3] */
  3962. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  3963. FN_SEL_I2C02_4, 0, 0, 0,
  3964. /* SEL_I2C03 [3] */
  3965. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  3966. FN_SEL_I2C03_4, 0, 0, 0,
  3967. /* SEL_I2C04 [3] */
  3968. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
  3969. FN_SEL_I2C04_4, 0, 0, 0,
  3970. /* SEL_IIC00 [2] */
  3971. FN_SEL_IIC00_0, FN_SEL_IIC00_1, FN_SEL_IIC00_2, FN_SEL_IIC00_3,
  3972. /* SEL_AVB [1] */
  3973. FN_SEL_AVB_0, FN_SEL_AVB_1, }
  3974. },
  3975. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  3976. 2, 2, 1, 1, 1, 1, 1, 1, 2, 2, 1, 1, 2, 2, 1, 1,
  3977. 2, 2, 2, 1, 1, 2) {
  3978. /* SEL_IEB [2] */
  3979. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  3980. /* SEL_IIC0 [2] */
  3981. FN_SEL_IIC01_0, FN_SEL_IIC01_1, FN_SEL_IIC01_2, FN_SEL_IIC01_3,
  3982. /* SEL_LBS [1] */
  3983. FN_SEL_LBS_0, FN_SEL_LBS_1,
  3984. /* SEL_MSI1 [1] */
  3985. FN_SEL_MSI1_0, FN_SEL_MSI1_1,
  3986. /* SEL_MSI2 [1] */
  3987. FN_SEL_MSI2_0, FN_SEL_MSI2_1,
  3988. /* SEL_RAD [1] */
  3989. FN_SEL_RAD_0, FN_SEL_RAD_1,
  3990. /* SEL_RCN [1] */
  3991. FN_SEL_RCN_0, FN_SEL_RCN_1,
  3992. /* SEL_RSP [1] */
  3993. FN_SEL_RSP_0, FN_SEL_RSP_1,
  3994. /* SEL_SCIFA0 [2] */
  3995. FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2,
  3996. FN_SEL_SCIFA0_3,
  3997. /* SEL_SCIFA1 [2] */
  3998. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  3999. /* SEL_SCIFA2 [1] */
  4000. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  4001. /* SEL_SCIFA3 [1] */
  4002. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1,
  4003. /* SEL_SCIFA4 [2] */
  4004. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  4005. FN_SEL_SCIFA4_3,
  4006. /* SEL_SCIFA5 [2] */
  4007. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  4008. FN_SEL_SCIFA5_3,
  4009. /* SEL_SPDM [1] */
  4010. FN_SEL_SPDM_0, FN_SEL_SPDM_1,
  4011. /* SEL_TMU [1] */
  4012. FN_SEL_TMU_0, FN_SEL_TMU_1,
  4013. /* SEL_TSIF0 [2] */
  4014. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  4015. /* SEL_CAN0 [2] */
  4016. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  4017. /* SEL_CAN1 [2] */
  4018. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  4019. /* SEL_HSCIF0 [1] */
  4020. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  4021. /* SEL_HSCIF1 [1] */
  4022. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  4023. /* SEL_RDS [2] */
  4024. FN_SEL_RDS_0, FN_SEL_RDS_1, FN_SEL_RDS_2, FN_SEL_RDS_3, }
  4025. },
  4026. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  4027. 2, 2, 2, 1, 3, 2, 1, 1, 1, 1, 1, 1, 1, 1,
  4028. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) {
  4029. /* SEL_SCIF0 [2] */
  4030. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  4031. /* SEL_SCIF1 [2] */
  4032. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  4033. /* SEL_SCIF2 [2] */
  4034. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
  4035. /* SEL_SCIF3 [1] */
  4036. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
  4037. /* SEL_SCIF4 [3] */
  4038. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  4039. FN_SEL_SCIF4_4, 0, 0, 0,
  4040. /* SEL_SCIF5 [2] */
  4041. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  4042. /* SEL_SSI1 [1] */
  4043. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  4044. /* SEL_SSI2 [1] */
  4045. FN_SEL_SSI2_0, FN_SEL_SSI2_1,
  4046. /* SEL_SSI4 [1] */
  4047. FN_SEL_SSI4_0, FN_SEL_SSI4_1,
  4048. /* SEL_SSI5 [1] */
  4049. FN_SEL_SSI5_0, FN_SEL_SSI5_1,
  4050. /* SEL_SSI6 [1] */
  4051. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  4052. /* SEL_SSI7 [1] */
  4053. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  4054. /* SEL_SSI8 [1] */
  4055. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  4056. /* SEL_SSI9 [1] */
  4057. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  4058. /* RESERVED [1] */
  4059. 0, 0,
  4060. /* RESERVED [1] */
  4061. 0, 0,
  4062. /* RESERVED [1] */
  4063. 0, 0,
  4064. /* RESERVED [1] */
  4065. 0, 0,
  4066. /* RESERVED [1] */
  4067. 0, 0,
  4068. /* RESERVED [1] */
  4069. 0, 0,
  4070. /* RESERVED [1] */
  4071. 0, 0,
  4072. /* RESERVED [1] */
  4073. 0, 0,
  4074. /* RESERVED [1] */
  4075. 0, 0,
  4076. /* RESERVED [1] */
  4077. 0, 0,
  4078. /* RESERVED [1] */
  4079. 0, 0,
  4080. /* RESERVED [1] */
  4081. 0, 0, }
  4082. },
  4083. { },
  4084. };
  4085. const struct sh_pfc_soc_info r8a7794_pinmux_info = {
  4086. .name = "r8a77940_pfc",
  4087. .unlock_reg = 0xe6060000, /* PMMR */
  4088. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4089. .pins = pinmux_pins,
  4090. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4091. .groups = pinmux_groups,
  4092. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4093. .functions = pinmux_functions,
  4094. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4095. .cfg_regs = pinmux_config_regs,
  4096. .gpio_data = pinmux_data,
  4097. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4098. };