pinctrl-lpc18xx.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221
  1. /*
  2. * Pinctrl driver for NXP LPC18xx/LPC43xx System Control Unit (SCU)
  3. *
  4. * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/clk.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/pinconf-generic.h>
  19. #include "core.h"
  20. #include "pinctrl-utils.h"
  21. /* LPC18XX SCU analog function registers */
  22. #define LPC18XX_SCU_REG_ENAIO0 0xc88
  23. #define LPC18XX_SCU_REG_ENAIO1 0xc8c
  24. #define LPC18XX_SCU_REG_ENAIO2 0xc90
  25. #define LPC18XX_SCU_REG_ENAIO2_DAC BIT(0)
  26. /* LPC18XX SCU pin register definitions */
  27. #define LPC18XX_SCU_PIN_MODE_MASK 0x7
  28. #define LPC18XX_SCU_PIN_EPD BIT(3)
  29. #define LPC18XX_SCU_PIN_EPUN BIT(4)
  30. #define LPC18XX_SCU_PIN_EHS BIT(5)
  31. #define LPC18XX_SCU_PIN_EZI BIT(6)
  32. #define LPC18XX_SCU_PIN_ZIF BIT(7)
  33. #define LPC18XX_SCU_PIN_EHD_MASK 0x300
  34. #define LPC18XX_SCU_PIN_EHD_POS 8
  35. #define LPC18XX_SCU_I2C0_EFP BIT(0)
  36. #define LPC18XX_SCU_I2C0_EHD BIT(2)
  37. #define LPC18XX_SCU_I2C0_EZI BIT(3)
  38. #define LPC18XX_SCU_I2C0_ZIF BIT(7)
  39. #define LPC18XX_SCU_I2C0_SCL_SHIFT 0
  40. #define LPC18XX_SCU_I2C0_SDA_SHIFT 8
  41. #define LPC18XX_SCU_FUNC_PER_PIN 8
  42. /* LPC18xx pin types */
  43. enum {
  44. TYPE_ND, /* Normal-drive */
  45. TYPE_HD, /* High-drive */
  46. TYPE_HS, /* High-speed */
  47. TYPE_I2C0,
  48. TYPE_USB1,
  49. };
  50. /* LPC18xx pin functions */
  51. enum {
  52. FUNC_R, /* Reserved */
  53. FUNC_ADC,
  54. FUNC_ADCTRIG,
  55. FUNC_CAN0,
  56. FUNC_CAN1,
  57. FUNC_CGU_OUT,
  58. FUNC_CLKIN,
  59. FUNC_CLKOUT,
  60. FUNC_CTIN,
  61. FUNC_CTOUT,
  62. FUNC_DAC,
  63. FUNC_EMC,
  64. FUNC_EMC_ALT,
  65. FUNC_ENET,
  66. FUNC_ENET_ALT,
  67. FUNC_GPIO,
  68. FUNC_I2C0,
  69. FUNC_I2C1,
  70. FUNC_I2S0_RX_MCLK,
  71. FUNC_I2S0_RX_SCK,
  72. FUNC_I2S0_RX_SDA,
  73. FUNC_I2S0_RX_WS,
  74. FUNC_I2S0_TX_MCLK,
  75. FUNC_I2S0_TX_SCK,
  76. FUNC_I2S0_TX_SDA,
  77. FUNC_I2S0_TX_WS,
  78. FUNC_I2S1,
  79. FUNC_LCD,
  80. FUNC_LCD_ALT,
  81. FUNC_MCTRL,
  82. FUNC_NMI,
  83. FUNC_QEI,
  84. FUNC_SDMMC,
  85. FUNC_SGPIO,
  86. FUNC_SPI,
  87. FUNC_SPIFI,
  88. FUNC_SSP0,
  89. FUNC_SSP0_ALT,
  90. FUNC_SSP1,
  91. FUNC_TIMER0,
  92. FUNC_TIMER1,
  93. FUNC_TIMER2,
  94. FUNC_TIMER3,
  95. FUNC_TRACE,
  96. FUNC_UART0,
  97. FUNC_UART1,
  98. FUNC_UART2,
  99. FUNC_UART3,
  100. FUNC_USB0,
  101. FUNC_USB1,
  102. FUNC_MAX
  103. };
  104. static const char *const lpc18xx_function_names[] = {
  105. [FUNC_R] = "reserved",
  106. [FUNC_ADC] = "adc",
  107. [FUNC_ADCTRIG] = "adctrig",
  108. [FUNC_CAN0] = "can0",
  109. [FUNC_CAN1] = "can1",
  110. [FUNC_CGU_OUT] = "cgu_out",
  111. [FUNC_CLKIN] = "clkin",
  112. [FUNC_CLKOUT] = "clkout",
  113. [FUNC_CTIN] = "ctin",
  114. [FUNC_CTOUT] = "ctout",
  115. [FUNC_DAC] = "dac",
  116. [FUNC_EMC] = "emc",
  117. [FUNC_EMC_ALT] = "emc_alt",
  118. [FUNC_ENET] = "enet",
  119. [FUNC_ENET_ALT] = "enet_alt",
  120. [FUNC_GPIO] = "gpio",
  121. [FUNC_I2C0] = "i2c0",
  122. [FUNC_I2C1] = "i2c1",
  123. [FUNC_I2S0_RX_MCLK] = "i2s0_rx_mclk",
  124. [FUNC_I2S0_RX_SCK] = "i2s0_rx_sck",
  125. [FUNC_I2S0_RX_SDA] = "i2s0_rx_sda",
  126. [FUNC_I2S0_RX_WS] = "i2s0_rx_ws",
  127. [FUNC_I2S0_TX_MCLK] = "i2s0_tx_mclk",
  128. [FUNC_I2S0_TX_SCK] = "i2s0_tx_sck",
  129. [FUNC_I2S0_TX_SDA] = "i2s0_tx_sda",
  130. [FUNC_I2S0_TX_WS] = "i2s0_tx_ws",
  131. [FUNC_I2S1] = "i2s1",
  132. [FUNC_LCD] = "lcd",
  133. [FUNC_LCD_ALT] = "lcd_alt",
  134. [FUNC_MCTRL] = "mctrl",
  135. [FUNC_NMI] = "nmi",
  136. [FUNC_QEI] = "qei",
  137. [FUNC_SDMMC] = "sdmmc",
  138. [FUNC_SGPIO] = "sgpio",
  139. [FUNC_SPI] = "spi",
  140. [FUNC_SPIFI] = "spifi",
  141. [FUNC_SSP0] = "ssp0",
  142. [FUNC_SSP0_ALT] = "ssp0_alt",
  143. [FUNC_SSP1] = "ssp1",
  144. [FUNC_TIMER0] = "timer0",
  145. [FUNC_TIMER1] = "timer1",
  146. [FUNC_TIMER2] = "timer2",
  147. [FUNC_TIMER3] = "timer3",
  148. [FUNC_TRACE] = "trace",
  149. [FUNC_UART0] = "uart0",
  150. [FUNC_UART1] = "uart1",
  151. [FUNC_UART2] = "uart2",
  152. [FUNC_UART3] = "uart3",
  153. [FUNC_USB0] = "usb0",
  154. [FUNC_USB1] = "usb1",
  155. };
  156. struct lpc18xx_pmx_func {
  157. const char **groups;
  158. unsigned ngroups;
  159. };
  160. struct lpc18xx_scu_data {
  161. struct pinctrl_dev *pctl;
  162. void __iomem *base;
  163. struct clk *clk;
  164. struct lpc18xx_pmx_func func[FUNC_MAX];
  165. };
  166. struct lpc18xx_pin_caps {
  167. unsigned int offset;
  168. unsigned char functions[LPC18XX_SCU_FUNC_PER_PIN];
  169. unsigned char analog;
  170. unsigned char type;
  171. };
  172. /* Analog pins are required to have both bias and input disabled */
  173. #define LPC18XX_SCU_ANALOG_PIN_CFG 0x10
  174. /* Macros to maniupluate analog member in lpc18xx_pin_caps */
  175. #define LPC18XX_ANALOG_PIN BIT(7)
  176. #define LPC18XX_ANALOG_ADC(a) ((a >> 5) & 0x3)
  177. #define LPC18XX_ANALOG_BIT_MASK 0x1f
  178. #define ADC0 (LPC18XX_ANALOG_PIN | (0x00 << 5))
  179. #define ADC1 (LPC18XX_ANALOG_PIN | (0x01 << 5))
  180. #define DAC LPC18XX_ANALOG_PIN
  181. #define LPC_P(port, pin, f0, f1, f2, f3, f4, f5, f6, f7, a, t) \
  182. static struct lpc18xx_pin_caps lpc18xx_pin_p##port##_##pin = { \
  183. .offset = 0x##port * 32 * 4 + pin * 4, \
  184. .functions = { \
  185. FUNC_##f0, FUNC_##f1, FUNC_##f2, \
  186. FUNC_##f3, FUNC_##f4, FUNC_##f5, \
  187. FUNC_##f6, FUNC_##f7, \
  188. }, \
  189. .analog = a, \
  190. .type = TYPE_##t, \
  191. }
  192. #define LPC_N(pname, off, f0, f1, f2, f3, f4, f5, f6, f7, a, t) \
  193. static struct lpc18xx_pin_caps lpc18xx_pin_##pname = { \
  194. .offset = off, \
  195. .functions = { \
  196. FUNC_##f0, FUNC_##f1, FUNC_##f2, \
  197. FUNC_##f3, FUNC_##f4, FUNC_##f5, \
  198. FUNC_##f6, FUNC_##f7, \
  199. }, \
  200. .analog = a, \
  201. .type = TYPE_##t, \
  202. }
  203. /* Pinmuxing table taken from data sheet */
  204. /* Pin FUNC0 FUNC1 FUNC2 FUNC3 FUNC4 FUNC5 FUNC6 FUNC7 ANALOG TYPE */
  205. LPC_P(0,0, GPIO, SSP1, ENET, SGPIO, R, R, I2S0_TX_WS,I2S1, 0, ND);
  206. LPC_P(0,1, GPIO, SSP1,ENET_ALT,SGPIO, R, R, ENET, I2S1, 0, ND);
  207. LPC_P(1,0, GPIO, CTIN, EMC, R, R, SSP0, SGPIO, R, 0, ND);
  208. LPC_P(1,1, GPIO, CTOUT, EMC, SGPIO, R, SSP0, R, R, 0, ND);
  209. LPC_P(1,2, GPIO, CTOUT, EMC, SGPIO, R, SSP0, R, R, 0, ND);
  210. LPC_P(1,3, GPIO, CTOUT, SGPIO, EMC, USB0, SSP1, R, SDMMC, 0, ND);
  211. LPC_P(1,4, GPIO, CTOUT, SGPIO, EMC, USB0, SSP1, R, SDMMC, 0, ND);
  212. LPC_P(1,5, GPIO, CTOUT, R, EMC, USB0, SSP1, SGPIO, SDMMC, 0, ND);
  213. LPC_P(1,6, GPIO, CTIN, R, EMC, R, R, SGPIO, SDMMC, 0, ND);
  214. LPC_P(1,7, GPIO, UART1, CTOUT, EMC, USB0, R, R, R, 0, ND);
  215. LPC_P(1,8, GPIO, UART1, CTOUT, EMC, R, R, R, SDMMC, 0, ND);
  216. LPC_P(1,9, GPIO, UART1, CTOUT, EMC, R, R, R, SDMMC, 0, ND);
  217. LPC_P(1,10, GPIO, UART1, CTOUT, EMC, R, R, R, SDMMC, 0, ND);
  218. LPC_P(1,11, GPIO, UART1, CTOUT, EMC, R, R, R, SDMMC, 0, ND);
  219. LPC_P(1,12, GPIO, UART1, R, EMC, TIMER0, R, SGPIO, SDMMC, 0, ND);
  220. LPC_P(1,13, GPIO, UART1, R, EMC, TIMER0, R, SGPIO, SDMMC, 0, ND);
  221. LPC_P(1,14, GPIO, UART1, R, EMC, TIMER0, R, SGPIO, R, 0, ND);
  222. LPC_P(1,15, GPIO, UART2, SGPIO, ENET, TIMER0, R, R, R, 0, ND);
  223. LPC_P(1,16, GPIO, UART2, SGPIO,ENET_ALT,TIMER0, R, R, ENET, 0, ND);
  224. LPC_P(1,17, GPIO, UART2, R, ENET, TIMER0, CAN1, SGPIO, R, 0, HD);
  225. LPC_P(1,18, GPIO, UART2, R, ENET, TIMER0, CAN1, SGPIO, R, 0, ND);
  226. LPC_P(1,19, ENET, SSP1, R, R, CLKOUT, R, I2S0_RX_MCLK,I2S1, 0, ND);
  227. LPC_P(1,20, GPIO, SSP1, R, ENET, TIMER0, R, SGPIO, R, 0, ND);
  228. LPC_P(2,0, SGPIO, UART0, EMC, USB0, GPIO, R, TIMER3, ENET, 0, ND);
  229. LPC_P(2,1, SGPIO, UART0, EMC, USB0, GPIO, R, TIMER3, R, 0, ND);
  230. LPC_P(2,2, SGPIO, UART0, EMC, USB0, GPIO, CTIN, TIMER3, R, 0, ND);
  231. LPC_P(2,3, SGPIO, I2C1, UART3, CTIN, GPIO, R, TIMER3, USB0, 0, HD);
  232. LPC_P(2,4, SGPIO, I2C1, UART3, CTIN, GPIO, R, TIMER3, USB0, 0, HD);
  233. LPC_P(2,5, SGPIO, CTIN, USB1, ADCTRIG, GPIO, R, TIMER3, USB0, 0, HD);
  234. LPC_P(2,6, SGPIO, UART0, EMC, USB0, GPIO, CTIN, TIMER3, R, 0, ND);
  235. LPC_P(2,7, GPIO, CTOUT, UART3, EMC, R, R, TIMER3, R, 0, ND);
  236. LPC_P(2,8, SGPIO, CTOUT, UART3, EMC, GPIO, R, R, R, 0, ND);
  237. LPC_P(2,9, GPIO, CTOUT, UART3, EMC, R, R, R, R, 0, ND);
  238. LPC_P(2,10, GPIO, CTOUT, UART2, EMC, R, R, R, R, 0, ND);
  239. LPC_P(2,11, GPIO, CTOUT, UART2, EMC, R, R, R, R, 0, ND);
  240. LPC_P(2,12, GPIO, CTOUT, R, EMC, R, R, R, UART2, 0, ND);
  241. LPC_P(2,13, GPIO, CTIN, R, EMC, R, R, R, UART2, 0, ND);
  242. LPC_P(3,0, I2S0_RX_SCK, I2S0_RX_MCLK, I2S0_TX_SCK, I2S0_TX_MCLK,SSP0,R,R,R, 0, ND);
  243. LPC_P(3,1, I2S0_TX_WS, I2S0_RX_WS,CAN0,USB1,GPIO, R, LCD, R, 0, ND);
  244. LPC_P(3,2, I2S0_TX_SDA, I2S0_RX_SDA,CAN0,USB1,GPIO, R, LCD, R, 0, ND);
  245. LPC_P(3,3, R, SPI, SSP0, SPIFI, CGU_OUT,R, I2S0_TX_MCLK, I2S1, 0, HS);
  246. LPC_P(3,4, GPIO, R, R, SPIFI, UART1, I2S0_TX_WS, I2S1, LCD, 0, ND);
  247. LPC_P(3,5, GPIO, R, R, SPIFI, UART1, I2S0_TX_SDA,I2S1, LCD, 0, ND);
  248. LPC_P(3,6, GPIO, SPI, SSP0, SPIFI, R, SSP0_ALT, R, R, 0, ND);
  249. LPC_P(3,7, R, SPI, SSP0, SPIFI, GPIO, SSP0_ALT, R, R, 0, ND);
  250. LPC_P(3,8, R, SPI, SSP0, SPIFI, GPIO, SSP0_ALT, R, R, 0, ND);
  251. LPC_P(4,0, GPIO, MCTRL, NMI, R, R, LCD, UART3, R, 0, ND);
  252. LPC_P(4,1, GPIO, CTOUT, LCD, R, R, LCD_ALT, UART3, ENET, ADC0|1, ND);
  253. LPC_P(4,2, GPIO, CTOUT, LCD, R, R, LCD_ALT, UART3, SGPIO, 0, ND);
  254. LPC_P(4,3, GPIO, CTOUT, LCD, R, R, LCD_ALT, UART3, SGPIO, ADC0|0, ND);
  255. LPC_P(4,4, GPIO, CTOUT, LCD, R, R, LCD_ALT, UART3, SGPIO, DAC, ND);
  256. LPC_P(4,5, GPIO, CTOUT, LCD, R, R, R, R, SGPIO, 0, ND);
  257. LPC_P(4,6, GPIO, CTOUT, LCD, R, R, R, R, SGPIO, 0, ND);
  258. LPC_P(4,7, LCD, CLKIN, R, R, R, R, I2S1,I2S0_TX_SCK, 0, ND);
  259. LPC_P(4,8, R, CTIN, LCD, R, GPIO, LCD_ALT, CAN1, SGPIO, 0, ND);
  260. LPC_P(4,9, R, CTIN, LCD, R, GPIO, LCD_ALT, CAN1, SGPIO, 0, ND);
  261. LPC_P(4,10, R, CTIN, LCD, R, GPIO, LCD_ALT, R, SGPIO, 0, ND);
  262. LPC_P(5,0, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  263. LPC_P(5,1, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  264. LPC_P(5,2, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  265. LPC_P(5,3, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  266. LPC_P(5,4, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  267. LPC_P(5,5, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  268. LPC_P(5,6, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  269. LPC_P(5,7, GPIO, MCTRL, EMC, R, UART1, TIMER1, R, R, 0, ND);
  270. LPC_P(6,0, R, I2S0_RX_MCLK,R, R, I2S0_RX_SCK, R, R, R, 0, ND);
  271. LPC_P(6,1, GPIO, EMC, UART0, I2S0_RX_WS, R, TIMER2, R, R, 0, ND);
  272. LPC_P(6,2, GPIO, EMC, UART0, I2S0_RX_SDA, R, TIMER2, R, R, 0, ND);
  273. LPC_P(6,3, GPIO, USB0, SGPIO, EMC, R, TIMER2, R, R, 0, ND);
  274. LPC_P(6,4, GPIO, CTIN, UART0, EMC, R, R, R, R, 0, ND);
  275. LPC_P(6,5, GPIO, CTOUT, UART0, EMC, R, R, R, R, 0, ND);
  276. LPC_P(6,6, GPIO, EMC, SGPIO, USB0, R, TIMER2, R, R, 0, ND);
  277. LPC_P(6,7, R, EMC, SGPIO, USB0, GPIO, TIMER2, R, R, 0, ND);
  278. LPC_P(6,8, R, EMC, SGPIO, USB0, GPIO, TIMER2, R, R, 0, ND);
  279. LPC_P(6,9, GPIO, R, R, EMC, R, TIMER2, R, R, 0, ND);
  280. LPC_P(6,10, GPIO, MCTRL, R, EMC, R, R, R, R, 0, ND);
  281. LPC_P(6,11, GPIO, R, R, EMC, R, TIMER2, R, R, 0, ND);
  282. LPC_P(6,12, GPIO, CTOUT, R, EMC, R, R, R, R, 0, ND);
  283. LPC_P(7,0, GPIO, CTOUT, R, LCD, R, R, R, SGPIO, 0, ND);
  284. LPC_P(7,1, GPIO, CTOUT,I2S0_TX_WS,LCD,LCD_ALT, R, UART2, SGPIO, 0, ND);
  285. LPC_P(7,2, GPIO, CTIN,I2S0_TX_SDA,LCD,LCD_ALT, R, UART2, SGPIO, 0, ND);
  286. LPC_P(7,3, GPIO, CTIN, R, LCD,LCD_ALT, R, R, R, 0, ND);
  287. LPC_P(7,4, GPIO, CTOUT, R, LCD,LCD_ALT, TRACE, R, R, ADC0|4, ND);
  288. LPC_P(7,5, GPIO, CTOUT, R, LCD,LCD_ALT, TRACE, R, R, ADC0|3, ND);
  289. LPC_P(7,6, GPIO, CTOUT, R, LCD, R, TRACE, R, R, 0, ND);
  290. LPC_P(7,7, GPIO, CTOUT, R, LCD, R, TRACE, ENET, SGPIO, ADC1|6, ND);
  291. LPC_P(8,0, GPIO, USB0, R, MCTRL, SGPIO, R, R, TIMER0, 0, HD);
  292. LPC_P(8,1, GPIO, USB0, R, MCTRL, SGPIO, R, R, TIMER0, 0, HD);
  293. LPC_P(8,2, GPIO, USB0, R, MCTRL, SGPIO, R, R, TIMER0, 0, HD);
  294. LPC_P(8,3, GPIO, USB1, R, LCD, LCD_ALT, R, R, TIMER0, 0, ND);
  295. LPC_P(8,4, GPIO, USB1, R, LCD, LCD_ALT, R, R, TIMER0, 0, ND);
  296. LPC_P(8,5, GPIO, USB1, R, LCD, LCD_ALT, R, R, TIMER0, 0, ND);
  297. LPC_P(8,6, GPIO, USB1, R, LCD, LCD_ALT, R, R, TIMER0, 0, ND);
  298. LPC_P(8,7, GPIO, USB1, R, LCD, LCD_ALT, R, R, TIMER0, 0, ND);
  299. LPC_P(8,8, R, USB1, R, R, R, R,CGU_OUT, I2S1, 0, ND);
  300. LPC_P(9,0, GPIO, MCTRL, R, R, R, ENET, SGPIO, SSP0, 0, ND);
  301. LPC_P(9,1, GPIO, MCTRL, R, R, I2S0_TX_WS,ENET, SGPIO, SSP0, 0, ND);
  302. LPC_P(9,2, GPIO, MCTRL, R, R, I2S0_TX_SDA,ENET,SGPIO, SSP0, 0, ND);
  303. LPC_P(9,3, GPIO, MCTRL, USB1, R, R, ENET, SGPIO, UART3, 0, ND);
  304. LPC_P(9,4, R, MCTRL, USB1, R, GPIO, ENET, SGPIO, UART3, 0, ND);
  305. LPC_P(9,5, R, MCTRL, USB1, R, GPIO, ENET, SGPIO, UART0, 0, ND);
  306. LPC_P(9,6, GPIO, MCTRL, USB1, R, R, ENET, SGPIO, UART0, 0, ND);
  307. LPC_P(a,0, R, R, R, R, R, I2S1, CGU_OUT, R, 0, ND);
  308. LPC_P(a,1, GPIO, QEI, R, UART2, R, R, R, R, 0, HD);
  309. LPC_P(a,2, GPIO, QEI, R, UART2, R, R, R, R, 0, HD);
  310. LPC_P(a,3, GPIO, QEI, R, R, R, R, R, R, 0, HD);
  311. LPC_P(a,4, R, CTOUT, R, EMC, GPIO, R, R, R, 0, ND);
  312. LPC_P(b,0, R, CTOUT, LCD, R, GPIO, R, R, R, 0, ND);
  313. LPC_P(b,1, R, USB1, LCD, R, GPIO, CTOUT, R, R, 0, ND);
  314. LPC_P(b,2, R, USB1, LCD, R, GPIO, CTOUT, R, R, 0, ND);
  315. LPC_P(b,3, R, USB1, LCD, R, GPIO, CTOUT, R, R, 0, ND);
  316. LPC_P(b,4, R, USB1, LCD, R, GPIO, CTIN, R, R, 0, ND);
  317. LPC_P(b,5, R, USB1, LCD, R, GPIO, CTIN, LCD_ALT, R, 0, ND);
  318. LPC_P(b,6, R, USB1, LCD, R, GPIO, CTIN, LCD_ALT, R, ADC0|6, ND);
  319. LPC_P(c,0, R, USB1, R, ENET, LCD, R, R, SDMMC, ADC1|1, ND);
  320. LPC_P(c,1, USB1, R, UART1, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  321. LPC_P(c,2, USB1, R, UART1, ENET, GPIO, R, R, SDMMC, 0, ND);
  322. LPC_P(c,3, USB1, R, UART1, ENET, GPIO, R, R, SDMMC, ADC1|0, ND);
  323. LPC_P(c,4, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  324. LPC_P(c,5, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  325. LPC_P(c,6, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  326. LPC_P(c,7, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  327. LPC_P(c,8, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  328. LPC_P(c,9, R, USB1, R, ENET, GPIO, R, TIMER3, SDMMC, 0, ND);
  329. LPC_P(c,10, R, USB1, UART1, R, GPIO, R, TIMER3, SDMMC, 0, ND);
  330. LPC_P(c,11, R, USB1, UART1, R, GPIO, R, R, SDMMC, 0, ND);
  331. LPC_P(c,12, R, R, UART1, R, GPIO, SGPIO, I2S0_TX_SDA,SDMMC, 0, ND);
  332. LPC_P(c,13, R, R, UART1, R, GPIO, SGPIO, I2S0_TX_WS, SDMMC, 0, ND);
  333. LPC_P(c,14, R, R, UART1, R, GPIO, SGPIO, ENET, SDMMC, 0, ND);
  334. LPC_P(d,0, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  335. LPC_P(d,1, R, R, EMC, R, GPIO, SDMMC, R, SGPIO, 0, ND);
  336. LPC_P(d,2, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  337. LPC_P(d,3, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  338. LPC_P(d,4, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  339. LPC_P(d,5, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  340. LPC_P(d,6, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  341. LPC_P(d,7, R, CTIN, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  342. LPC_P(d,8, R, CTIN, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  343. LPC_P(d,9, R, CTOUT, EMC, R, GPIO, R, R, SGPIO, 0, ND);
  344. LPC_P(d,10, R, CTIN, EMC, R, GPIO, R, R, R, 0, ND);
  345. LPC_P(d,11, R, R, EMC, R, GPIO, USB1, CTOUT, R, 0, ND);
  346. LPC_P(d,12, R, R, EMC, R, GPIO, R, CTOUT, R, 0, ND);
  347. LPC_P(d,13, R, CTIN, EMC, R, GPIO, R, CTOUT, R, 0, ND);
  348. LPC_P(d,14, R, R, EMC, R, GPIO, R, CTOUT, R, 0, ND);
  349. LPC_P(d,15, R, R, EMC, R, GPIO, SDMMC, CTOUT, R, 0, ND);
  350. LPC_P(d,16, R, R, EMC, R, GPIO, SDMMC, CTOUT, R, 0, ND);
  351. LPC_P(e,0, R, R, R, EMC, GPIO, CAN1, R, R, 0, ND);
  352. LPC_P(e,1, R, R, R, EMC, GPIO, CAN1, R, R, 0, ND);
  353. LPC_P(e,2,ADCTRIG, CAN0, R, EMC, GPIO, R, R, R, 0, ND);
  354. LPC_P(e,3, R, CAN0,ADCTRIG, EMC, GPIO, R, R, R, 0, ND);
  355. LPC_P(e,4, R, NMI, R, EMC, GPIO, R, R, R, 0, ND);
  356. LPC_P(e,5, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  357. LPC_P(e,6, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  358. LPC_P(e,7, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  359. LPC_P(e,8, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  360. LPC_P(e,9, R, CTIN, UART1, EMC, GPIO, R, R, R, 0, ND);
  361. LPC_P(e,10, R, CTIN, UART1, EMC, GPIO, R, R, R, 0, ND);
  362. LPC_P(e,11, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  363. LPC_P(e,12, R, CTOUT, UART1, EMC, GPIO, R, R, R, 0, ND);
  364. LPC_P(e,13, R, CTOUT, I2C1, EMC, GPIO, R, R, R, 0, ND);
  365. LPC_P(e,14, R, R, R, EMC, GPIO, R, R, R, 0, ND);
  366. LPC_P(e,15, R, CTOUT, I2C1, EMC, GPIO, R, R, R, 0, ND);
  367. LPC_P(f,0, SSP0, CLKIN, R, R, R, R, R, I2S1, 0, ND);
  368. LPC_P(f,1, R, R, SSP0, R, GPIO, R, SGPIO, R, 0, ND);
  369. LPC_P(f,2, R, UART3, SSP0, R, GPIO, R, SGPIO, R, 0, ND);
  370. LPC_P(f,3, R, UART3, SSP0, R, GPIO, R, SGPIO, R, 0, ND);
  371. LPC_P(f,4, SSP1, CLKIN, TRACE, R, R, R, I2S0_TX_MCLK,I2S0_RX_SCK, 0, ND);
  372. LPC_P(f,5, R, UART3, SSP1, TRACE, GPIO, R, SGPIO, R, ADC1|4, ND);
  373. LPC_P(f,6, R, UART3, SSP1, TRACE, GPIO, R, SGPIO, I2S1, ADC1|3, ND);
  374. LPC_P(f,7, R, UART3, SSP1, TRACE, GPIO, R, SGPIO, I2S1, ADC1|7, ND);
  375. LPC_P(f,8, R, UART0, CTIN, TRACE, GPIO, R, SGPIO, R, ADC0|2, ND);
  376. LPC_P(f,9, R, UART0, CTOUT, R, GPIO, R, SGPIO, R, ADC1|2, ND);
  377. LPC_P(f,10, R, UART0, R, R, GPIO, R, SDMMC, R, ADC0|5, ND);
  378. LPC_P(f,11, R, UART0, R, R, GPIO, R, SDMMC, R, ADC1|5, ND);
  379. /* Pin Offset FUNC0 FUNC1 FUNC2 FUNC3 FUNC4 FUNC5 FUNC6 FUNC7 ANALOG TYPE */
  380. LPC_N(clk0, 0xc00, EMC, CLKOUT, R, R, SDMMC, EMC_ALT, SSP1, ENET, 0, HS);
  381. LPC_N(clk1, 0xc04, EMC, CLKOUT, R, R, R, CGU_OUT, R, I2S1, 0, HS);
  382. LPC_N(clk2, 0xc08, EMC, CLKOUT, R, R, SDMMC, EMC_ALT,I2S0_TX_MCLK,I2S1, 0, HS);
  383. LPC_N(clk3, 0xc0c, EMC, CLKOUT, R, R, R, CGU_OUT, R, I2S1, 0, HS);
  384. LPC_N(usb1_dm, 0xc80, R, R, R, R, R, R, R, R, 0, USB1);
  385. LPC_N(usb1_dp, 0xc80, R, R, R, R, R, R, R, R, 0, USB1);
  386. LPC_N(i2c0_scl, 0xc84, R, R, R, R, R, R, R, R, 0, I2C0);
  387. LPC_N(i2c0_sda, 0xc84, R, R, R, R, R, R, R, R, 0, I2C0);
  388. #define LPC18XX_PIN_P(port, pin) { \
  389. .number = 0x##port * 32 + pin, \
  390. .name = "p"#port"_"#pin, \
  391. .drv_data = &lpc18xx_pin_p##port##_##pin \
  392. }
  393. /* Pin numbers for special pins */
  394. enum {
  395. PIN_CLK0 = 600,
  396. PIN_CLK1,
  397. PIN_CLK2,
  398. PIN_CLK3,
  399. PIN_USB1_DM,
  400. PIN_USB1_DP,
  401. PIN_I2C0_SCL,
  402. PIN_I2C0_SDA,
  403. };
  404. #define LPC18XX_PIN(pname, n) { \
  405. .number = n, \
  406. .name = #pname, \
  407. .drv_data = &lpc18xx_pin_##pname \
  408. }
  409. static const struct pinctrl_pin_desc lpc18xx_pins[] = {
  410. LPC18XX_PIN_P(0,0),
  411. LPC18XX_PIN_P(0,1),
  412. LPC18XX_PIN_P(1,0),
  413. LPC18XX_PIN_P(1,1),
  414. LPC18XX_PIN_P(1,2),
  415. LPC18XX_PIN_P(1,3),
  416. LPC18XX_PIN_P(1,4),
  417. LPC18XX_PIN_P(1,5),
  418. LPC18XX_PIN_P(1,6),
  419. LPC18XX_PIN_P(1,7),
  420. LPC18XX_PIN_P(1,8),
  421. LPC18XX_PIN_P(1,9),
  422. LPC18XX_PIN_P(1,10),
  423. LPC18XX_PIN_P(1,11),
  424. LPC18XX_PIN_P(1,12),
  425. LPC18XX_PIN_P(1,13),
  426. LPC18XX_PIN_P(1,14),
  427. LPC18XX_PIN_P(1,15),
  428. LPC18XX_PIN_P(1,16),
  429. LPC18XX_PIN_P(1,17),
  430. LPC18XX_PIN_P(1,18),
  431. LPC18XX_PIN_P(1,19),
  432. LPC18XX_PIN_P(1,20),
  433. LPC18XX_PIN_P(2,0),
  434. LPC18XX_PIN_P(2,1),
  435. LPC18XX_PIN_P(2,2),
  436. LPC18XX_PIN_P(2,3),
  437. LPC18XX_PIN_P(2,4),
  438. LPC18XX_PIN_P(2,5),
  439. LPC18XX_PIN_P(2,6),
  440. LPC18XX_PIN_P(2,7),
  441. LPC18XX_PIN_P(2,8),
  442. LPC18XX_PIN_P(2,9),
  443. LPC18XX_PIN_P(2,10),
  444. LPC18XX_PIN_P(2,11),
  445. LPC18XX_PIN_P(2,12),
  446. LPC18XX_PIN_P(2,13),
  447. LPC18XX_PIN_P(3,0),
  448. LPC18XX_PIN_P(3,1),
  449. LPC18XX_PIN_P(3,2),
  450. LPC18XX_PIN_P(3,3),
  451. LPC18XX_PIN_P(3,4),
  452. LPC18XX_PIN_P(3,5),
  453. LPC18XX_PIN_P(3,6),
  454. LPC18XX_PIN_P(3,7),
  455. LPC18XX_PIN_P(3,8),
  456. LPC18XX_PIN_P(4,0),
  457. LPC18XX_PIN_P(4,1),
  458. LPC18XX_PIN_P(4,2),
  459. LPC18XX_PIN_P(4,3),
  460. LPC18XX_PIN_P(4,4),
  461. LPC18XX_PIN_P(4,5),
  462. LPC18XX_PIN_P(4,6),
  463. LPC18XX_PIN_P(4,7),
  464. LPC18XX_PIN_P(4,8),
  465. LPC18XX_PIN_P(4,9),
  466. LPC18XX_PIN_P(4,10),
  467. LPC18XX_PIN_P(5,0),
  468. LPC18XX_PIN_P(5,1),
  469. LPC18XX_PIN_P(5,2),
  470. LPC18XX_PIN_P(5,3),
  471. LPC18XX_PIN_P(5,4),
  472. LPC18XX_PIN_P(5,5),
  473. LPC18XX_PIN_P(5,6),
  474. LPC18XX_PIN_P(5,7),
  475. LPC18XX_PIN_P(6,0),
  476. LPC18XX_PIN_P(6,1),
  477. LPC18XX_PIN_P(6,2),
  478. LPC18XX_PIN_P(6,3),
  479. LPC18XX_PIN_P(6,4),
  480. LPC18XX_PIN_P(6,5),
  481. LPC18XX_PIN_P(6,6),
  482. LPC18XX_PIN_P(6,7),
  483. LPC18XX_PIN_P(6,8),
  484. LPC18XX_PIN_P(6,9),
  485. LPC18XX_PIN_P(6,10),
  486. LPC18XX_PIN_P(6,11),
  487. LPC18XX_PIN_P(6,12),
  488. LPC18XX_PIN_P(7,0),
  489. LPC18XX_PIN_P(7,1),
  490. LPC18XX_PIN_P(7,2),
  491. LPC18XX_PIN_P(7,3),
  492. LPC18XX_PIN_P(7,4),
  493. LPC18XX_PIN_P(7,5),
  494. LPC18XX_PIN_P(7,6),
  495. LPC18XX_PIN_P(7,7),
  496. LPC18XX_PIN_P(8,0),
  497. LPC18XX_PIN_P(8,1),
  498. LPC18XX_PIN_P(8,2),
  499. LPC18XX_PIN_P(8,3),
  500. LPC18XX_PIN_P(8,4),
  501. LPC18XX_PIN_P(8,5),
  502. LPC18XX_PIN_P(8,6),
  503. LPC18XX_PIN_P(8,7),
  504. LPC18XX_PIN_P(8,8),
  505. LPC18XX_PIN_P(9,0),
  506. LPC18XX_PIN_P(9,1),
  507. LPC18XX_PIN_P(9,2),
  508. LPC18XX_PIN_P(9,3),
  509. LPC18XX_PIN_P(9,4),
  510. LPC18XX_PIN_P(9,5),
  511. LPC18XX_PIN_P(9,6),
  512. LPC18XX_PIN_P(a,0),
  513. LPC18XX_PIN_P(a,1),
  514. LPC18XX_PIN_P(a,2),
  515. LPC18XX_PIN_P(a,3),
  516. LPC18XX_PIN_P(a,4),
  517. LPC18XX_PIN_P(b,0),
  518. LPC18XX_PIN_P(b,1),
  519. LPC18XX_PIN_P(b,2),
  520. LPC18XX_PIN_P(b,3),
  521. LPC18XX_PIN_P(b,4),
  522. LPC18XX_PIN_P(b,5),
  523. LPC18XX_PIN_P(b,6),
  524. LPC18XX_PIN_P(c,0),
  525. LPC18XX_PIN_P(c,1),
  526. LPC18XX_PIN_P(c,2),
  527. LPC18XX_PIN_P(c,3),
  528. LPC18XX_PIN_P(c,4),
  529. LPC18XX_PIN_P(c,5),
  530. LPC18XX_PIN_P(c,6),
  531. LPC18XX_PIN_P(c,7),
  532. LPC18XX_PIN_P(c,8),
  533. LPC18XX_PIN_P(c,9),
  534. LPC18XX_PIN_P(c,10),
  535. LPC18XX_PIN_P(c,11),
  536. LPC18XX_PIN_P(c,12),
  537. LPC18XX_PIN_P(c,13),
  538. LPC18XX_PIN_P(c,14),
  539. LPC18XX_PIN_P(d,0),
  540. LPC18XX_PIN_P(d,1),
  541. LPC18XX_PIN_P(d,2),
  542. LPC18XX_PIN_P(d,3),
  543. LPC18XX_PIN_P(d,4),
  544. LPC18XX_PIN_P(d,5),
  545. LPC18XX_PIN_P(d,6),
  546. LPC18XX_PIN_P(d,7),
  547. LPC18XX_PIN_P(d,8),
  548. LPC18XX_PIN_P(d,9),
  549. LPC18XX_PIN_P(d,10),
  550. LPC18XX_PIN_P(d,11),
  551. LPC18XX_PIN_P(d,12),
  552. LPC18XX_PIN_P(d,13),
  553. LPC18XX_PIN_P(d,14),
  554. LPC18XX_PIN_P(d,15),
  555. LPC18XX_PIN_P(d,16),
  556. LPC18XX_PIN_P(e,0),
  557. LPC18XX_PIN_P(e,1),
  558. LPC18XX_PIN_P(e,2),
  559. LPC18XX_PIN_P(e,3),
  560. LPC18XX_PIN_P(e,4),
  561. LPC18XX_PIN_P(e,5),
  562. LPC18XX_PIN_P(e,6),
  563. LPC18XX_PIN_P(e,7),
  564. LPC18XX_PIN_P(e,8),
  565. LPC18XX_PIN_P(e,9),
  566. LPC18XX_PIN_P(e,10),
  567. LPC18XX_PIN_P(e,11),
  568. LPC18XX_PIN_P(e,12),
  569. LPC18XX_PIN_P(e,13),
  570. LPC18XX_PIN_P(e,14),
  571. LPC18XX_PIN_P(e,15),
  572. LPC18XX_PIN_P(f,0),
  573. LPC18XX_PIN_P(f,1),
  574. LPC18XX_PIN_P(f,2),
  575. LPC18XX_PIN_P(f,3),
  576. LPC18XX_PIN_P(f,4),
  577. LPC18XX_PIN_P(f,5),
  578. LPC18XX_PIN_P(f,6),
  579. LPC18XX_PIN_P(f,7),
  580. LPC18XX_PIN_P(f,8),
  581. LPC18XX_PIN_P(f,9),
  582. LPC18XX_PIN_P(f,10),
  583. LPC18XX_PIN_P(f,11),
  584. LPC18XX_PIN(clk0, PIN_CLK0),
  585. LPC18XX_PIN(clk1, PIN_CLK1),
  586. LPC18XX_PIN(clk2, PIN_CLK2),
  587. LPC18XX_PIN(clk3, PIN_CLK3),
  588. LPC18XX_PIN(usb1_dm, PIN_USB1_DM),
  589. LPC18XX_PIN(usb1_dp, PIN_USB1_DP),
  590. LPC18XX_PIN(i2c0_scl, PIN_I2C0_SCL),
  591. LPC18XX_PIN(i2c0_sda, PIN_I2C0_SDA),
  592. };
  593. static int lpc18xx_pconf_get_usb1(enum pin_config_param param, int *arg, u32 reg)
  594. {
  595. /* TODO */
  596. return -ENOTSUPP;
  597. }
  598. static int lpc18xx_pconf_get_i2c0(enum pin_config_param param, int *arg, u32 reg,
  599. unsigned pin)
  600. {
  601. u8 shift;
  602. if (pin == PIN_I2C0_SCL)
  603. shift = LPC18XX_SCU_I2C0_SCL_SHIFT;
  604. else
  605. shift = LPC18XX_SCU_I2C0_SDA_SHIFT;
  606. switch (param) {
  607. case PIN_CONFIG_INPUT_ENABLE:
  608. if (reg & (LPC18XX_SCU_I2C0_EZI << shift))
  609. *arg = 1;
  610. else
  611. return -EINVAL;
  612. break;
  613. case PIN_CONFIG_SLEW_RATE:
  614. if (reg & (LPC18XX_SCU_I2C0_EHD << shift))
  615. *arg = 1;
  616. else
  617. *arg = 0;
  618. break;
  619. case PIN_CONFIG_INPUT_SCHMITT:
  620. if (reg & (LPC18XX_SCU_I2C0_EFP << shift))
  621. *arg = 3;
  622. else
  623. *arg = 50;
  624. break;
  625. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  626. if (reg & (LPC18XX_SCU_I2C0_ZIF << shift))
  627. return -EINVAL;
  628. else
  629. *arg = 1;
  630. break;
  631. default:
  632. return -ENOTSUPP;
  633. }
  634. return 0;
  635. }
  636. static int lpc18xx_pconf_get_pin(enum pin_config_param param, int *arg, u32 reg,
  637. struct lpc18xx_pin_caps *pin_cap)
  638. {
  639. switch (param) {
  640. case PIN_CONFIG_BIAS_DISABLE:
  641. if ((!(reg & LPC18XX_SCU_PIN_EPD)) && (reg & LPC18XX_SCU_PIN_EPUN))
  642. ;
  643. else
  644. return -EINVAL;
  645. break;
  646. case PIN_CONFIG_BIAS_PULL_UP:
  647. if (reg & LPC18XX_SCU_PIN_EPUN)
  648. return -EINVAL;
  649. else
  650. *arg = 1;
  651. break;
  652. case PIN_CONFIG_BIAS_PULL_DOWN:
  653. if (reg & LPC18XX_SCU_PIN_EPD)
  654. *arg = 1;
  655. else
  656. return -EINVAL;
  657. break;
  658. case PIN_CONFIG_INPUT_ENABLE:
  659. if (reg & LPC18XX_SCU_PIN_EZI)
  660. *arg = 1;
  661. else
  662. return -EINVAL;
  663. break;
  664. case PIN_CONFIG_SLEW_RATE:
  665. if (pin_cap->type == TYPE_HD)
  666. return -ENOTSUPP;
  667. if (reg & LPC18XX_SCU_PIN_EHS)
  668. *arg = 1;
  669. else
  670. *arg = 0;
  671. break;
  672. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  673. if (reg & LPC18XX_SCU_PIN_ZIF)
  674. return -EINVAL;
  675. else
  676. *arg = 1;
  677. break;
  678. case PIN_CONFIG_DRIVE_STRENGTH:
  679. if (pin_cap->type != TYPE_HD)
  680. return -ENOTSUPP;
  681. *arg = (reg & LPC18XX_SCU_PIN_EHD_MASK) >> LPC18XX_SCU_PIN_EHD_POS;
  682. switch (*arg) {
  683. case 3: *arg += 5;
  684. case 2: *arg += 5;
  685. case 1: *arg += 3;
  686. case 0: *arg += 4;
  687. }
  688. break;
  689. default:
  690. return -ENOTSUPP;
  691. }
  692. return 0;
  693. }
  694. static struct lpc18xx_pin_caps *lpc18xx_get_pin_caps(unsigned pin)
  695. {
  696. int i;
  697. for (i = 0; i < ARRAY_SIZE(lpc18xx_pins); i++) {
  698. if (lpc18xx_pins[i].number == pin)
  699. return lpc18xx_pins[i].drv_data;
  700. }
  701. return NULL;
  702. }
  703. static int lpc18xx_pconf_get(struct pinctrl_dev *pctldev, unsigned pin,
  704. unsigned long *config)
  705. {
  706. struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
  707. enum pin_config_param param = pinconf_to_config_param(*config);
  708. struct lpc18xx_pin_caps *pin_cap;
  709. int ret, arg = 0;
  710. u32 reg;
  711. pin_cap = lpc18xx_get_pin_caps(pin);
  712. if (!pin_cap)
  713. return -EINVAL;
  714. reg = readl(scu->base + pin_cap->offset);
  715. if (pin_cap->type == TYPE_I2C0)
  716. ret = lpc18xx_pconf_get_i2c0(param, &arg, reg, pin);
  717. else if (pin_cap->type == TYPE_USB1)
  718. ret = lpc18xx_pconf_get_usb1(param, &arg, reg);
  719. else
  720. ret = lpc18xx_pconf_get_pin(param, &arg, reg, pin_cap);
  721. if (ret < 0)
  722. return ret;
  723. *config = pinconf_to_config_packed(param, (u16)arg);
  724. return 0;
  725. }
  726. static int lpc18xx_pconf_set_usb1(struct pinctrl_dev *pctldev,
  727. enum pin_config_param param,
  728. u16 param_val, u32 *reg)
  729. {
  730. /* TODO */
  731. return -ENOTSUPP;
  732. }
  733. static int lpc18xx_pconf_set_i2c0(struct pinctrl_dev *pctldev,
  734. enum pin_config_param param,
  735. u16 param_val, u32 *reg,
  736. unsigned pin)
  737. {
  738. u8 shift;
  739. if (pin == PIN_I2C0_SCL)
  740. shift = LPC18XX_SCU_I2C0_SCL_SHIFT;
  741. else
  742. shift = LPC18XX_SCU_I2C0_SDA_SHIFT;
  743. switch (param) {
  744. case PIN_CONFIG_INPUT_ENABLE:
  745. if (param_val)
  746. *reg |= (LPC18XX_SCU_I2C0_EZI << shift);
  747. else
  748. *reg &= ~(LPC18XX_SCU_I2C0_EZI << shift);
  749. break;
  750. case PIN_CONFIG_SLEW_RATE:
  751. if (param_val)
  752. *reg |= (LPC18XX_SCU_I2C0_EHD << shift);
  753. else
  754. *reg &= ~(LPC18XX_SCU_I2C0_EHD << shift);
  755. break;
  756. case PIN_CONFIG_INPUT_SCHMITT:
  757. if (param_val == 3)
  758. *reg |= (LPC18XX_SCU_I2C0_EFP << shift);
  759. else if (param_val == 50)
  760. *reg &= ~(LPC18XX_SCU_I2C0_EFP << shift);
  761. else
  762. return -ENOTSUPP;
  763. break;
  764. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  765. if (param)
  766. *reg &= ~(LPC18XX_SCU_I2C0_ZIF << shift);
  767. else
  768. *reg |= (LPC18XX_SCU_I2C0_ZIF << shift);
  769. break;
  770. default:
  771. dev_err(pctldev->dev, "Property not supported\n");
  772. return -ENOTSUPP;
  773. }
  774. return 0;
  775. }
  776. static int lpc18xx_pconf_set_pin(struct pinctrl_dev *pctldev,
  777. enum pin_config_param param,
  778. u16 param_val, u32 *reg,
  779. struct lpc18xx_pin_caps *pin_cap)
  780. {
  781. switch (param) {
  782. case PIN_CONFIG_BIAS_DISABLE:
  783. *reg &= ~LPC18XX_SCU_PIN_EPD;
  784. *reg |= LPC18XX_SCU_PIN_EPUN;
  785. break;
  786. case PIN_CONFIG_BIAS_PULL_UP:
  787. *reg &= ~LPC18XX_SCU_PIN_EPUN;
  788. break;
  789. case PIN_CONFIG_BIAS_PULL_DOWN:
  790. *reg |= LPC18XX_SCU_PIN_EPD;
  791. break;
  792. case PIN_CONFIG_INPUT_ENABLE:
  793. if (param_val)
  794. *reg |= LPC18XX_SCU_PIN_EZI;
  795. else
  796. *reg &= ~LPC18XX_SCU_PIN_EZI;
  797. break;
  798. case PIN_CONFIG_SLEW_RATE:
  799. if (pin_cap->type == TYPE_HD) {
  800. dev_err(pctldev->dev, "Slew rate unsupported on high-drive pins\n");
  801. return -ENOTSUPP;
  802. }
  803. if (param_val == 0)
  804. *reg &= ~LPC18XX_SCU_PIN_EHS;
  805. else
  806. *reg |= LPC18XX_SCU_PIN_EHS;
  807. break;
  808. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  809. if (param)
  810. *reg &= ~LPC18XX_SCU_PIN_ZIF;
  811. else
  812. *reg |= LPC18XX_SCU_PIN_ZIF;
  813. break;
  814. case PIN_CONFIG_DRIVE_STRENGTH:
  815. if (pin_cap->type != TYPE_HD) {
  816. dev_err(pctldev->dev, "Drive strength available only on high-drive pins\n");
  817. return -ENOTSUPP;
  818. }
  819. *reg &= ~LPC18XX_SCU_PIN_EHD_MASK;
  820. switch (param_val) {
  821. case 20: param_val -= 5;
  822. case 14: param_val -= 5;
  823. case 8: param_val -= 3;
  824. case 4: param_val -= 4;
  825. break;
  826. default:
  827. dev_err(pctldev->dev, "Drive strength %u unsupported\n", param_val);
  828. return -ENOTSUPP;
  829. }
  830. *reg |= param_val << LPC18XX_SCU_PIN_EHD_POS;
  831. break;
  832. default:
  833. dev_err(pctldev->dev, "Property not supported\n");
  834. return -ENOTSUPP;
  835. }
  836. return 0;
  837. }
  838. static int lpc18xx_pconf_set(struct pinctrl_dev *pctldev, unsigned pin,
  839. unsigned long *configs, unsigned num_configs)
  840. {
  841. struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
  842. struct lpc18xx_pin_caps *pin_cap;
  843. enum pin_config_param param;
  844. u16 param_val;
  845. u32 reg;
  846. int ret;
  847. int i;
  848. pin_cap = lpc18xx_get_pin_caps(pin);
  849. if (!pin_cap)
  850. return -EINVAL;
  851. reg = readl(scu->base + pin_cap->offset);
  852. for (i = 0; i < num_configs; i++) {
  853. param = pinconf_to_config_param(configs[i]);
  854. param_val = pinconf_to_config_argument(configs[i]);
  855. if (pin_cap->type == TYPE_I2C0)
  856. ret = lpc18xx_pconf_set_i2c0(pctldev, param, param_val, &reg, pin);
  857. else if (pin_cap->type == TYPE_USB1)
  858. ret = lpc18xx_pconf_set_usb1(pctldev, param, param_val, &reg);
  859. else
  860. ret = lpc18xx_pconf_set_pin(pctldev, param, param_val, &reg, pin_cap);
  861. if (ret)
  862. return ret;
  863. }
  864. writel(reg, scu->base + pin_cap->offset);
  865. return 0;
  866. }
  867. static const struct pinconf_ops lpc18xx_pconf_ops = {
  868. .is_generic = true,
  869. .pin_config_get = lpc18xx_pconf_get,
  870. .pin_config_set = lpc18xx_pconf_set,
  871. };
  872. static int lpc18xx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  873. {
  874. return ARRAY_SIZE(lpc18xx_function_names);
  875. }
  876. static const char *lpc18xx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  877. unsigned function)
  878. {
  879. return lpc18xx_function_names[function];
  880. }
  881. static int lpc18xx_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  882. unsigned function,
  883. const char *const **groups,
  884. unsigned *const num_groups)
  885. {
  886. struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
  887. *groups = scu->func[function].groups;
  888. *num_groups = scu->func[function].ngroups;
  889. return 0;
  890. }
  891. static int lpc18xx_pmx_set(struct pinctrl_dev *pctldev, unsigned function,
  892. unsigned group)
  893. {
  894. struct lpc18xx_scu_data *scu = pinctrl_dev_get_drvdata(pctldev);
  895. struct lpc18xx_pin_caps *pin = lpc18xx_pins[group].drv_data;
  896. int func;
  897. u32 reg;
  898. /* Dedicated USB1 and I2C0 pins doesn't support muxing */
  899. if (pin->type == TYPE_USB1) {
  900. if (function == FUNC_USB1)
  901. return 0;
  902. goto fail;
  903. }
  904. if (pin->type == TYPE_I2C0) {
  905. if (function == FUNC_I2C0)
  906. return 0;
  907. goto fail;
  908. }
  909. if (function == FUNC_ADC && (pin->analog & LPC18XX_ANALOG_PIN)) {
  910. u32 offset;
  911. writel(LPC18XX_SCU_ANALOG_PIN_CFG, scu->base + pin->offset);
  912. if (LPC18XX_ANALOG_ADC(pin->analog) == 0)
  913. offset = LPC18XX_SCU_REG_ENAIO0;
  914. else
  915. offset = LPC18XX_SCU_REG_ENAIO1;
  916. reg = readl(scu->base + offset);
  917. reg |= pin->analog & LPC18XX_ANALOG_BIT_MASK;
  918. writel(reg, scu->base + offset);
  919. return 0;
  920. }
  921. if (function == FUNC_DAC && (pin->analog & LPC18XX_ANALOG_PIN)) {
  922. writel(LPC18XX_SCU_ANALOG_PIN_CFG, scu->base + pin->offset);
  923. reg = readl(scu->base + LPC18XX_SCU_REG_ENAIO2);
  924. reg |= LPC18XX_SCU_REG_ENAIO2_DAC;
  925. writel(reg, scu->base + LPC18XX_SCU_REG_ENAIO2);
  926. return 0;
  927. }
  928. for (func = 0; func < LPC18XX_SCU_FUNC_PER_PIN; func++) {
  929. if (function == pin->functions[func])
  930. break;
  931. }
  932. if (func >= LPC18XX_SCU_FUNC_PER_PIN)
  933. goto fail;
  934. reg = readl(scu->base + pin->offset);
  935. reg &= ~LPC18XX_SCU_PIN_MODE_MASK;
  936. writel(reg | func, scu->base + pin->offset);
  937. return 0;
  938. fail:
  939. dev_err(pctldev->dev, "Pin %s can't be %s\n", lpc18xx_pins[group].name,
  940. lpc18xx_function_names[function]);
  941. return -EINVAL;
  942. }
  943. static const struct pinmux_ops lpc18xx_pmx_ops = {
  944. .get_functions_count = lpc18xx_pmx_get_funcs_count,
  945. .get_function_name = lpc18xx_pmx_get_func_name,
  946. .get_function_groups = lpc18xx_pmx_get_func_groups,
  947. .set_mux = lpc18xx_pmx_set,
  948. };
  949. static int lpc18xx_pctl_get_groups_count(struct pinctrl_dev *pctldev)
  950. {
  951. return ARRAY_SIZE(lpc18xx_pins);
  952. }
  953. static const char *lpc18xx_pctl_get_group_name(struct pinctrl_dev *pctldev,
  954. unsigned group)
  955. {
  956. return lpc18xx_pins[group].name;
  957. }
  958. static int lpc18xx_pctl_get_group_pins(struct pinctrl_dev *pctldev,
  959. unsigned group,
  960. const unsigned **pins,
  961. unsigned *num_pins)
  962. {
  963. *pins = &lpc18xx_pins[group].number;
  964. *num_pins = 1;
  965. return 0;
  966. }
  967. static const struct pinctrl_ops lpc18xx_pctl_ops = {
  968. .get_groups_count = lpc18xx_pctl_get_groups_count,
  969. .get_group_name = lpc18xx_pctl_get_group_name,
  970. .get_group_pins = lpc18xx_pctl_get_group_pins,
  971. .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
  972. .dt_free_map = pinctrl_utils_dt_free_map,
  973. };
  974. static struct pinctrl_desc lpc18xx_scu_desc = {
  975. .name = "lpc18xx/43xx-scu",
  976. .pins = lpc18xx_pins,
  977. .npins = ARRAY_SIZE(lpc18xx_pins),
  978. .pctlops = &lpc18xx_pctl_ops,
  979. .pmxops = &lpc18xx_pmx_ops,
  980. .confops = &lpc18xx_pconf_ops,
  981. .owner = THIS_MODULE,
  982. };
  983. static bool lpc18xx_valid_pin_function(unsigned pin, unsigned function)
  984. {
  985. struct lpc18xx_pin_caps *p = lpc18xx_pins[pin].drv_data;
  986. int i;
  987. if (function == FUNC_DAC && p->analog == DAC)
  988. return true;
  989. if (function == FUNC_ADC && p->analog)
  990. return true;
  991. if (function == FUNC_I2C0 && p->type == TYPE_I2C0)
  992. return true;
  993. if (function == FUNC_USB1 && p->type == TYPE_USB1)
  994. return true;
  995. for (i = 0; i < LPC18XX_SCU_FUNC_PER_PIN; i++) {
  996. if (function == p->functions[i])
  997. return true;
  998. }
  999. return false;
  1000. }
  1001. static int lpc18xx_create_group_func_map(struct device *dev,
  1002. struct lpc18xx_scu_data *scu)
  1003. {
  1004. u16 pins[ARRAY_SIZE(lpc18xx_pins)];
  1005. int func, ngroups, i;
  1006. for (func = 0; func < FUNC_MAX; ngroups = 0, func++) {
  1007. for (i = 0; i < ARRAY_SIZE(lpc18xx_pins); i++) {
  1008. if (lpc18xx_valid_pin_function(i, func))
  1009. pins[ngroups++] = i;
  1010. }
  1011. scu->func[func].ngroups = ngroups;
  1012. scu->func[func].groups = devm_kzalloc(dev, ngroups *
  1013. sizeof(char *), GFP_KERNEL);
  1014. if (!scu->func[func].groups)
  1015. return -ENOMEM;
  1016. for (i = 0; i < ngroups; i++)
  1017. scu->func[func].groups[i] = lpc18xx_pins[pins[i]].name;
  1018. }
  1019. return 0;
  1020. }
  1021. static int lpc18xx_scu_probe(struct platform_device *pdev)
  1022. {
  1023. struct lpc18xx_scu_data *scu;
  1024. struct resource *res;
  1025. int ret;
  1026. scu = devm_kzalloc(&pdev->dev, sizeof(*scu), GFP_KERNEL);
  1027. if (!scu)
  1028. return -ENOMEM;
  1029. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1030. scu->base = devm_ioremap_resource(&pdev->dev, res);
  1031. if (IS_ERR(scu->base))
  1032. return PTR_ERR(scu->base);
  1033. scu->clk = devm_clk_get(&pdev->dev, NULL);
  1034. if (IS_ERR(scu->clk)) {
  1035. dev_err(&pdev->dev, "Input clock not found.\n");
  1036. return PTR_ERR(scu->clk);
  1037. }
  1038. ret = lpc18xx_create_group_func_map(&pdev->dev, scu);
  1039. if (ret) {
  1040. dev_err(&pdev->dev, "Unable to create group func map.\n");
  1041. return ret;
  1042. }
  1043. ret = clk_prepare_enable(scu->clk);
  1044. if (ret) {
  1045. dev_err(&pdev->dev, "Unable to enable clock.\n");
  1046. return ret;
  1047. }
  1048. platform_set_drvdata(pdev, scu);
  1049. scu->pctl = pinctrl_register(&lpc18xx_scu_desc, &pdev->dev, scu);
  1050. if (IS_ERR(scu->pctl)) {
  1051. dev_err(&pdev->dev, "Could not register pinctrl driver\n");
  1052. clk_disable_unprepare(scu->clk);
  1053. return PTR_ERR(scu->pctl);
  1054. }
  1055. return 0;
  1056. }
  1057. static int lpc18xx_scu_remove(struct platform_device *pdev)
  1058. {
  1059. struct lpc18xx_scu_data *scu = platform_get_drvdata(pdev);
  1060. pinctrl_unregister(scu->pctl);
  1061. clk_disable_unprepare(scu->clk);
  1062. return 0;
  1063. }
  1064. static const struct of_device_id lpc18xx_scu_match[] = {
  1065. { .compatible = "nxp,lpc1850-scu" },
  1066. {},
  1067. };
  1068. MODULE_DEVICE_TABLE(of, lpc18xx_scu_match);
  1069. static struct platform_driver lpc18xx_scu_driver = {
  1070. .probe = lpc18xx_scu_probe,
  1071. .remove = lpc18xx_scu_remove,
  1072. .driver = {
  1073. .name = "lpc18xx-scu",
  1074. .of_match_table = lpc18xx_scu_match,
  1075. },
  1076. };
  1077. module_platform_driver(lpc18xx_scu_driver);
  1078. MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
  1079. MODULE_DESCRIPTION("Pinctrl driver for NXP LPC18xx/43xx SCU");
  1080. MODULE_LICENSE("GPL v2");