ar9002_phy.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /**
  17. * DOC: Programming Atheros 802.11n analog front end radios
  18. *
  19. * AR5416 MAC based PCI devices and AR518 MAC based PCI-Express
  20. * devices have either an external AR2133 analog front end radio for single
  21. * band 2.4 GHz communication or an AR5133 analog front end radio for dual
  22. * band 2.4 GHz / 5 GHz communication.
  23. *
  24. * All devices after the AR5416 and AR5418 family starting with the AR9280
  25. * have their analog front radios, MAC/BB and host PCIe/USB interface embedded
  26. * into a single-chip and require less programming.
  27. *
  28. * The following single-chips exist with a respective embedded radio:
  29. *
  30. * AR9280 - 11n dual-band 2x2 MIMO for PCIe
  31. * AR9281 - 11n single-band 1x2 MIMO for PCIe
  32. * AR9285 - 11n single-band 1x1 for PCIe
  33. * AR9287 - 11n single-band 2x2 MIMO for PCIe
  34. *
  35. * AR9220 - 11n dual-band 2x2 MIMO for PCI
  36. * AR9223 - 11n single-band 2x2 MIMO for PCI
  37. *
  38. * AR9287 - 11n single-band 1x1 MIMO for USB
  39. */
  40. #include "hw.h"
  41. #include "ar9002_phy.h"
  42. /**
  43. * ar9002_hw_set_channel - set channel on single-chip device
  44. * @ah: atheros hardware structure
  45. * @chan:
  46. *
  47. * This is the function to change channel on single-chip devices, that is
  48. * all devices after ar9280.
  49. *
  50. * This function takes the channel value in MHz and sets
  51. * hardware channel value. Assumes writes have been enabled to analog bus.
  52. *
  53. * Actual Expression,
  54. *
  55. * For 2GHz channel,
  56. * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  57. * (freq_ref = 40MHz)
  58. *
  59. * For 5GHz channel,
  60. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
  61. * (freq_ref = 40MHz/(24>>amodeRefSel))
  62. */
  63. static int ar9002_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  64. {
  65. u16 bMode, fracMode, aModeRefSel = 0;
  66. u32 freq, ndiv, channelSel = 0, channelFrac = 0, reg32 = 0;
  67. struct chan_centers centers;
  68. u32 refDivA = 24;
  69. ath9k_hw_get_channel_centers(ah, chan, &centers);
  70. freq = centers.synth_center;
  71. reg32 = REG_READ(ah, AR_PHY_SYNTH_CONTROL);
  72. reg32 &= 0xc0000000;
  73. if (freq < 4800) { /* 2 GHz, fractional mode */
  74. u32 txctl;
  75. int regWrites = 0;
  76. bMode = 1;
  77. fracMode = 1;
  78. aModeRefSel = 0;
  79. channelSel = CHANSEL_2G(freq);
  80. if (AR_SREV_9287_11_OR_LATER(ah)) {
  81. if (freq == 2484) {
  82. /* Enable channel spreading for channel 14 */
  83. REG_WRITE_ARRAY(&ah->iniCckfirJapan2484,
  84. 1, regWrites);
  85. } else {
  86. REG_WRITE_ARRAY(&ah->iniCckfirNormal,
  87. 1, regWrites);
  88. }
  89. } else {
  90. txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
  91. if (freq == 2484) {
  92. /* Enable channel spreading for channel 14 */
  93. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  94. txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
  95. } else {
  96. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  97. txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
  98. }
  99. }
  100. } else {
  101. bMode = 0;
  102. fracMode = 0;
  103. switch (ah->eep_ops->get_eeprom(ah, EEP_FRAC_N_5G)) {
  104. case 0:
  105. if (IS_CHAN_HALF_RATE(chan) || IS_CHAN_QUARTER_RATE(chan))
  106. aModeRefSel = 0;
  107. else if ((freq % 20) == 0)
  108. aModeRefSel = 3;
  109. else if ((freq % 10) == 0)
  110. aModeRefSel = 2;
  111. if (aModeRefSel)
  112. break;
  113. case 1:
  114. default:
  115. aModeRefSel = 0;
  116. /*
  117. * Enable 2G (fractional) mode for channels
  118. * which are 5MHz spaced.
  119. */
  120. fracMode = 1;
  121. refDivA = 1;
  122. channelSel = CHANSEL_5G(freq);
  123. /* RefDivA setting */
  124. ath9k_hw_analog_shift_rmw(ah, AR_AN_SYNTH9,
  125. AR_AN_SYNTH9_REFDIVA,
  126. AR_AN_SYNTH9_REFDIVA_S, refDivA);
  127. }
  128. if (!fracMode) {
  129. ndiv = (freq * (refDivA >> aModeRefSel)) / 60;
  130. channelSel = ndiv & 0x1ff;
  131. channelFrac = (ndiv & 0xfffffe00) * 2;
  132. channelSel = (channelSel << 17) | channelFrac;
  133. }
  134. }
  135. reg32 = reg32 |
  136. (bMode << 29) |
  137. (fracMode << 28) | (aModeRefSel << 26) | (channelSel);
  138. REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
  139. ah->curchan = chan;
  140. return 0;
  141. }
  142. /**
  143. * ar9002_hw_spur_mitigate - convert baseband spur frequency
  144. * @ah: atheros hardware structure
  145. * @chan:
  146. *
  147. * For single-chip solutions. Converts to baseband spur frequency given the
  148. * input channel frequency and compute register settings below.
  149. */
  150. static void ar9002_hw_spur_mitigate(struct ath_hw *ah,
  151. struct ath9k_channel *chan)
  152. {
  153. int bb_spur = AR_NO_SPUR;
  154. int freq;
  155. int bin;
  156. int bb_spur_off, spur_subchannel_sd;
  157. int spur_freq_sd;
  158. int spur_delta_phase;
  159. int denominator;
  160. int tmp, newVal;
  161. int i;
  162. struct chan_centers centers;
  163. int8_t mask_m[123];
  164. int8_t mask_p[123];
  165. int cur_bb_spur;
  166. bool is2GHz = IS_CHAN_2GHZ(chan);
  167. memset(&mask_m, 0, sizeof(int8_t) * 123);
  168. memset(&mask_p, 0, sizeof(int8_t) * 123);
  169. ath9k_hw_get_channel_centers(ah, chan, &centers);
  170. freq = centers.synth_center;
  171. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  172. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  173. if (AR_NO_SPUR == cur_bb_spur)
  174. break;
  175. if (is2GHz)
  176. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
  177. else
  178. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
  179. cur_bb_spur = cur_bb_spur - freq;
  180. if (IS_CHAN_HT40(chan)) {
  181. if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
  182. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
  183. bb_spur = cur_bb_spur;
  184. break;
  185. }
  186. } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
  187. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
  188. bb_spur = cur_bb_spur;
  189. break;
  190. }
  191. }
  192. if (AR_NO_SPUR == bb_spur) {
  193. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  194. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  195. return;
  196. } else {
  197. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  198. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  199. }
  200. bin = bb_spur * 320;
  201. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  202. ENABLE_REGWRITE_BUFFER(ah);
  203. newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  204. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  205. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  206. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  207. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
  208. newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  209. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  210. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  211. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  212. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  213. REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
  214. if (IS_CHAN_HT40(chan)) {
  215. if (bb_spur < 0) {
  216. spur_subchannel_sd = 1;
  217. bb_spur_off = bb_spur + 10;
  218. } else {
  219. spur_subchannel_sd = 0;
  220. bb_spur_off = bb_spur - 10;
  221. }
  222. } else {
  223. spur_subchannel_sd = 0;
  224. bb_spur_off = bb_spur;
  225. }
  226. if (IS_CHAN_HT40(chan))
  227. spur_delta_phase =
  228. ((bb_spur * 262144) /
  229. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  230. else
  231. spur_delta_phase =
  232. ((bb_spur * 524288) /
  233. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  234. denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
  235. spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
  236. newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  237. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  238. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  239. REG_WRITE(ah, AR_PHY_TIMING11, newVal);
  240. newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
  241. REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
  242. ar5008_hw_cmn_spur_mitigate(ah, chan, bin);
  243. REGWRITE_BUFFER_FLUSH(ah);
  244. }
  245. static void ar9002_olc_init(struct ath_hw *ah)
  246. {
  247. u32 i;
  248. if (!OLC_FOR_AR9280_20_LATER)
  249. return;
  250. if (OLC_FOR_AR9287_10_LATER) {
  251. REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
  252. AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
  253. ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
  254. AR9287_AN_TXPC0_TXPCMODE,
  255. AR9287_AN_TXPC0_TXPCMODE_S,
  256. AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
  257. udelay(100);
  258. } else {
  259. for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
  260. ah->originalGain[i] =
  261. MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
  262. AR_PHY_TX_GAIN);
  263. ah->PDADCdelta = 0;
  264. }
  265. }
  266. static u32 ar9002_hw_compute_pll_control(struct ath_hw *ah,
  267. struct ath9k_channel *chan)
  268. {
  269. int ref_div = 5;
  270. int pll_div = 0x2c;
  271. u32 pll;
  272. if (chan && IS_CHAN_5GHZ(chan) && !IS_CHAN_A_FAST_CLOCK(ah, chan)) {
  273. if (AR_SREV_9280_20(ah)) {
  274. ref_div = 10;
  275. pll_div = 0x50;
  276. } else {
  277. pll_div = 0x28;
  278. }
  279. }
  280. pll = SM(ref_div, AR_RTC_9160_PLL_REFDIV);
  281. pll |= SM(pll_div, AR_RTC_9160_PLL_DIV);
  282. if (chan && IS_CHAN_HALF_RATE(chan))
  283. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  284. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  285. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  286. return pll;
  287. }
  288. static void ar9002_hw_do_getnf(struct ath_hw *ah,
  289. int16_t nfarray[NUM_NF_READINGS])
  290. {
  291. int16_t nf;
  292. nf = MS(REG_READ(ah, AR_PHY_CCA), AR9280_PHY_MINCCA_PWR);
  293. nfarray[0] = sign_extend32(nf, 8);
  294. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR9280_PHY_EXT_MINCCA_PWR);
  295. if (IS_CHAN_HT40(ah->curchan))
  296. nfarray[3] = sign_extend32(nf, 8);
  297. if (!(ah->rxchainmask & BIT(1)))
  298. return;
  299. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR9280_PHY_CH1_MINCCA_PWR);
  300. nfarray[1] = sign_extend32(nf, 8);
  301. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR9280_PHY_CH1_EXT_MINCCA_PWR);
  302. if (IS_CHAN_HT40(ah->curchan))
  303. nfarray[4] = sign_extend32(nf, 8);
  304. }
  305. static void ar9002_hw_set_nf_limits(struct ath_hw *ah)
  306. {
  307. if (AR_SREV_9285(ah)) {
  308. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9285_2GHZ;
  309. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9285_2GHZ;
  310. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9285_2GHZ;
  311. } else if (AR_SREV_9287(ah)) {
  312. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9287_2GHZ;
  313. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9287_2GHZ;
  314. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9287_2GHZ;
  315. } else if (AR_SREV_9271(ah)) {
  316. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9271_2GHZ;
  317. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9271_2GHZ;
  318. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9271_2GHZ;
  319. } else {
  320. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9280_2GHZ;
  321. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9280_2GHZ;
  322. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9280_2GHZ;
  323. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9280_5GHZ;
  324. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9280_5GHZ;
  325. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9280_5GHZ;
  326. }
  327. }
  328. static void ar9002_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  329. struct ath_hw_antcomb_conf *antconf)
  330. {
  331. u32 regval;
  332. regval = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  333. antconf->main_lna_conf = (regval & AR_PHY_9285_ANT_DIV_MAIN_LNACONF) >>
  334. AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S;
  335. antconf->alt_lna_conf = (regval & AR_PHY_9285_ANT_DIV_ALT_LNACONF) >>
  336. AR_PHY_9285_ANT_DIV_ALT_LNACONF_S;
  337. antconf->fast_div_bias = (regval & AR_PHY_9285_FAST_DIV_BIAS) >>
  338. AR_PHY_9285_FAST_DIV_BIAS_S;
  339. antconf->lna1_lna2_switch_delta = -1;
  340. antconf->lna1_lna2_delta = -3;
  341. antconf->div_group = 0;
  342. }
  343. static void ar9002_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  344. struct ath_hw_antcomb_conf *antconf)
  345. {
  346. u32 regval;
  347. regval = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  348. regval &= ~(AR_PHY_9285_ANT_DIV_MAIN_LNACONF |
  349. AR_PHY_9285_ANT_DIV_ALT_LNACONF |
  350. AR_PHY_9285_FAST_DIV_BIAS);
  351. regval |= ((antconf->main_lna_conf << AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S)
  352. & AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  353. regval |= ((antconf->alt_lna_conf << AR_PHY_9285_ANT_DIV_ALT_LNACONF_S)
  354. & AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  355. regval |= ((antconf->fast_div_bias << AR_PHY_9285_FAST_DIV_BIAS_S)
  356. & AR_PHY_9285_FAST_DIV_BIAS);
  357. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regval);
  358. }
  359. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  360. static void ar9002_hw_set_bt_ant_diversity(struct ath_hw *ah, bool enable)
  361. {
  362. struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
  363. u8 antdiv_ctrl1, antdiv_ctrl2;
  364. u32 regval;
  365. if (enable) {
  366. antdiv_ctrl1 = ATH_BT_COEX_ANTDIV_CONTROL1_ENABLE;
  367. antdiv_ctrl2 = ATH_BT_COEX_ANTDIV_CONTROL2_ENABLE;
  368. /*
  369. * Don't disable BT ant to allow BB to control SWCOM.
  370. */
  371. btcoex->bt_coex_mode2 &= (~(AR_BT_DISABLE_BT_ANT));
  372. REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex->bt_coex_mode2);
  373. REG_WRITE(ah, AR_PHY_SWITCH_COM, ATH_BT_COEX_ANT_DIV_SWITCH_COM);
  374. REG_RMW(ah, AR_PHY_SWITCH_CHAIN_0, 0, 0xf0000000);
  375. } else {
  376. /*
  377. * Disable antenna diversity, use LNA1 only.
  378. */
  379. antdiv_ctrl1 = ATH_BT_COEX_ANTDIV_CONTROL1_FIXED_A;
  380. antdiv_ctrl2 = ATH_BT_COEX_ANTDIV_CONTROL2_FIXED_A;
  381. /*
  382. * Disable BT Ant. to allow concurrent BT and WLAN receive.
  383. */
  384. btcoex->bt_coex_mode2 |= AR_BT_DISABLE_BT_ANT;
  385. REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex->bt_coex_mode2);
  386. /*
  387. * Program SWCOM table to make sure RF switch always parks
  388. * at BT side.
  389. */
  390. REG_WRITE(ah, AR_PHY_SWITCH_COM, 0);
  391. REG_RMW(ah, AR_PHY_SWITCH_CHAIN_0, 0, 0xf0000000);
  392. }
  393. regval = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  394. regval &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
  395. /*
  396. * Clear ant_fast_div_bias [14:9] since for WB195,
  397. * the main LNA is always LNA1.
  398. */
  399. regval &= (~(AR_PHY_9285_FAST_DIV_BIAS));
  400. regval |= SM(antdiv_ctrl1, AR_PHY_9285_ANT_DIV_CTL);
  401. regval |= SM(antdiv_ctrl2, AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  402. regval |= SM((antdiv_ctrl2 >> 2), AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  403. regval |= SM((antdiv_ctrl1 >> 1), AR_PHY_9285_ANT_DIV_ALT_GAINTB);
  404. regval |= SM((antdiv_ctrl1 >> 2), AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
  405. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regval);
  406. regval = REG_READ(ah, AR_PHY_CCK_DETECT);
  407. regval &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  408. regval |= SM((antdiv_ctrl1 >> 3), AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  409. REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
  410. }
  411. #endif
  412. static void ar9002_hw_spectral_scan_config(struct ath_hw *ah,
  413. struct ath_spec_scan *param)
  414. {
  415. u8 count;
  416. if (!param->enabled) {
  417. REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  418. AR_PHY_SPECTRAL_SCAN_ENABLE);
  419. return;
  420. }
  421. REG_SET_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_FFT_ENA);
  422. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENABLE);
  423. if (param->short_repeat)
  424. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  425. AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
  426. else
  427. REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  428. AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
  429. /* on AR92xx, the highest bit of count will make the the chip send
  430. * spectral samples endlessly. Check if this really was intended,
  431. * and fix otherwise.
  432. */
  433. count = param->count;
  434. if (param->endless) {
  435. if (AR_SREV_9271(ah))
  436. count = 0;
  437. else
  438. count = 0x80;
  439. } else if (count & 0x80)
  440. count = 0x7f;
  441. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  442. AR_PHY_SPECTRAL_SCAN_COUNT, count);
  443. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  444. AR_PHY_SPECTRAL_SCAN_PERIOD, param->period);
  445. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  446. AR_PHY_SPECTRAL_SCAN_FFT_PERIOD, param->fft_period);
  447. return;
  448. }
  449. static void ar9002_hw_spectral_scan_trigger(struct ath_hw *ah)
  450. {
  451. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENABLE);
  452. /* Activate spectral scan */
  453. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  454. AR_PHY_SPECTRAL_SCAN_ACTIVE);
  455. }
  456. static void ar9002_hw_spectral_scan_wait(struct ath_hw *ah)
  457. {
  458. struct ath_common *common = ath9k_hw_common(ah);
  459. /* Poll for spectral scan complete */
  460. if (!ath9k_hw_wait(ah, AR_PHY_SPECTRAL_SCAN,
  461. AR_PHY_SPECTRAL_SCAN_ACTIVE,
  462. 0, AH_WAIT_TIMEOUT)) {
  463. ath_err(common, "spectral scan wait failed\n");
  464. return;
  465. }
  466. }
  467. static void ar9002_hw_tx99_start(struct ath_hw *ah, u32 qnum)
  468. {
  469. REG_SET_BIT(ah, 0x9864, 0x7f000);
  470. REG_SET_BIT(ah, 0x9924, 0x7f00fe);
  471. REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);
  472. REG_WRITE(ah, AR_CR, AR_CR_RXD);
  473. REG_WRITE(ah, AR_DLCL_IFS(qnum), 0);
  474. REG_WRITE(ah, AR_D_GBL_IFS_SIFS, 20);
  475. REG_WRITE(ah, AR_D_GBL_IFS_EIFS, 20);
  476. REG_WRITE(ah, AR_D_FPCTL, 0x10|qnum);
  477. REG_WRITE(ah, AR_TIME_OUT, 0x00000400);
  478. REG_WRITE(ah, AR_DRETRY_LIMIT(qnum), 0xffffffff);
  479. REG_SET_BIT(ah, AR_QMISC(qnum), AR_Q_MISC_DCU_EARLY_TERM_REQ);
  480. }
  481. static void ar9002_hw_tx99_stop(struct ath_hw *ah)
  482. {
  483. REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);
  484. }
  485. void ar9002_hw_attach_phy_ops(struct ath_hw *ah)
  486. {
  487. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  488. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  489. priv_ops->set_rf_regs = NULL;
  490. priv_ops->rf_set_freq = ar9002_hw_set_channel;
  491. priv_ops->spur_mitigate_freq = ar9002_hw_spur_mitigate;
  492. priv_ops->olc_init = ar9002_olc_init;
  493. priv_ops->compute_pll_control = ar9002_hw_compute_pll_control;
  494. priv_ops->do_getnf = ar9002_hw_do_getnf;
  495. ops->antdiv_comb_conf_get = ar9002_hw_antdiv_comb_conf_get;
  496. ops->antdiv_comb_conf_set = ar9002_hw_antdiv_comb_conf_set;
  497. ops->spectral_scan_config = ar9002_hw_spectral_scan_config;
  498. ops->spectral_scan_trigger = ar9002_hw_spectral_scan_trigger;
  499. ops->spectral_scan_wait = ar9002_hw_spectral_scan_wait;
  500. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  501. ops->set_bt_ant_diversity = ar9002_hw_set_bt_ant_diversity;
  502. #endif
  503. ops->tx99_start = ar9002_hw_tx99_start;
  504. ops->tx99_stop = ar9002_hw_tx99_stop;
  505. ar9002_hw_set_nf_limits(ah);
  506. }