ar5008_phy.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "hw-ops.h"
  18. #include "../regd.h"
  19. #include "ar9002_phy.h"
  20. #include "ar5008_initvals.h"
  21. /* All code below is for AR5008, AR9001, AR9002 */
  22. #define AR5008_OFDM_RATES 8
  23. #define AR5008_HT_SS_RATES 8
  24. #define AR5008_HT_DS_RATES 8
  25. #define AR5008_HT20_SHIFT 16
  26. #define AR5008_HT40_SHIFT 24
  27. #define AR5008_11NA_OFDM_SHIFT 0
  28. #define AR5008_11NA_HT_SS_SHIFT 8
  29. #define AR5008_11NA_HT_DS_SHIFT 16
  30. #define AR5008_11NG_OFDM_SHIFT 4
  31. #define AR5008_11NG_HT_SS_SHIFT 12
  32. #define AR5008_11NG_HT_DS_SHIFT 20
  33. static const int firstep_table[] =
  34. /* level: 0 1 2 3 4 5 6 7 8 */
  35. { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
  36. /*
  37. * register values to turn OFDM weak signal detection OFF
  38. */
  39. static const int m1ThreshLow_off = 127;
  40. static const int m2ThreshLow_off = 127;
  41. static const int m1Thresh_off = 127;
  42. static const int m2Thresh_off = 127;
  43. static const int m2CountThr_off = 31;
  44. static const int m2CountThrLow_off = 63;
  45. static const int m1ThreshLowExt_off = 127;
  46. static const int m2ThreshLowExt_off = 127;
  47. static const int m1ThreshExt_off = 127;
  48. static const int m2ThreshExt_off = 127;
  49. static const struct ar5416IniArray bank0 = STATIC_INI_ARRAY(ar5416Bank0);
  50. static const struct ar5416IniArray bank1 = STATIC_INI_ARRAY(ar5416Bank1);
  51. static const struct ar5416IniArray bank2 = STATIC_INI_ARRAY(ar5416Bank2);
  52. static const struct ar5416IniArray bank3 = STATIC_INI_ARRAY(ar5416Bank3);
  53. static const struct ar5416IniArray bank7 = STATIC_INI_ARRAY(ar5416Bank7);
  54. static void ar5008_write_bank6(struct ath_hw *ah, unsigned int *writecnt)
  55. {
  56. struct ar5416IniArray *array = &ah->iniBank6;
  57. u32 *data = ah->analogBank6Data;
  58. int r;
  59. ENABLE_REGWRITE_BUFFER(ah);
  60. for (r = 0; r < array->ia_rows; r++) {
  61. REG_WRITE(ah, INI_RA(array, r, 0), data[r]);
  62. DO_DELAY(*writecnt);
  63. }
  64. REGWRITE_BUFFER_FLUSH(ah);
  65. }
  66. /**
  67. * ar5008_hw_phy_modify_rx_buffer() - perform analog swizzling of parameters
  68. * @rfbuf:
  69. * @reg32:
  70. * @numBits:
  71. * @firstBit:
  72. * @column:
  73. *
  74. * Performs analog "swizzling" of parameters into their location.
  75. * Used on external AR2133/AR5133 radios.
  76. */
  77. static void ar5008_hw_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
  78. u32 numBits, u32 firstBit,
  79. u32 column)
  80. {
  81. u32 tmp32, mask, arrayEntry, lastBit;
  82. int32_t bitPosition, bitsLeft;
  83. tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
  84. arrayEntry = (firstBit - 1) / 8;
  85. bitPosition = (firstBit - 1) % 8;
  86. bitsLeft = numBits;
  87. while (bitsLeft > 0) {
  88. lastBit = (bitPosition + bitsLeft > 8) ?
  89. 8 : bitPosition + bitsLeft;
  90. mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
  91. (column * 8);
  92. rfBuf[arrayEntry] &= ~mask;
  93. rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
  94. (column * 8)) & mask;
  95. bitsLeft -= 8 - bitPosition;
  96. tmp32 = tmp32 >> (8 - bitPosition);
  97. bitPosition = 0;
  98. arrayEntry++;
  99. }
  100. }
  101. /*
  102. * Fix on 2.4 GHz band for orientation sensitivity issue by increasing
  103. * rf_pwd_icsyndiv.
  104. *
  105. * Theoretical Rules:
  106. * if 2 GHz band
  107. * if forceBiasAuto
  108. * if synth_freq < 2412
  109. * bias = 0
  110. * else if 2412 <= synth_freq <= 2422
  111. * bias = 1
  112. * else // synth_freq > 2422
  113. * bias = 2
  114. * else if forceBias > 0
  115. * bias = forceBias & 7
  116. * else
  117. * no change, use value from ini file
  118. * else
  119. * no change, invalid band
  120. *
  121. * 1st Mod:
  122. * 2422 also uses value of 2
  123. * <approved>
  124. *
  125. * 2nd Mod:
  126. * Less than 2412 uses value of 0, 2412 and above uses value of 2
  127. */
  128. static void ar5008_hw_force_bias(struct ath_hw *ah, u16 synth_freq)
  129. {
  130. struct ath_common *common = ath9k_hw_common(ah);
  131. u32 tmp_reg;
  132. int reg_writes = 0;
  133. u32 new_bias = 0;
  134. if (!AR_SREV_5416(ah) || synth_freq >= 3000)
  135. return;
  136. BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
  137. if (synth_freq < 2412)
  138. new_bias = 0;
  139. else if (synth_freq < 2422)
  140. new_bias = 1;
  141. else
  142. new_bias = 2;
  143. /* pre-reverse this field */
  144. tmp_reg = ath9k_hw_reverse_bits(new_bias, 3);
  145. ath_dbg(common, CONFIG, "Force rf_pwd_icsyndiv to %1d on %4d\n",
  146. new_bias, synth_freq);
  147. /* swizzle rf_pwd_icsyndiv */
  148. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data, tmp_reg, 3, 181, 3);
  149. /* write Bank 6 with new params */
  150. ar5008_write_bank6(ah, &reg_writes);
  151. }
  152. /**
  153. * ar5008_hw_set_channel - tune to a channel on the external AR2133/AR5133 radios
  154. * @ah: atheros hardware structure
  155. * @chan:
  156. *
  157. * For the external AR2133/AR5133 radios, takes the MHz channel value and set
  158. * the channel value. Assumes writes enabled to analog bus and bank6 register
  159. * cache in ah->analogBank6Data.
  160. */
  161. static int ar5008_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  162. {
  163. struct ath_common *common = ath9k_hw_common(ah);
  164. u32 channelSel = 0;
  165. u32 bModeSynth = 0;
  166. u32 aModeRefSel = 0;
  167. u32 reg32 = 0;
  168. u16 freq;
  169. struct chan_centers centers;
  170. ath9k_hw_get_channel_centers(ah, chan, &centers);
  171. freq = centers.synth_center;
  172. if (freq < 4800) {
  173. u32 txctl;
  174. if (((freq - 2192) % 5) == 0) {
  175. channelSel = ((freq - 672) * 2 - 3040) / 10;
  176. bModeSynth = 0;
  177. } else if (((freq - 2224) % 5) == 0) {
  178. channelSel = ((freq - 704) * 2 - 3040) / 10;
  179. bModeSynth = 1;
  180. } else {
  181. ath_err(common, "Invalid channel %u MHz\n", freq);
  182. return -EINVAL;
  183. }
  184. channelSel = (channelSel << 2) & 0xff;
  185. channelSel = ath9k_hw_reverse_bits(channelSel, 8);
  186. txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
  187. if (freq == 2484) {
  188. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  189. txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
  190. } else {
  191. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  192. txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
  193. }
  194. } else if ((freq % 20) == 0 && freq >= 5120) {
  195. channelSel =
  196. ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
  197. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  198. } else if ((freq % 10) == 0) {
  199. channelSel =
  200. ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
  201. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
  202. aModeRefSel = ath9k_hw_reverse_bits(2, 2);
  203. else
  204. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  205. } else if ((freq % 5) == 0) {
  206. channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
  207. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  208. } else {
  209. ath_err(common, "Invalid channel %u MHz\n", freq);
  210. return -EINVAL;
  211. }
  212. ar5008_hw_force_bias(ah, freq);
  213. reg32 =
  214. (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
  215. (1 << 5) | 0x1;
  216. REG_WRITE(ah, AR_PHY(0x37), reg32);
  217. ah->curchan = chan;
  218. return 0;
  219. }
  220. void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
  221. struct ath9k_channel *chan, int bin)
  222. {
  223. int cur_bin;
  224. int upper, lower, cur_vit_mask;
  225. int i;
  226. int8_t mask_m[123];
  227. int8_t mask_p[123];
  228. int8_t mask_amt;
  229. int tmp_mask;
  230. static const int pilot_mask_reg[4] = {
  231. AR_PHY_TIMING7, AR_PHY_TIMING8,
  232. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  233. };
  234. static const int chan_mask_reg[4] = {
  235. AR_PHY_TIMING9, AR_PHY_TIMING10,
  236. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  237. };
  238. static const int inc[4] = { 0, 100, 0, 0 };
  239. cur_bin = -6000;
  240. upper = bin + 100;
  241. lower = bin - 100;
  242. for (i = 0; i < 4; i++) {
  243. int pilot_mask = 0;
  244. int chan_mask = 0;
  245. int bp = 0;
  246. for (bp = 0; bp < 30; bp++) {
  247. if ((cur_bin > lower) && (cur_bin < upper)) {
  248. pilot_mask = pilot_mask | 0x1 << bp;
  249. chan_mask = chan_mask | 0x1 << bp;
  250. }
  251. cur_bin += 100;
  252. }
  253. cur_bin += inc[i];
  254. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  255. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  256. }
  257. cur_vit_mask = 6100;
  258. upper = bin + 120;
  259. lower = bin - 120;
  260. for (i = 0; i < 123; i++) {
  261. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  262. /* workaround for gcc bug #37014 */
  263. volatile int tmp_v = abs(cur_vit_mask - bin);
  264. if (tmp_v < 75)
  265. mask_amt = 1;
  266. else
  267. mask_amt = 0;
  268. if (cur_vit_mask < 0)
  269. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  270. else
  271. mask_p[cur_vit_mask / 100] = mask_amt;
  272. }
  273. cur_vit_mask -= 100;
  274. }
  275. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  276. | (mask_m[48] << 26) | (mask_m[49] << 24)
  277. | (mask_m[50] << 22) | (mask_m[51] << 20)
  278. | (mask_m[52] << 18) | (mask_m[53] << 16)
  279. | (mask_m[54] << 14) | (mask_m[55] << 12)
  280. | (mask_m[56] << 10) | (mask_m[57] << 8)
  281. | (mask_m[58] << 6) | (mask_m[59] << 4)
  282. | (mask_m[60] << 2) | (mask_m[61] << 0);
  283. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  284. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  285. tmp_mask = (mask_m[31] << 28)
  286. | (mask_m[32] << 26) | (mask_m[33] << 24)
  287. | (mask_m[34] << 22) | (mask_m[35] << 20)
  288. | (mask_m[36] << 18) | (mask_m[37] << 16)
  289. | (mask_m[48] << 14) | (mask_m[39] << 12)
  290. | (mask_m[40] << 10) | (mask_m[41] << 8)
  291. | (mask_m[42] << 6) | (mask_m[43] << 4)
  292. | (mask_m[44] << 2) | (mask_m[45] << 0);
  293. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  294. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  295. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  296. | (mask_m[18] << 26) | (mask_m[18] << 24)
  297. | (mask_m[20] << 22) | (mask_m[20] << 20)
  298. | (mask_m[22] << 18) | (mask_m[22] << 16)
  299. | (mask_m[24] << 14) | (mask_m[24] << 12)
  300. | (mask_m[25] << 10) | (mask_m[26] << 8)
  301. | (mask_m[27] << 6) | (mask_m[28] << 4)
  302. | (mask_m[29] << 2) | (mask_m[30] << 0);
  303. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  304. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  305. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  306. | (mask_m[2] << 26) | (mask_m[3] << 24)
  307. | (mask_m[4] << 22) | (mask_m[5] << 20)
  308. | (mask_m[6] << 18) | (mask_m[7] << 16)
  309. | (mask_m[8] << 14) | (mask_m[9] << 12)
  310. | (mask_m[10] << 10) | (mask_m[11] << 8)
  311. | (mask_m[12] << 6) | (mask_m[13] << 4)
  312. | (mask_m[14] << 2) | (mask_m[15] << 0);
  313. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  314. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  315. tmp_mask = (mask_p[15] << 28)
  316. | (mask_p[14] << 26) | (mask_p[13] << 24)
  317. | (mask_p[12] << 22) | (mask_p[11] << 20)
  318. | (mask_p[10] << 18) | (mask_p[9] << 16)
  319. | (mask_p[8] << 14) | (mask_p[7] << 12)
  320. | (mask_p[6] << 10) | (mask_p[5] << 8)
  321. | (mask_p[4] << 6) | (mask_p[3] << 4)
  322. | (mask_p[2] << 2) | (mask_p[1] << 0);
  323. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  324. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  325. tmp_mask = (mask_p[30] << 28)
  326. | (mask_p[29] << 26) | (mask_p[28] << 24)
  327. | (mask_p[27] << 22) | (mask_p[26] << 20)
  328. | (mask_p[25] << 18) | (mask_p[24] << 16)
  329. | (mask_p[23] << 14) | (mask_p[22] << 12)
  330. | (mask_p[21] << 10) | (mask_p[20] << 8)
  331. | (mask_p[19] << 6) | (mask_p[18] << 4)
  332. | (mask_p[17] << 2) | (mask_p[16] << 0);
  333. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  334. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  335. tmp_mask = (mask_p[45] << 28)
  336. | (mask_p[44] << 26) | (mask_p[43] << 24)
  337. | (mask_p[42] << 22) | (mask_p[41] << 20)
  338. | (mask_p[40] << 18) | (mask_p[39] << 16)
  339. | (mask_p[38] << 14) | (mask_p[37] << 12)
  340. | (mask_p[36] << 10) | (mask_p[35] << 8)
  341. | (mask_p[34] << 6) | (mask_p[33] << 4)
  342. | (mask_p[32] << 2) | (mask_p[31] << 0);
  343. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  344. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  345. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  346. | (mask_p[59] << 26) | (mask_p[58] << 24)
  347. | (mask_p[57] << 22) | (mask_p[56] << 20)
  348. | (mask_p[55] << 18) | (mask_p[54] << 16)
  349. | (mask_p[53] << 14) | (mask_p[52] << 12)
  350. | (mask_p[51] << 10) | (mask_p[50] << 8)
  351. | (mask_p[49] << 6) | (mask_p[48] << 4)
  352. | (mask_p[47] << 2) | (mask_p[46] << 0);
  353. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  354. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  355. }
  356. /**
  357. * ar5008_hw_spur_mitigate - convert baseband spur frequency for external radios
  358. * @ah: atheros hardware structure
  359. * @chan:
  360. *
  361. * For non single-chip solutions. Converts to baseband spur frequency given the
  362. * input channel frequency and compute register settings below.
  363. */
  364. static void ar5008_hw_spur_mitigate(struct ath_hw *ah,
  365. struct ath9k_channel *chan)
  366. {
  367. int bb_spur = AR_NO_SPUR;
  368. int bin;
  369. int spur_freq_sd;
  370. int spur_delta_phase;
  371. int denominator;
  372. int tmp, new;
  373. int i;
  374. int8_t mask_m[123];
  375. int8_t mask_p[123];
  376. int cur_bb_spur;
  377. bool is2GHz = IS_CHAN_2GHZ(chan);
  378. memset(&mask_m, 0, sizeof(int8_t) * 123);
  379. memset(&mask_p, 0, sizeof(int8_t) * 123);
  380. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  381. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  382. if (AR_NO_SPUR == cur_bb_spur)
  383. break;
  384. cur_bb_spur = cur_bb_spur - (chan->channel * 10);
  385. if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
  386. bb_spur = cur_bb_spur;
  387. break;
  388. }
  389. }
  390. if (AR_NO_SPUR == bb_spur)
  391. return;
  392. bin = bb_spur * 32;
  393. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  394. new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  395. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  396. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  397. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  398. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
  399. new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  400. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  401. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  402. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  403. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  404. REG_WRITE(ah, AR_PHY_SPUR_REG, new);
  405. spur_delta_phase = ((bb_spur * 524288) / 100) &
  406. AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  407. denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
  408. spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
  409. new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  410. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  411. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  412. REG_WRITE(ah, AR_PHY_TIMING11, new);
  413. ar5008_hw_cmn_spur_mitigate(ah, chan, bin);
  414. }
  415. /**
  416. * ar5008_hw_rf_alloc_ext_banks - allocates banks for external radio programming
  417. * @ah: atheros hardware structure
  418. *
  419. * Only required for older devices with external AR2133/AR5133 radios.
  420. */
  421. static int ar5008_hw_rf_alloc_ext_banks(struct ath_hw *ah)
  422. {
  423. int size = ah->iniBank6.ia_rows * sizeof(u32);
  424. if (AR_SREV_9280_20_OR_LATER(ah))
  425. return 0;
  426. ah->analogBank6Data = devm_kzalloc(ah->dev, size, GFP_KERNEL);
  427. if (!ah->analogBank6Data)
  428. return -ENOMEM;
  429. return 0;
  430. }
  431. /* *
  432. * ar5008_hw_set_rf_regs - programs rf registers based on EEPROM
  433. * @ah: atheros hardware structure
  434. * @chan:
  435. * @modesIndex:
  436. *
  437. * Used for the external AR2133/AR5133 radios.
  438. *
  439. * Reads the EEPROM header info from the device structure and programs
  440. * all rf registers. This routine requires access to the analog
  441. * rf device. This is not required for single-chip devices.
  442. */
  443. static bool ar5008_hw_set_rf_regs(struct ath_hw *ah,
  444. struct ath9k_channel *chan,
  445. u16 modesIndex)
  446. {
  447. u32 eepMinorRev;
  448. u32 ob5GHz = 0, db5GHz = 0;
  449. u32 ob2GHz = 0, db2GHz = 0;
  450. int regWrites = 0;
  451. int i;
  452. /*
  453. * Software does not need to program bank data
  454. * for single chip devices, that is AR9280 or anything
  455. * after that.
  456. */
  457. if (AR_SREV_9280_20_OR_LATER(ah))
  458. return true;
  459. /* Setup rf parameters */
  460. eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
  461. for (i = 0; i < ah->iniBank6.ia_rows; i++)
  462. ah->analogBank6Data[i] = INI_RA(&ah->iniBank6, i, modesIndex);
  463. /* Only the 5 or 2 GHz OB/DB need to be set for a mode */
  464. if (eepMinorRev >= 2) {
  465. if (IS_CHAN_2GHZ(chan)) {
  466. ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
  467. db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
  468. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  469. ob2GHz, 3, 197, 0);
  470. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  471. db2GHz, 3, 194, 0);
  472. } else {
  473. ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
  474. db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
  475. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  476. ob5GHz, 3, 203, 0);
  477. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  478. db5GHz, 3, 200, 0);
  479. }
  480. }
  481. /* Write Analog registers */
  482. REG_WRITE_ARRAY(&bank0, 1, regWrites);
  483. REG_WRITE_ARRAY(&bank1, 1, regWrites);
  484. REG_WRITE_ARRAY(&bank2, 1, regWrites);
  485. REG_WRITE_ARRAY(&bank3, modesIndex, regWrites);
  486. ar5008_write_bank6(ah, &regWrites);
  487. REG_WRITE_ARRAY(&bank7, 1, regWrites);
  488. return true;
  489. }
  490. static void ar5008_hw_init_bb(struct ath_hw *ah,
  491. struct ath9k_channel *chan)
  492. {
  493. u32 synthDelay;
  494. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  495. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  496. ath9k_hw_synth_delay(ah, chan, synthDelay);
  497. }
  498. static void ar5008_hw_init_chain_masks(struct ath_hw *ah)
  499. {
  500. int rx_chainmask, tx_chainmask;
  501. rx_chainmask = ah->rxchainmask;
  502. tx_chainmask = ah->txchainmask;
  503. switch (rx_chainmask) {
  504. case 0x5:
  505. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  506. AR_PHY_SWAP_ALT_CHAIN);
  507. case 0x3:
  508. if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
  509. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  510. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  511. break;
  512. }
  513. case 0x1:
  514. case 0x2:
  515. case 0x7:
  516. ENABLE_REGWRITE_BUFFER(ah);
  517. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  518. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  519. break;
  520. default:
  521. ENABLE_REGWRITE_BUFFER(ah);
  522. break;
  523. }
  524. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  525. REGWRITE_BUFFER_FLUSH(ah);
  526. if (tx_chainmask == 0x5) {
  527. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  528. AR_PHY_SWAP_ALT_CHAIN);
  529. }
  530. if (AR_SREV_9100(ah))
  531. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  532. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  533. }
  534. static void ar5008_hw_override_ini(struct ath_hw *ah,
  535. struct ath9k_channel *chan)
  536. {
  537. u32 val;
  538. /*
  539. * Set the RX_ABORT and RX_DIS and clear if off only after
  540. * RXE is set for MAC. This prevents frames with corrupted
  541. * descriptor status.
  542. */
  543. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  544. if (AR_SREV_9280_20_OR_LATER(ah)) {
  545. /*
  546. * For AR9280 and above, there is a new feature that allows
  547. * Multicast search based on both MAC Address and Key ID.
  548. * By default, this feature is enabled. But since the driver
  549. * is not using this feature, we switch it off; otherwise
  550. * multicast search based on MAC addr only will fail.
  551. */
  552. val = REG_READ(ah, AR_PCU_MISC_MODE2) &
  553. (~AR_ADHOC_MCAST_KEYID_ENABLE);
  554. if (!AR_SREV_9271(ah))
  555. val &= ~AR_PCU_MISC_MODE2_HWWAR1;
  556. if (AR_SREV_9287_11_OR_LATER(ah))
  557. val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
  558. val |= AR_PCU_MISC_MODE2_CFP_IGNORE;
  559. REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
  560. }
  561. if (AR_SREV_9280_20_OR_LATER(ah))
  562. return;
  563. /*
  564. * Disable BB clock gating
  565. * Necessary to avoid issues on AR5416 2.0
  566. */
  567. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  568. /*
  569. * Disable RIFS search on some chips to avoid baseband
  570. * hang issues.
  571. */
  572. if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
  573. val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
  574. val &= ~AR_PHY_RIFS_INIT_DELAY;
  575. REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
  576. }
  577. }
  578. static void ar5008_hw_set_channel_regs(struct ath_hw *ah,
  579. struct ath9k_channel *chan)
  580. {
  581. u32 phymode;
  582. u32 enableDacFifo = 0;
  583. if (AR_SREV_9285_12_OR_LATER(ah))
  584. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  585. AR_PHY_FC_ENABLE_DAC_FIFO);
  586. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  587. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  588. if (IS_CHAN_HT40(chan)) {
  589. phymode |= AR_PHY_FC_DYN2040_EN;
  590. if (IS_CHAN_HT40PLUS(chan))
  591. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  592. }
  593. ENABLE_REGWRITE_BUFFER(ah);
  594. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  595. /* This function do only REG_WRITE, so
  596. * we can include it to REGWRITE_BUFFER. */
  597. ath9k_hw_set11nmac2040(ah, chan);
  598. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  599. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  600. REGWRITE_BUFFER_FLUSH(ah);
  601. }
  602. static int ar5008_hw_process_ini(struct ath_hw *ah,
  603. struct ath9k_channel *chan)
  604. {
  605. struct ath_common *common = ath9k_hw_common(ah);
  606. int i, regWrites = 0;
  607. u32 modesIndex, freqIndex;
  608. if (IS_CHAN_5GHZ(chan)) {
  609. freqIndex = 1;
  610. modesIndex = IS_CHAN_HT40(chan) ? 2 : 1;
  611. } else {
  612. freqIndex = 2;
  613. modesIndex = IS_CHAN_HT40(chan) ? 3 : 4;
  614. }
  615. /*
  616. * Set correct baseband to analog shift setting to
  617. * access analog chips.
  618. */
  619. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  620. /* Write ADDAC shifts */
  621. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  622. if (ah->eep_ops->set_addac)
  623. ah->eep_ops->set_addac(ah, chan);
  624. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  625. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  626. ENABLE_REGWRITE_BUFFER(ah);
  627. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  628. u32 reg = INI_RA(&ah->iniModes, i, 0);
  629. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  630. if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
  631. val &= ~AR_AN_TOP2_PWDCLKIND;
  632. REG_WRITE(ah, reg, val);
  633. if (reg >= 0x7800 && reg < 0x78a0
  634. && ah->config.analog_shiftreg
  635. && (common->bus_ops->ath_bus_type != ATH_USB)) {
  636. udelay(100);
  637. }
  638. DO_DELAY(regWrites);
  639. }
  640. REGWRITE_BUFFER_FLUSH(ah);
  641. if (AR_SREV_9280(ah) || AR_SREV_9287_11_OR_LATER(ah))
  642. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  643. if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
  644. AR_SREV_9287_11_OR_LATER(ah))
  645. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  646. if (AR_SREV_9271_10(ah)) {
  647. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENA);
  648. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_ADC_ON, 0xa);
  649. }
  650. ENABLE_REGWRITE_BUFFER(ah);
  651. /* Write common array parameters */
  652. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  653. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  654. u32 val = INI_RA(&ah->iniCommon, i, 1);
  655. REG_WRITE(ah, reg, val);
  656. if (reg >= 0x7800 && reg < 0x78a0
  657. && ah->config.analog_shiftreg
  658. && (common->bus_ops->ath_bus_type != ATH_USB)) {
  659. udelay(100);
  660. }
  661. DO_DELAY(regWrites);
  662. }
  663. REGWRITE_BUFFER_FLUSH(ah);
  664. REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
  665. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  666. REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex,
  667. regWrites);
  668. ar5008_hw_override_ini(ah, chan);
  669. ar5008_hw_set_channel_regs(ah, chan);
  670. ar5008_hw_init_chain_masks(ah);
  671. ath9k_olc_init(ah);
  672. ath9k_hw_apply_txpower(ah, chan, false);
  673. /* Write analog registers */
  674. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  675. ath_err(ath9k_hw_common(ah), "ar5416SetRfRegs failed\n");
  676. return -EIO;
  677. }
  678. return 0;
  679. }
  680. static void ar5008_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  681. {
  682. u32 rfMode = 0;
  683. if (chan == NULL)
  684. return;
  685. if (IS_CHAN_2GHZ(chan))
  686. rfMode |= AR_PHY_MODE_DYNAMIC;
  687. else
  688. rfMode |= AR_PHY_MODE_OFDM;
  689. if (!AR_SREV_9280_20_OR_LATER(ah))
  690. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  691. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  692. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  693. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  694. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  695. }
  696. static void ar5008_hw_mark_phy_inactive(struct ath_hw *ah)
  697. {
  698. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  699. }
  700. static void ar5008_hw_set_delta_slope(struct ath_hw *ah,
  701. struct ath9k_channel *chan)
  702. {
  703. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  704. u32 clockMhzScaled = 0x64000000;
  705. struct chan_centers centers;
  706. if (IS_CHAN_HALF_RATE(chan))
  707. clockMhzScaled = clockMhzScaled >> 1;
  708. else if (IS_CHAN_QUARTER_RATE(chan))
  709. clockMhzScaled = clockMhzScaled >> 2;
  710. ath9k_hw_get_channel_centers(ah, chan, &centers);
  711. coef_scaled = clockMhzScaled / centers.synth_center;
  712. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  713. &ds_coef_exp);
  714. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  715. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  716. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  717. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  718. coef_scaled = (9 * coef_scaled) / 10;
  719. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  720. &ds_coef_exp);
  721. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  722. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  723. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  724. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  725. }
  726. static bool ar5008_hw_rfbus_req(struct ath_hw *ah)
  727. {
  728. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  729. return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  730. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
  731. }
  732. static void ar5008_hw_rfbus_done(struct ath_hw *ah)
  733. {
  734. u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  735. ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
  736. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  737. }
  738. static void ar5008_restore_chainmask(struct ath_hw *ah)
  739. {
  740. int rx_chainmask = ah->rxchainmask;
  741. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  742. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  743. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  744. }
  745. }
  746. static u32 ar9160_hw_compute_pll_control(struct ath_hw *ah,
  747. struct ath9k_channel *chan)
  748. {
  749. u32 pll;
  750. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  751. if (chan && IS_CHAN_HALF_RATE(chan))
  752. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  753. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  754. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  755. if (chan && IS_CHAN_5GHZ(chan))
  756. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  757. else
  758. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  759. return pll;
  760. }
  761. static u32 ar5008_hw_compute_pll_control(struct ath_hw *ah,
  762. struct ath9k_channel *chan)
  763. {
  764. u32 pll;
  765. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  766. if (chan && IS_CHAN_HALF_RATE(chan))
  767. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  768. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  769. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  770. if (chan && IS_CHAN_5GHZ(chan))
  771. pll |= SM(0xa, AR_RTC_PLL_DIV);
  772. else
  773. pll |= SM(0xb, AR_RTC_PLL_DIV);
  774. return pll;
  775. }
  776. static bool ar5008_hw_ani_control_new(struct ath_hw *ah,
  777. enum ath9k_ani_cmd cmd,
  778. int param)
  779. {
  780. struct ath_common *common = ath9k_hw_common(ah);
  781. struct ath9k_channel *chan = ah->curchan;
  782. struct ar5416AniState *aniState = &ah->ani;
  783. s32 value;
  784. switch (cmd & ah->ani_function) {
  785. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  786. /*
  787. * on == 1 means ofdm weak signal detection is ON
  788. * on == 1 is the default, for less noise immunity
  789. *
  790. * on == 0 means ofdm weak signal detection is OFF
  791. * on == 0 means more noise imm
  792. */
  793. u32 on = param ? 1 : 0;
  794. /*
  795. * make register setting for default
  796. * (weak sig detect ON) come from INI file
  797. */
  798. int m1ThreshLow = on ?
  799. aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
  800. int m2ThreshLow = on ?
  801. aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
  802. int m1Thresh = on ?
  803. aniState->iniDef.m1Thresh : m1Thresh_off;
  804. int m2Thresh = on ?
  805. aniState->iniDef.m2Thresh : m2Thresh_off;
  806. int m2CountThr = on ?
  807. aniState->iniDef.m2CountThr : m2CountThr_off;
  808. int m2CountThrLow = on ?
  809. aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
  810. int m1ThreshLowExt = on ?
  811. aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
  812. int m2ThreshLowExt = on ?
  813. aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
  814. int m1ThreshExt = on ?
  815. aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
  816. int m2ThreshExt = on ?
  817. aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
  818. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  819. AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
  820. m1ThreshLow);
  821. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  822. AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
  823. m2ThreshLow);
  824. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  825. AR_PHY_SFCORR_M1_THRESH, m1Thresh);
  826. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  827. AR_PHY_SFCORR_M2_THRESH, m2Thresh);
  828. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  829. AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
  830. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  831. AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
  832. m2CountThrLow);
  833. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  834. AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
  835. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  836. AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
  837. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  838. AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
  839. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  840. AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
  841. if (on)
  842. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  843. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  844. else
  845. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  846. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  847. if (on != aniState->ofdmWeakSigDetect) {
  848. ath_dbg(common, ANI,
  849. "** ch %d: ofdm weak signal: %s=>%s\n",
  850. chan->channel,
  851. aniState->ofdmWeakSigDetect ?
  852. "on" : "off",
  853. on ? "on" : "off");
  854. if (on)
  855. ah->stats.ast_ani_ofdmon++;
  856. else
  857. ah->stats.ast_ani_ofdmoff++;
  858. aniState->ofdmWeakSigDetect = on;
  859. }
  860. break;
  861. }
  862. case ATH9K_ANI_FIRSTEP_LEVEL:{
  863. u32 level = param;
  864. value = level * 2;
  865. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  866. AR_PHY_FIND_SIG_FIRSTEP, value);
  867. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
  868. AR_PHY_FIND_SIG_FIRSTEP_LOW, value);
  869. if (level != aniState->firstepLevel) {
  870. ath_dbg(common, ANI,
  871. "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
  872. chan->channel,
  873. aniState->firstepLevel,
  874. level,
  875. ATH9K_ANI_FIRSTEP_LVL,
  876. value,
  877. aniState->iniDef.firstep);
  878. ath_dbg(common, ANI,
  879. "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
  880. chan->channel,
  881. aniState->firstepLevel,
  882. level,
  883. ATH9K_ANI_FIRSTEP_LVL,
  884. value,
  885. aniState->iniDef.firstepLow);
  886. if (level > aniState->firstepLevel)
  887. ah->stats.ast_ani_stepup++;
  888. else if (level < aniState->firstepLevel)
  889. ah->stats.ast_ani_stepdown++;
  890. aniState->firstepLevel = level;
  891. }
  892. break;
  893. }
  894. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  895. u32 level = param;
  896. value = (level + 1) * 2;
  897. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  898. AR_PHY_TIMING5_CYCPWR_THR1, value);
  899. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
  900. AR_PHY_EXT_TIMING5_CYCPWR_THR1, value - 1);
  901. if (level != aniState->spurImmunityLevel) {
  902. ath_dbg(common, ANI,
  903. "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
  904. chan->channel,
  905. aniState->spurImmunityLevel,
  906. level,
  907. ATH9K_ANI_SPUR_IMMUNE_LVL,
  908. value,
  909. aniState->iniDef.cycpwrThr1);
  910. ath_dbg(common, ANI,
  911. "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
  912. chan->channel,
  913. aniState->spurImmunityLevel,
  914. level,
  915. ATH9K_ANI_SPUR_IMMUNE_LVL,
  916. value,
  917. aniState->iniDef.cycpwrThr1Ext);
  918. if (level > aniState->spurImmunityLevel)
  919. ah->stats.ast_ani_spurup++;
  920. else if (level < aniState->spurImmunityLevel)
  921. ah->stats.ast_ani_spurdown++;
  922. aniState->spurImmunityLevel = level;
  923. }
  924. break;
  925. }
  926. case ATH9K_ANI_MRC_CCK:
  927. /*
  928. * You should not see this as AR5008, AR9001, AR9002
  929. * does not have hardware support for MRC CCK.
  930. */
  931. WARN_ON(1);
  932. break;
  933. default:
  934. ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
  935. return false;
  936. }
  937. ath_dbg(common, ANI,
  938. "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
  939. aniState->spurImmunityLevel,
  940. aniState->ofdmWeakSigDetect ? "on" : "off",
  941. aniState->firstepLevel,
  942. aniState->mrcCCK ? "on" : "off",
  943. aniState->listenTime,
  944. aniState->ofdmPhyErrCount,
  945. aniState->cckPhyErrCount);
  946. return true;
  947. }
  948. static void ar5008_hw_do_getnf(struct ath_hw *ah,
  949. int16_t nfarray[NUM_NF_READINGS])
  950. {
  951. int16_t nf;
  952. nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
  953. nfarray[0] = sign_extend32(nf, 8);
  954. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR_PHY_CH1_MINCCA_PWR);
  955. nfarray[1] = sign_extend32(nf, 8);
  956. nf = MS(REG_READ(ah, AR_PHY_CH2_CCA), AR_PHY_CH2_MINCCA_PWR);
  957. nfarray[2] = sign_extend32(nf, 8);
  958. if (!IS_CHAN_HT40(ah->curchan))
  959. return;
  960. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
  961. nfarray[3] = sign_extend32(nf, 8);
  962. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR_PHY_CH1_EXT_MINCCA_PWR);
  963. nfarray[4] = sign_extend32(nf, 8);
  964. nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA), AR_PHY_CH2_EXT_MINCCA_PWR);
  965. nfarray[5] = sign_extend32(nf, 8);
  966. }
  967. /*
  968. * Initialize the ANI register values with default (ini) values.
  969. * This routine is called during a (full) hardware reset after
  970. * all the registers are initialised from the INI.
  971. */
  972. static void ar5008_hw_ani_cache_ini_regs(struct ath_hw *ah)
  973. {
  974. struct ath_common *common = ath9k_hw_common(ah);
  975. struct ath9k_channel *chan = ah->curchan;
  976. struct ar5416AniState *aniState = &ah->ani;
  977. struct ath9k_ani_default *iniDef;
  978. u32 val;
  979. iniDef = &aniState->iniDef;
  980. ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz\n",
  981. ah->hw_version.macVersion,
  982. ah->hw_version.macRev,
  983. ah->opmode,
  984. chan->channel);
  985. val = REG_READ(ah, AR_PHY_SFCORR);
  986. iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
  987. iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
  988. iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
  989. val = REG_READ(ah, AR_PHY_SFCORR_LOW);
  990. iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
  991. iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
  992. iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
  993. val = REG_READ(ah, AR_PHY_SFCORR_EXT);
  994. iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
  995. iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
  996. iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
  997. iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
  998. iniDef->firstep = REG_READ_FIELD(ah,
  999. AR_PHY_FIND_SIG,
  1000. AR_PHY_FIND_SIG_FIRSTEP);
  1001. iniDef->firstepLow = REG_READ_FIELD(ah,
  1002. AR_PHY_FIND_SIG_LOW,
  1003. AR_PHY_FIND_SIG_FIRSTEP_LOW);
  1004. iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
  1005. AR_PHY_TIMING5,
  1006. AR_PHY_TIMING5_CYCPWR_THR1);
  1007. iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
  1008. AR_PHY_EXT_CCA,
  1009. AR_PHY_EXT_TIMING5_CYCPWR_THR1);
  1010. /* these levels just got reset to defaults by the INI */
  1011. aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  1012. aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  1013. aniState->ofdmWeakSigDetect = true;
  1014. aniState->mrcCCK = false; /* not available on pre AR9003 */
  1015. }
  1016. static void ar5008_hw_set_nf_limits(struct ath_hw *ah)
  1017. {
  1018. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ;
  1019. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ;
  1020. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_5416_2GHZ;
  1021. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ;
  1022. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ;
  1023. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_5416_5GHZ;
  1024. }
  1025. static void ar5008_hw_set_radar_params(struct ath_hw *ah,
  1026. struct ath_hw_radar_conf *conf)
  1027. {
  1028. u32 radar_0 = 0, radar_1;
  1029. if (!conf) {
  1030. REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
  1031. return;
  1032. }
  1033. radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
  1034. radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
  1035. radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
  1036. radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
  1037. radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
  1038. radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
  1039. radar_1 = REG_READ(ah, AR_PHY_RADAR_1);
  1040. radar_1 &= ~(AR_PHY_RADAR_1_MAXLEN | AR_PHY_RADAR_1_RELSTEP_THRESH |
  1041. AR_PHY_RADAR_1_RELPWR_THRESH);
  1042. radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
  1043. radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
  1044. radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
  1045. radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
  1046. radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
  1047. REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
  1048. REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
  1049. if (conf->ext_channel)
  1050. REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1051. else
  1052. REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1053. }
  1054. static void ar5008_hw_set_radar_conf(struct ath_hw *ah)
  1055. {
  1056. struct ath_hw_radar_conf *conf = &ah->radar_conf;
  1057. conf->fir_power = -33;
  1058. conf->radar_rssi = 20;
  1059. conf->pulse_height = 10;
  1060. conf->pulse_rssi = 15;
  1061. conf->pulse_inband = 15;
  1062. conf->pulse_maxlen = 255;
  1063. conf->pulse_inband_step = 12;
  1064. conf->radar_inband = 8;
  1065. }
  1066. static void ar5008_hw_init_txpower_cck(struct ath_hw *ah, int16_t *rate_array)
  1067. {
  1068. #define CCK_DELTA(x) ((OLC_FOR_AR9280_20_LATER) ? max((x) - 2, 0) : (x))
  1069. ah->tx_power[0] = CCK_DELTA(rate_array[rate1l]);
  1070. ah->tx_power[1] = CCK_DELTA(min(rate_array[rate2l],
  1071. rate_array[rate2s]));
  1072. ah->tx_power[2] = CCK_DELTA(min(rate_array[rate5_5l],
  1073. rate_array[rate5_5s]));
  1074. ah->tx_power[3] = CCK_DELTA(min(rate_array[rate11l],
  1075. rate_array[rate11s]));
  1076. #undef CCK_DELTA
  1077. }
  1078. static void ar5008_hw_init_txpower_ofdm(struct ath_hw *ah, int16_t *rate_array,
  1079. int offset)
  1080. {
  1081. int i, idx = 0;
  1082. for (i = offset; i < offset + AR5008_OFDM_RATES; i++) {
  1083. ah->tx_power[i] = rate_array[idx];
  1084. idx++;
  1085. }
  1086. }
  1087. static void ar5008_hw_init_txpower_ht(struct ath_hw *ah, int16_t *rate_array,
  1088. int ss_offset, int ds_offset,
  1089. bool is_40, int ht40_delta)
  1090. {
  1091. int i, mcs_idx = (is_40) ? AR5008_HT40_SHIFT : AR5008_HT20_SHIFT;
  1092. for (i = ss_offset; i < ss_offset + AR5008_HT_SS_RATES; i++) {
  1093. ah->tx_power[i] = rate_array[mcs_idx] + ht40_delta;
  1094. mcs_idx++;
  1095. }
  1096. memcpy(&ah->tx_power[ds_offset], &ah->tx_power[ss_offset],
  1097. AR5008_HT_SS_RATES);
  1098. }
  1099. void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
  1100. struct ath9k_channel *chan, int ht40_delta)
  1101. {
  1102. if (IS_CHAN_5GHZ(chan)) {
  1103. ar5008_hw_init_txpower_ofdm(ah, rate_array,
  1104. AR5008_11NA_OFDM_SHIFT);
  1105. if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
  1106. ar5008_hw_init_txpower_ht(ah, rate_array,
  1107. AR5008_11NA_HT_SS_SHIFT,
  1108. AR5008_11NA_HT_DS_SHIFT,
  1109. IS_CHAN_HT40(chan),
  1110. ht40_delta);
  1111. }
  1112. } else {
  1113. ar5008_hw_init_txpower_cck(ah, rate_array);
  1114. ar5008_hw_init_txpower_ofdm(ah, rate_array,
  1115. AR5008_11NG_OFDM_SHIFT);
  1116. if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
  1117. ar5008_hw_init_txpower_ht(ah, rate_array,
  1118. AR5008_11NG_HT_SS_SHIFT,
  1119. AR5008_11NG_HT_DS_SHIFT,
  1120. IS_CHAN_HT40(chan),
  1121. ht40_delta);
  1122. }
  1123. }
  1124. }
  1125. int ar5008_hw_attach_phy_ops(struct ath_hw *ah)
  1126. {
  1127. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  1128. static const u32 ar5416_cca_regs[6] = {
  1129. AR_PHY_CCA,
  1130. AR_PHY_CH1_CCA,
  1131. AR_PHY_CH2_CCA,
  1132. AR_PHY_EXT_CCA,
  1133. AR_PHY_CH1_EXT_CCA,
  1134. AR_PHY_CH2_EXT_CCA
  1135. };
  1136. int ret;
  1137. ret = ar5008_hw_rf_alloc_ext_banks(ah);
  1138. if (ret)
  1139. return ret;
  1140. priv_ops->rf_set_freq = ar5008_hw_set_channel;
  1141. priv_ops->spur_mitigate_freq = ar5008_hw_spur_mitigate;
  1142. priv_ops->set_rf_regs = ar5008_hw_set_rf_regs;
  1143. priv_ops->set_channel_regs = ar5008_hw_set_channel_regs;
  1144. priv_ops->init_bb = ar5008_hw_init_bb;
  1145. priv_ops->process_ini = ar5008_hw_process_ini;
  1146. priv_ops->set_rfmode = ar5008_hw_set_rfmode;
  1147. priv_ops->mark_phy_inactive = ar5008_hw_mark_phy_inactive;
  1148. priv_ops->set_delta_slope = ar5008_hw_set_delta_slope;
  1149. priv_ops->rfbus_req = ar5008_hw_rfbus_req;
  1150. priv_ops->rfbus_done = ar5008_hw_rfbus_done;
  1151. priv_ops->restore_chainmask = ar5008_restore_chainmask;
  1152. priv_ops->do_getnf = ar5008_hw_do_getnf;
  1153. priv_ops->set_radar_params = ar5008_hw_set_radar_params;
  1154. priv_ops->ani_control = ar5008_hw_ani_control_new;
  1155. priv_ops->ani_cache_ini_regs = ar5008_hw_ani_cache_ini_regs;
  1156. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
  1157. priv_ops->compute_pll_control = ar9160_hw_compute_pll_control;
  1158. else
  1159. priv_ops->compute_pll_control = ar5008_hw_compute_pll_control;
  1160. ar5008_hw_set_nf_limits(ah);
  1161. ar5008_hw_set_radar_conf(ah);
  1162. memcpy(ah->nf_regs, ar5416_cca_regs, sizeof(ah->nf_regs));
  1163. return 0;
  1164. }