marvell.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  47. #define MII_M1145_PHY_EXT_SR 0x1b
  48. #define MII_M1145_PHY_EXT_CR 0x14
  49. #define MII_M1145_RGMII_RX_DELAY 0x0080
  50. #define MII_M1145_RGMII_TX_DELAY 0x0002
  51. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  52. #define MII_M1145_HWCFG_MODE_MASK 0xf
  53. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  54. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  55. #define MII_M1145_HWCFG_MODE_MASK 0xf
  56. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  57. #define MII_M1111_PHY_LED_CONTROL 0x18
  58. #define MII_M1111_PHY_LED_DIRECT 0x4100
  59. #define MII_M1111_PHY_LED_COMBINE 0x411c
  60. #define MII_M1111_PHY_EXT_CR 0x14
  61. #define MII_M1111_RX_DELAY 0x80
  62. #define MII_M1111_TX_DELAY 0x2
  63. #define MII_M1111_PHY_EXT_SR 0x1b
  64. #define MII_M1111_HWCFG_MODE_MASK 0xf
  65. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  66. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  67. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  68. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  69. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  70. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  71. #define MII_M1111_COPPER 0
  72. #define MII_M1111_FIBER 1
  73. #define MII_88E1121_PHY_MSCR_PAGE 2
  74. #define MII_88E1121_PHY_MSCR_REG 21
  75. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  76. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  77. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  78. #define MII_88E1318S_PHY_MSCR1_REG 16
  79. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  80. /* Copper Specific Interrupt Enable Register */
  81. #define MII_88E1318S_PHY_CSIER 0x12
  82. /* WOL Event Interrupt Enable */
  83. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  84. /* LED Timer Control Register */
  85. #define MII_88E1318S_PHY_LED_PAGE 0x03
  86. #define MII_88E1318S_PHY_LED_TCR 0x12
  87. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  88. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  89. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  90. /* Magic Packet MAC address registers */
  91. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  92. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  93. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  94. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  95. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  96. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  97. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  98. #define MII_88E1121_PHY_LED_CTRL 16
  99. #define MII_88E1121_PHY_LED_PAGE 3
  100. #define MII_88E1121_PHY_LED_DEF 0x0030
  101. #define MII_M1011_PHY_STATUS 0x11
  102. #define MII_M1011_PHY_STATUS_1000 0x8000
  103. #define MII_M1011_PHY_STATUS_100 0x4000
  104. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  105. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  106. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  107. #define MII_M1011_PHY_STATUS_LINK 0x0400
  108. #define MII_M1116R_CONTROL_REG_MAC 21
  109. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  110. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  111. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  112. MODULE_DESCRIPTION("Marvell PHY driver");
  113. MODULE_AUTHOR("Andy Fleming");
  114. MODULE_LICENSE("GPL");
  115. static int marvell_ack_interrupt(struct phy_device *phydev)
  116. {
  117. int err;
  118. /* Clear the interrupts by reading the reg */
  119. err = phy_read(phydev, MII_M1011_IEVENT);
  120. if (err < 0)
  121. return err;
  122. return 0;
  123. }
  124. static int marvell_config_intr(struct phy_device *phydev)
  125. {
  126. int err;
  127. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  128. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  129. else
  130. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  131. return err;
  132. }
  133. static int marvell_config_aneg(struct phy_device *phydev)
  134. {
  135. int err;
  136. /* The Marvell PHY has an errata which requires
  137. * that certain registers get written in order
  138. * to restart autonegotiation */
  139. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  140. if (err < 0)
  141. return err;
  142. err = phy_write(phydev, 0x1d, 0x1f);
  143. if (err < 0)
  144. return err;
  145. err = phy_write(phydev, 0x1e, 0x200c);
  146. if (err < 0)
  147. return err;
  148. err = phy_write(phydev, 0x1d, 0x5);
  149. if (err < 0)
  150. return err;
  151. err = phy_write(phydev, 0x1e, 0);
  152. if (err < 0)
  153. return err;
  154. err = phy_write(phydev, 0x1e, 0x100);
  155. if (err < 0)
  156. return err;
  157. err = phy_write(phydev, MII_M1011_PHY_SCR,
  158. MII_M1011_PHY_SCR_AUTO_CROSS);
  159. if (err < 0)
  160. return err;
  161. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  162. MII_M1111_PHY_LED_DIRECT);
  163. if (err < 0)
  164. return err;
  165. err = genphy_config_aneg(phydev);
  166. if (err < 0)
  167. return err;
  168. if (phydev->autoneg != AUTONEG_ENABLE) {
  169. int bmcr;
  170. /*
  171. * A write to speed/duplex bits (that is performed by
  172. * genphy_config_aneg() call above) must be followed by
  173. * a software reset. Otherwise, the write has no effect.
  174. */
  175. bmcr = phy_read(phydev, MII_BMCR);
  176. if (bmcr < 0)
  177. return bmcr;
  178. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  179. if (err < 0)
  180. return err;
  181. }
  182. return 0;
  183. }
  184. #ifdef CONFIG_OF_MDIO
  185. /*
  186. * Set and/or override some configuration registers based on the
  187. * marvell,reg-init property stored in the of_node for the phydev.
  188. *
  189. * marvell,reg-init = <reg-page reg mask value>,...;
  190. *
  191. * There may be one or more sets of <reg-page reg mask value>:
  192. *
  193. * reg-page: which register bank to use.
  194. * reg: the register.
  195. * mask: if non-zero, ANDed with existing register value.
  196. * value: ORed with the masked value and written to the regiser.
  197. *
  198. */
  199. static int marvell_of_reg_init(struct phy_device *phydev)
  200. {
  201. const __be32 *paddr;
  202. int len, i, saved_page, current_page, page_changed, ret;
  203. if (!phydev->dev.of_node)
  204. return 0;
  205. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  206. if (!paddr || len < (4 * sizeof(*paddr)))
  207. return 0;
  208. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  209. if (saved_page < 0)
  210. return saved_page;
  211. page_changed = 0;
  212. current_page = saved_page;
  213. ret = 0;
  214. len /= sizeof(*paddr);
  215. for (i = 0; i < len - 3; i += 4) {
  216. u16 reg_page = be32_to_cpup(paddr + i);
  217. u16 reg = be32_to_cpup(paddr + i + 1);
  218. u16 mask = be32_to_cpup(paddr + i + 2);
  219. u16 val_bits = be32_to_cpup(paddr + i + 3);
  220. int val;
  221. if (reg_page != current_page) {
  222. current_page = reg_page;
  223. page_changed = 1;
  224. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  225. if (ret < 0)
  226. goto err;
  227. }
  228. val = 0;
  229. if (mask) {
  230. val = phy_read(phydev, reg);
  231. if (val < 0) {
  232. ret = val;
  233. goto err;
  234. }
  235. val &= mask;
  236. }
  237. val |= val_bits;
  238. ret = phy_write(phydev, reg, val);
  239. if (ret < 0)
  240. goto err;
  241. }
  242. err:
  243. if (page_changed) {
  244. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  245. if (ret == 0)
  246. ret = i;
  247. }
  248. return ret;
  249. }
  250. #else
  251. static int marvell_of_reg_init(struct phy_device *phydev)
  252. {
  253. return 0;
  254. }
  255. #endif /* CONFIG_OF_MDIO */
  256. static int m88e1121_config_aneg(struct phy_device *phydev)
  257. {
  258. int err, oldpage, mscr;
  259. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  260. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  261. MII_88E1121_PHY_MSCR_PAGE);
  262. if (err < 0)
  263. return err;
  264. if (phy_interface_is_rgmii(phydev)) {
  265. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  266. MII_88E1121_PHY_MSCR_DELAY_MASK;
  267. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  268. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  269. MII_88E1121_PHY_MSCR_TX_DELAY);
  270. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  271. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  272. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  273. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  274. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  275. if (err < 0)
  276. return err;
  277. }
  278. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  279. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  280. if (err < 0)
  281. return err;
  282. err = phy_write(phydev, MII_M1011_PHY_SCR,
  283. MII_M1011_PHY_SCR_AUTO_CROSS);
  284. if (err < 0)
  285. return err;
  286. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  287. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  288. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  289. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  290. err = genphy_config_aneg(phydev);
  291. return err;
  292. }
  293. static int m88e1318_config_aneg(struct phy_device *phydev)
  294. {
  295. int err, oldpage, mscr;
  296. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  297. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  298. MII_88E1121_PHY_MSCR_PAGE);
  299. if (err < 0)
  300. return err;
  301. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  302. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  303. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  304. if (err < 0)
  305. return err;
  306. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  307. if (err < 0)
  308. return err;
  309. return m88e1121_config_aneg(phydev);
  310. }
  311. static int m88e1510_config_aneg(struct phy_device *phydev)
  312. {
  313. int err;
  314. err = m88e1318_config_aneg(phydev);
  315. if (err < 0)
  316. return err;
  317. return marvell_of_reg_init(phydev);
  318. }
  319. static int m88e1116r_config_init(struct phy_device *phydev)
  320. {
  321. int temp;
  322. int err;
  323. temp = phy_read(phydev, MII_BMCR);
  324. temp |= BMCR_RESET;
  325. err = phy_write(phydev, MII_BMCR, temp);
  326. if (err < 0)
  327. return err;
  328. mdelay(500);
  329. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  330. if (err < 0)
  331. return err;
  332. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  333. temp |= (7 << 12); /* max number of gigabit attempts */
  334. temp |= (1 << 11); /* enable downshift */
  335. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  336. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  337. if (err < 0)
  338. return err;
  339. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  340. if (err < 0)
  341. return err;
  342. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  343. temp |= (1 << 5);
  344. temp |= (1 << 4);
  345. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  346. if (err < 0)
  347. return err;
  348. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  349. if (err < 0)
  350. return err;
  351. temp = phy_read(phydev, MII_BMCR);
  352. temp |= BMCR_RESET;
  353. err = phy_write(phydev, MII_BMCR, temp);
  354. if (err < 0)
  355. return err;
  356. mdelay(500);
  357. return 0;
  358. }
  359. static int m88e3016_config_init(struct phy_device *phydev)
  360. {
  361. int reg;
  362. /* Enable Scrambler and Auto-Crossover */
  363. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  364. if (reg < 0)
  365. return reg;
  366. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  367. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  368. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  369. if (reg < 0)
  370. return reg;
  371. return 0;
  372. }
  373. static int m88e1111_config_init(struct phy_device *phydev)
  374. {
  375. int err;
  376. int temp;
  377. if (phy_interface_is_rgmii(phydev)) {
  378. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  379. if (temp < 0)
  380. return temp;
  381. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  382. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  383. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  384. temp &= ~MII_M1111_TX_DELAY;
  385. temp |= MII_M1111_RX_DELAY;
  386. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  387. temp &= ~MII_M1111_RX_DELAY;
  388. temp |= MII_M1111_TX_DELAY;
  389. }
  390. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  391. if (err < 0)
  392. return err;
  393. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  394. if (temp < 0)
  395. return temp;
  396. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  397. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  398. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  399. else
  400. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  401. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  402. if (err < 0)
  403. return err;
  404. }
  405. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  406. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  407. if (temp < 0)
  408. return temp;
  409. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  410. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  411. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  412. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  413. if (err < 0)
  414. return err;
  415. }
  416. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  417. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  418. if (temp < 0)
  419. return temp;
  420. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  421. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  422. if (err < 0)
  423. return err;
  424. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  425. if (temp < 0)
  426. return temp;
  427. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  428. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  429. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  430. if (err < 0)
  431. return err;
  432. /* soft reset */
  433. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  434. if (err < 0)
  435. return err;
  436. do
  437. temp = phy_read(phydev, MII_BMCR);
  438. while (temp & BMCR_RESET);
  439. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  440. if (temp < 0)
  441. return temp;
  442. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  443. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  444. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  445. if (err < 0)
  446. return err;
  447. }
  448. err = marvell_of_reg_init(phydev);
  449. if (err < 0)
  450. return err;
  451. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  452. }
  453. static int m88e1118_config_aneg(struct phy_device *phydev)
  454. {
  455. int err;
  456. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  457. if (err < 0)
  458. return err;
  459. err = phy_write(phydev, MII_M1011_PHY_SCR,
  460. MII_M1011_PHY_SCR_AUTO_CROSS);
  461. if (err < 0)
  462. return err;
  463. err = genphy_config_aneg(phydev);
  464. return 0;
  465. }
  466. static int m88e1118_config_init(struct phy_device *phydev)
  467. {
  468. int err;
  469. /* Change address */
  470. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  471. if (err < 0)
  472. return err;
  473. /* Enable 1000 Mbit */
  474. err = phy_write(phydev, 0x15, 0x1070);
  475. if (err < 0)
  476. return err;
  477. /* Change address */
  478. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  479. if (err < 0)
  480. return err;
  481. /* Adjust LED Control */
  482. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  483. err = phy_write(phydev, 0x10, 0x1100);
  484. else
  485. err = phy_write(phydev, 0x10, 0x021e);
  486. if (err < 0)
  487. return err;
  488. err = marvell_of_reg_init(phydev);
  489. if (err < 0)
  490. return err;
  491. /* Reset address */
  492. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  493. if (err < 0)
  494. return err;
  495. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  496. }
  497. static int m88e1149_config_init(struct phy_device *phydev)
  498. {
  499. int err;
  500. /* Change address */
  501. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  502. if (err < 0)
  503. return err;
  504. /* Enable 1000 Mbit */
  505. err = phy_write(phydev, 0x15, 0x1048);
  506. if (err < 0)
  507. return err;
  508. err = marvell_of_reg_init(phydev);
  509. if (err < 0)
  510. return err;
  511. /* Reset address */
  512. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  513. if (err < 0)
  514. return err;
  515. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  516. }
  517. static int m88e1145_config_init(struct phy_device *phydev)
  518. {
  519. int err;
  520. int temp;
  521. /* Take care of errata E0 & E1 */
  522. err = phy_write(phydev, 0x1d, 0x001b);
  523. if (err < 0)
  524. return err;
  525. err = phy_write(phydev, 0x1e, 0x418f);
  526. if (err < 0)
  527. return err;
  528. err = phy_write(phydev, 0x1d, 0x0016);
  529. if (err < 0)
  530. return err;
  531. err = phy_write(phydev, 0x1e, 0xa2da);
  532. if (err < 0)
  533. return err;
  534. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  535. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  536. if (temp < 0)
  537. return temp;
  538. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  539. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  540. if (err < 0)
  541. return err;
  542. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  543. err = phy_write(phydev, 0x1d, 0x0012);
  544. if (err < 0)
  545. return err;
  546. temp = phy_read(phydev, 0x1e);
  547. if (temp < 0)
  548. return temp;
  549. temp &= 0xf03f;
  550. temp |= 2 << 9; /* 36 ohm */
  551. temp |= 2 << 6; /* 39 ohm */
  552. err = phy_write(phydev, 0x1e, temp);
  553. if (err < 0)
  554. return err;
  555. err = phy_write(phydev, 0x1d, 0x3);
  556. if (err < 0)
  557. return err;
  558. err = phy_write(phydev, 0x1e, 0x8000);
  559. if (err < 0)
  560. return err;
  561. }
  562. }
  563. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  564. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  565. if (temp < 0)
  566. return temp;
  567. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  568. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  569. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  570. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  571. if (err < 0)
  572. return err;
  573. }
  574. err = marvell_of_reg_init(phydev);
  575. if (err < 0)
  576. return err;
  577. return 0;
  578. }
  579. /* marvell_read_status
  580. *
  581. * Generic status code does not detect Fiber correctly!
  582. * Description:
  583. * Check the link, then figure out the current state
  584. * by comparing what we advertise with what the link partner
  585. * advertises. Start by checking the gigabit possibilities,
  586. * then move on to 10/100.
  587. */
  588. static int marvell_read_status(struct phy_device *phydev)
  589. {
  590. int adv;
  591. int err;
  592. int lpa;
  593. int status = 0;
  594. /* Update the link, but return if there
  595. * was an error */
  596. err = genphy_update_link(phydev);
  597. if (err)
  598. return err;
  599. if (AUTONEG_ENABLE == phydev->autoneg) {
  600. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  601. if (status < 0)
  602. return status;
  603. lpa = phy_read(phydev, MII_LPA);
  604. if (lpa < 0)
  605. return lpa;
  606. adv = phy_read(phydev, MII_ADVERTISE);
  607. if (adv < 0)
  608. return adv;
  609. lpa &= adv;
  610. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  611. phydev->duplex = DUPLEX_FULL;
  612. else
  613. phydev->duplex = DUPLEX_HALF;
  614. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  615. phydev->pause = phydev->asym_pause = 0;
  616. switch (status) {
  617. case MII_M1011_PHY_STATUS_1000:
  618. phydev->speed = SPEED_1000;
  619. break;
  620. case MII_M1011_PHY_STATUS_100:
  621. phydev->speed = SPEED_100;
  622. break;
  623. default:
  624. phydev->speed = SPEED_10;
  625. break;
  626. }
  627. if (phydev->duplex == DUPLEX_FULL) {
  628. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  629. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  630. }
  631. } else {
  632. int bmcr = phy_read(phydev, MII_BMCR);
  633. if (bmcr < 0)
  634. return bmcr;
  635. if (bmcr & BMCR_FULLDPLX)
  636. phydev->duplex = DUPLEX_FULL;
  637. else
  638. phydev->duplex = DUPLEX_HALF;
  639. if (bmcr & BMCR_SPEED1000)
  640. phydev->speed = SPEED_1000;
  641. else if (bmcr & BMCR_SPEED100)
  642. phydev->speed = SPEED_100;
  643. else
  644. phydev->speed = SPEED_10;
  645. phydev->pause = phydev->asym_pause = 0;
  646. }
  647. return 0;
  648. }
  649. static int marvell_aneg_done(struct phy_device *phydev)
  650. {
  651. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  652. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  653. }
  654. static int m88e1121_did_interrupt(struct phy_device *phydev)
  655. {
  656. int imask;
  657. imask = phy_read(phydev, MII_M1011_IEVENT);
  658. if (imask & MII_M1011_IMASK_INIT)
  659. return 1;
  660. return 0;
  661. }
  662. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  663. {
  664. wol->supported = WAKE_MAGIC;
  665. wol->wolopts = 0;
  666. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  667. MII_88E1318S_PHY_WOL_PAGE) < 0)
  668. return;
  669. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  670. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  671. wol->wolopts |= WAKE_MAGIC;
  672. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  673. return;
  674. }
  675. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  676. {
  677. int err, oldpage, temp;
  678. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  679. if (wol->wolopts & WAKE_MAGIC) {
  680. /* Explicitly switch to page 0x00, just to be sure */
  681. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  682. if (err < 0)
  683. return err;
  684. /* Enable the WOL interrupt */
  685. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  686. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  687. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  688. if (err < 0)
  689. return err;
  690. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  691. MII_88E1318S_PHY_LED_PAGE);
  692. if (err < 0)
  693. return err;
  694. /* Setup LED[2] as interrupt pin (active low) */
  695. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  696. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  697. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  698. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  699. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  700. if (err < 0)
  701. return err;
  702. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  703. MII_88E1318S_PHY_WOL_PAGE);
  704. if (err < 0)
  705. return err;
  706. /* Store the device address for the magic packet */
  707. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  708. ((phydev->attached_dev->dev_addr[5] << 8) |
  709. phydev->attached_dev->dev_addr[4]));
  710. if (err < 0)
  711. return err;
  712. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  713. ((phydev->attached_dev->dev_addr[3] << 8) |
  714. phydev->attached_dev->dev_addr[2]));
  715. if (err < 0)
  716. return err;
  717. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  718. ((phydev->attached_dev->dev_addr[1] << 8) |
  719. phydev->attached_dev->dev_addr[0]));
  720. if (err < 0)
  721. return err;
  722. /* Clear WOL status and enable magic packet matching */
  723. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  724. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  725. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  726. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  727. if (err < 0)
  728. return err;
  729. } else {
  730. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  731. MII_88E1318S_PHY_WOL_PAGE);
  732. if (err < 0)
  733. return err;
  734. /* Clear WOL status and disable magic packet matching */
  735. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  736. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  737. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  738. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  739. if (err < 0)
  740. return err;
  741. }
  742. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  743. if (err < 0)
  744. return err;
  745. return 0;
  746. }
  747. static struct phy_driver marvell_drivers[] = {
  748. {
  749. .phy_id = MARVELL_PHY_ID_88E1101,
  750. .phy_id_mask = MARVELL_PHY_ID_MASK,
  751. .name = "Marvell 88E1101",
  752. .features = PHY_GBIT_FEATURES,
  753. .flags = PHY_HAS_INTERRUPT,
  754. .config_aneg = &marvell_config_aneg,
  755. .read_status = &genphy_read_status,
  756. .ack_interrupt = &marvell_ack_interrupt,
  757. .config_intr = &marvell_config_intr,
  758. .resume = &genphy_resume,
  759. .suspend = &genphy_suspend,
  760. .driver = { .owner = THIS_MODULE },
  761. },
  762. {
  763. .phy_id = MARVELL_PHY_ID_88E1112,
  764. .phy_id_mask = MARVELL_PHY_ID_MASK,
  765. .name = "Marvell 88E1112",
  766. .features = PHY_GBIT_FEATURES,
  767. .flags = PHY_HAS_INTERRUPT,
  768. .config_init = &m88e1111_config_init,
  769. .config_aneg = &marvell_config_aneg,
  770. .read_status = &genphy_read_status,
  771. .ack_interrupt = &marvell_ack_interrupt,
  772. .config_intr = &marvell_config_intr,
  773. .resume = &genphy_resume,
  774. .suspend = &genphy_suspend,
  775. .driver = { .owner = THIS_MODULE },
  776. },
  777. {
  778. .phy_id = MARVELL_PHY_ID_88E1111,
  779. .phy_id_mask = MARVELL_PHY_ID_MASK,
  780. .name = "Marvell 88E1111",
  781. .features = PHY_GBIT_FEATURES,
  782. .flags = PHY_HAS_INTERRUPT,
  783. .config_init = &m88e1111_config_init,
  784. .config_aneg = &marvell_config_aneg,
  785. .read_status = &marvell_read_status,
  786. .ack_interrupt = &marvell_ack_interrupt,
  787. .config_intr = &marvell_config_intr,
  788. .resume = &genphy_resume,
  789. .suspend = &genphy_suspend,
  790. .driver = { .owner = THIS_MODULE },
  791. },
  792. {
  793. .phy_id = MARVELL_PHY_ID_88E1118,
  794. .phy_id_mask = MARVELL_PHY_ID_MASK,
  795. .name = "Marvell 88E1118",
  796. .features = PHY_GBIT_FEATURES,
  797. .flags = PHY_HAS_INTERRUPT,
  798. .config_init = &m88e1118_config_init,
  799. .config_aneg = &m88e1118_config_aneg,
  800. .read_status = &genphy_read_status,
  801. .ack_interrupt = &marvell_ack_interrupt,
  802. .config_intr = &marvell_config_intr,
  803. .resume = &genphy_resume,
  804. .suspend = &genphy_suspend,
  805. .driver = {.owner = THIS_MODULE,},
  806. },
  807. {
  808. .phy_id = MARVELL_PHY_ID_88E1121R,
  809. .phy_id_mask = MARVELL_PHY_ID_MASK,
  810. .name = "Marvell 88E1121R",
  811. .features = PHY_GBIT_FEATURES,
  812. .flags = PHY_HAS_INTERRUPT,
  813. .config_aneg = &m88e1121_config_aneg,
  814. .read_status = &marvell_read_status,
  815. .ack_interrupt = &marvell_ack_interrupt,
  816. .config_intr = &marvell_config_intr,
  817. .did_interrupt = &m88e1121_did_interrupt,
  818. .resume = &genphy_resume,
  819. .suspend = &genphy_suspend,
  820. .driver = { .owner = THIS_MODULE },
  821. },
  822. {
  823. .phy_id = MARVELL_PHY_ID_88E1318S,
  824. .phy_id_mask = MARVELL_PHY_ID_MASK,
  825. .name = "Marvell 88E1318S",
  826. .features = PHY_GBIT_FEATURES,
  827. .flags = PHY_HAS_INTERRUPT,
  828. .config_aneg = &m88e1318_config_aneg,
  829. .read_status = &marvell_read_status,
  830. .ack_interrupt = &marvell_ack_interrupt,
  831. .config_intr = &marvell_config_intr,
  832. .did_interrupt = &m88e1121_did_interrupt,
  833. .get_wol = &m88e1318_get_wol,
  834. .set_wol = &m88e1318_set_wol,
  835. .resume = &genphy_resume,
  836. .suspend = &genphy_suspend,
  837. .driver = { .owner = THIS_MODULE },
  838. },
  839. {
  840. .phy_id = MARVELL_PHY_ID_88E1145,
  841. .phy_id_mask = MARVELL_PHY_ID_MASK,
  842. .name = "Marvell 88E1145",
  843. .features = PHY_GBIT_FEATURES,
  844. .flags = PHY_HAS_INTERRUPT,
  845. .config_init = &m88e1145_config_init,
  846. .config_aneg = &marvell_config_aneg,
  847. .read_status = &genphy_read_status,
  848. .ack_interrupt = &marvell_ack_interrupt,
  849. .config_intr = &marvell_config_intr,
  850. .resume = &genphy_resume,
  851. .suspend = &genphy_suspend,
  852. .driver = { .owner = THIS_MODULE },
  853. },
  854. {
  855. .phy_id = MARVELL_PHY_ID_88E1149R,
  856. .phy_id_mask = MARVELL_PHY_ID_MASK,
  857. .name = "Marvell 88E1149R",
  858. .features = PHY_GBIT_FEATURES,
  859. .flags = PHY_HAS_INTERRUPT,
  860. .config_init = &m88e1149_config_init,
  861. .config_aneg = &m88e1118_config_aneg,
  862. .read_status = &genphy_read_status,
  863. .ack_interrupt = &marvell_ack_interrupt,
  864. .config_intr = &marvell_config_intr,
  865. .resume = &genphy_resume,
  866. .suspend = &genphy_suspend,
  867. .driver = { .owner = THIS_MODULE },
  868. },
  869. {
  870. .phy_id = MARVELL_PHY_ID_88E1240,
  871. .phy_id_mask = MARVELL_PHY_ID_MASK,
  872. .name = "Marvell 88E1240",
  873. .features = PHY_GBIT_FEATURES,
  874. .flags = PHY_HAS_INTERRUPT,
  875. .config_init = &m88e1111_config_init,
  876. .config_aneg = &marvell_config_aneg,
  877. .read_status = &genphy_read_status,
  878. .ack_interrupt = &marvell_ack_interrupt,
  879. .config_intr = &marvell_config_intr,
  880. .resume = &genphy_resume,
  881. .suspend = &genphy_suspend,
  882. .driver = { .owner = THIS_MODULE },
  883. },
  884. {
  885. .phy_id = MARVELL_PHY_ID_88E1116R,
  886. .phy_id_mask = MARVELL_PHY_ID_MASK,
  887. .name = "Marvell 88E1116R",
  888. .features = PHY_GBIT_FEATURES,
  889. .flags = PHY_HAS_INTERRUPT,
  890. .config_init = &m88e1116r_config_init,
  891. .config_aneg = &genphy_config_aneg,
  892. .read_status = &genphy_read_status,
  893. .ack_interrupt = &marvell_ack_interrupt,
  894. .config_intr = &marvell_config_intr,
  895. .resume = &genphy_resume,
  896. .suspend = &genphy_suspend,
  897. .driver = { .owner = THIS_MODULE },
  898. },
  899. {
  900. .phy_id = MARVELL_PHY_ID_88E1510,
  901. .phy_id_mask = MARVELL_PHY_ID_MASK,
  902. .name = "Marvell 88E1510",
  903. .features = PHY_GBIT_FEATURES,
  904. .flags = PHY_HAS_INTERRUPT,
  905. .config_aneg = &m88e1510_config_aneg,
  906. .read_status = &marvell_read_status,
  907. .ack_interrupt = &marvell_ack_interrupt,
  908. .config_intr = &marvell_config_intr,
  909. .did_interrupt = &m88e1121_did_interrupt,
  910. .resume = &genphy_resume,
  911. .suspend = &genphy_suspend,
  912. .driver = { .owner = THIS_MODULE },
  913. },
  914. {
  915. .phy_id = MARVELL_PHY_ID_88E3016,
  916. .phy_id_mask = MARVELL_PHY_ID_MASK,
  917. .name = "Marvell 88E3016",
  918. .features = PHY_BASIC_FEATURES,
  919. .flags = PHY_HAS_INTERRUPT,
  920. .config_aneg = &genphy_config_aneg,
  921. .config_init = &m88e3016_config_init,
  922. .aneg_done = &marvell_aneg_done,
  923. .read_status = &marvell_read_status,
  924. .ack_interrupt = &marvell_ack_interrupt,
  925. .config_intr = &marvell_config_intr,
  926. .did_interrupt = &m88e1121_did_interrupt,
  927. .resume = &genphy_resume,
  928. .suspend = &genphy_suspend,
  929. .driver = { .owner = THIS_MODULE },
  930. },
  931. };
  932. module_phy_driver(marvell_drivers);
  933. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  934. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  935. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  936. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  937. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  938. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  939. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  940. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  941. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  942. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  943. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  944. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  945. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  946. { }
  947. };
  948. MODULE_DEVICE_TABLE(mdio, marvell_tbl);