bcm7xxx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Broadcom BCM7xxx internal transceivers support.
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/phy.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/brcmphy.h>
  16. #include <linux/mdio.h>
  17. /* Broadcom BCM7xxx internal PHY registers */
  18. #define MII_BCM7XXX_CHANNEL_WIDTH 0x2000
  19. /* 40nm only register definitions */
  20. #define MII_BCM7XXX_100TX_AUX_CTL 0x10
  21. #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
  22. #define MII_BCM7XXX_100TX_DISC 0x14
  23. #define MII_BCM7XXX_AUX_MODE 0x1d
  24. #define MII_BCM7XX_64CLK_MDIO BIT(12)
  25. #define MII_BCM7XXX_CORE_BASE1E 0x1e
  26. #define MII_BCM7XXX_TEST 0x1f
  27. #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
  28. /* 28nm only register definitions */
  29. #define MISC_ADDR(base, channel) base, channel
  30. #define DSP_TAP10 MISC_ADDR(0x0a, 0)
  31. #define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
  32. #define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
  33. #define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
  34. #define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
  35. #define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
  36. #define AFE_RXCONFIG_2 MISC_ADDR(0x38, 2)
  37. #define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
  38. #define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
  39. #define AFE_VDCA_ICTRL_0 MISC_ADDR(0x39, 1)
  40. #define AFE_VDAC_OTHERS_0 MISC_ADDR(0x39, 3)
  41. #define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
  42. #define CORE_EXPB0 0xb0
  43. static void phy_write_exp(struct phy_device *phydev,
  44. u16 reg, u16 value)
  45. {
  46. phy_write(phydev, MII_BCM54XX_EXP_SEL, MII_BCM54XX_EXP_SEL_ER | reg);
  47. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  48. }
  49. static void phy_write_misc(struct phy_device *phydev,
  50. u16 reg, u16 chl, u16 value)
  51. {
  52. int tmp;
  53. phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  54. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  55. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  56. phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  57. tmp = (chl * MII_BCM7XXX_CHANNEL_WIDTH) | reg;
  58. phy_write(phydev, MII_BCM54XX_EXP_SEL, tmp);
  59. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  60. }
  61. static void r_rc_cal_reset(struct phy_device *phydev)
  62. {
  63. /* Reset R_CAL/RC_CAL Engine */
  64. phy_write_exp(phydev, 0x00b0, 0x0010);
  65. /* Disable Reset R_AL/RC_CAL Engine */
  66. phy_write_exp(phydev, 0x00b0, 0x0000);
  67. }
  68. static int bcm7xxx_28nm_b0_afe_config_init(struct phy_device *phydev)
  69. {
  70. /* Increase VCO range to prevent unlocking problem of PLL at low
  71. * temp
  72. */
  73. phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
  74. /* Change Ki to 011 */
  75. phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
  76. /* Disable loading of TVCO buffer to bandgap, set bandgap trim
  77. * to 111
  78. */
  79. phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
  80. /* Adjust bias current trim by -3 */
  81. phy_write_misc(phydev, DSP_TAP10, 0x690b);
  82. /* Switch to CORE_BASE1E */
  83. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0xd);
  84. r_rc_cal_reset(phydev);
  85. /* write AFE_RXCONFIG_0 */
  86. phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
  87. /* write AFE_RXCONFIG_1 */
  88. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
  89. /* write AFE_RX_LP_COUNTER */
  90. phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  91. /* write AFE_HPF_TRIM_OTHERS */
  92. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
  93. /* write AFTE_TX_CONFIG */
  94. phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
  95. return 0;
  96. }
  97. static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
  98. {
  99. /* AFE_RXCONFIG_0 */
  100. phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
  101. /* AFE_RXCONFIG_1 */
  102. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  103. /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
  104. phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
  105. /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
  106. phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  107. /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
  108. phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
  109. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  110. phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  111. /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
  112. phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
  113. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  114. * offset for HT=0 code
  115. */
  116. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  117. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  118. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
  119. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  120. phy_write_misc(phydev, DSP_TAP10, 0x011b);
  121. /* Reset R_CAL/RC_CAL engine */
  122. r_rc_cal_reset(phydev);
  123. return 0;
  124. }
  125. static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
  126. {
  127. /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
  128. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  129. /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
  130. phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
  131. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  132. phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  133. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  134. * offset for HT=0 code
  135. */
  136. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  137. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  138. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
  139. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  140. phy_write_misc(phydev, DSP_TAP10, 0x011b);
  141. /* Reset R_CAL/RC_CAL engine */
  142. r_rc_cal_reset(phydev);
  143. return 0;
  144. }
  145. static int bcm7xxx_apd_enable(struct phy_device *phydev)
  146. {
  147. int val;
  148. /* Enable powering down of the DLL during auto-power down */
  149. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  150. if (val < 0)
  151. return val;
  152. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  153. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  154. /* Enable auto-power down */
  155. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
  156. if (val < 0)
  157. return val;
  158. val |= BCM54XX_SHD_APD_EN;
  159. return bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
  160. }
  161. static int bcm7xxx_eee_enable(struct phy_device *phydev)
  162. {
  163. int val;
  164. val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  165. MDIO_MMD_AN, phydev->addr);
  166. if (val < 0)
  167. return val;
  168. /* Enable general EEE feature at the PHY level */
  169. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  170. phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  171. MDIO_MMD_AN, phydev->addr, val);
  172. /* Advertise supported modes */
  173. val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  174. MDIO_MMD_AN, phydev->addr);
  175. val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  176. phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  177. MDIO_MMD_AN, phydev->addr, val);
  178. return 0;
  179. }
  180. static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
  181. {
  182. u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
  183. u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
  184. int ret = 0;
  185. pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
  186. dev_name(&phydev->dev), phydev->drv->name, rev, patch);
  187. /* Dummy read to a register to workaround an issue upon reset where the
  188. * internal inverter may not allow the first MDIO transaction to pass
  189. * the MDIO management controller and make us return 0xffff for such
  190. * reads.
  191. */
  192. phy_read(phydev, MII_BMSR);
  193. switch (rev) {
  194. case 0xb0:
  195. ret = bcm7xxx_28nm_b0_afe_config_init(phydev);
  196. break;
  197. case 0xd0:
  198. ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
  199. break;
  200. case 0xe0:
  201. case 0xf0:
  202. /* Rev G0 introduces a roll over */
  203. case 0x10:
  204. ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
  205. break;
  206. default:
  207. break;
  208. }
  209. if (ret)
  210. return ret;
  211. ret = bcm7xxx_eee_enable(phydev);
  212. if (ret)
  213. return ret;
  214. return bcm7xxx_apd_enable(phydev);
  215. }
  216. static int bcm7xxx_28nm_resume(struct phy_device *phydev)
  217. {
  218. int ret;
  219. /* Re-apply workarounds coming out suspend/resume */
  220. ret = bcm7xxx_28nm_config_init(phydev);
  221. if (ret)
  222. return ret;
  223. /* 28nm Gigabit PHYs come out of reset without any half-duplex
  224. * or "hub" compliant advertised mode, fix that. This does not
  225. * cause any problems with the PHY library since genphy_config_aneg()
  226. * gracefully handles auto-negotiated and forced modes.
  227. */
  228. return genphy_config_aneg(phydev);
  229. }
  230. static int phy_set_clr_bits(struct phy_device *dev, int location,
  231. int set_mask, int clr_mask)
  232. {
  233. int v, ret;
  234. v = phy_read(dev, location);
  235. if (v < 0)
  236. return v;
  237. v &= ~clr_mask;
  238. v |= set_mask;
  239. ret = phy_write(dev, location, v);
  240. if (ret < 0)
  241. return ret;
  242. return v;
  243. }
  244. static int bcm7xxx_config_init(struct phy_device *phydev)
  245. {
  246. int ret;
  247. /* Enable 64 clock MDIO */
  248. phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
  249. phy_read(phydev, MII_BCM7XXX_AUX_MODE);
  250. /* Workaround only required for 100Mbits/sec capable PHYs */
  251. if (phydev->supported & PHY_GBIT_FEATURES)
  252. return 0;
  253. /* set shadow mode 2 */
  254. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  255. MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
  256. if (ret < 0)
  257. return ret;
  258. /* set iddq_clkbias */
  259. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
  260. udelay(10);
  261. /* reset iddq_clkbias */
  262. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
  263. phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
  264. /* reset shadow mode 2 */
  265. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
  266. if (ret < 0)
  267. return ret;
  268. return 0;
  269. }
  270. /* Workaround for putting the PHY in IDDQ mode, required
  271. * for all BCM7XXX 40nm and 65nm PHYs
  272. */
  273. static int bcm7xxx_suspend(struct phy_device *phydev)
  274. {
  275. int ret;
  276. const struct bcm7xxx_regs {
  277. int reg;
  278. u16 value;
  279. } bcm7xxx_suspend_cfg[] = {
  280. { MII_BCM7XXX_TEST, 0x008b },
  281. { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
  282. { MII_BCM7XXX_100TX_DISC, 0x7000 },
  283. { MII_BCM7XXX_TEST, 0x000f },
  284. { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
  285. { MII_BCM7XXX_TEST, 0x000b },
  286. };
  287. unsigned int i;
  288. for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
  289. ret = phy_write(phydev,
  290. bcm7xxx_suspend_cfg[i].reg,
  291. bcm7xxx_suspend_cfg[i].value);
  292. if (ret)
  293. return ret;
  294. }
  295. return 0;
  296. }
  297. static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
  298. {
  299. return 0;
  300. }
  301. #define BCM7XXX_28NM_GPHY(_oui, _name) \
  302. { \
  303. .phy_id = (_oui), \
  304. .phy_id_mask = 0xfffffff0, \
  305. .name = _name, \
  306. .features = PHY_GBIT_FEATURES | \
  307. SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
  308. .flags = PHY_IS_INTERNAL, \
  309. .config_init = bcm7xxx_28nm_config_init, \
  310. .config_aneg = genphy_config_aneg, \
  311. .read_status = genphy_read_status, \
  312. .resume = bcm7xxx_28nm_resume, \
  313. .driver = { .owner = THIS_MODULE }, \
  314. }
  315. static struct phy_driver bcm7xxx_driver[] = {
  316. BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
  317. BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
  318. BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
  319. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
  320. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439_2, "Broadcom BCM7439 (2)"),
  321. BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
  322. {
  323. .phy_id = PHY_ID_BCM7425,
  324. .phy_id_mask = 0xfffffff0,
  325. .name = "Broadcom BCM7425",
  326. .features = PHY_GBIT_FEATURES |
  327. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  328. .flags = PHY_IS_INTERNAL,
  329. .config_init = bcm7xxx_config_init,
  330. .config_aneg = genphy_config_aneg,
  331. .read_status = genphy_read_status,
  332. .suspend = bcm7xxx_suspend,
  333. .resume = bcm7xxx_config_init,
  334. .driver = { .owner = THIS_MODULE },
  335. }, {
  336. .phy_id = PHY_ID_BCM7429,
  337. .phy_id_mask = 0xfffffff0,
  338. .name = "Broadcom BCM7429",
  339. .features = PHY_GBIT_FEATURES |
  340. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  341. .flags = PHY_IS_INTERNAL,
  342. .config_init = bcm7xxx_config_init,
  343. .config_aneg = genphy_config_aneg,
  344. .read_status = genphy_read_status,
  345. .suspend = bcm7xxx_suspend,
  346. .resume = bcm7xxx_config_init,
  347. .driver = { .owner = THIS_MODULE },
  348. }, {
  349. .phy_id = PHY_BCM_OUI_4,
  350. .phy_id_mask = 0xffff0000,
  351. .name = "Broadcom BCM7XXX 40nm",
  352. .features = PHY_GBIT_FEATURES |
  353. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  354. .flags = PHY_IS_INTERNAL,
  355. .config_init = bcm7xxx_config_init,
  356. .config_aneg = genphy_config_aneg,
  357. .read_status = genphy_read_status,
  358. .suspend = bcm7xxx_suspend,
  359. .resume = bcm7xxx_config_init,
  360. .driver = { .owner = THIS_MODULE },
  361. }, {
  362. .phy_id = PHY_BCM_OUI_5,
  363. .phy_id_mask = 0xffffff00,
  364. .name = "Broadcom BCM7XXX 65nm",
  365. .features = PHY_BASIC_FEATURES |
  366. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  367. .flags = PHY_IS_INTERNAL,
  368. .config_init = bcm7xxx_dummy_config_init,
  369. .config_aneg = genphy_config_aneg,
  370. .read_status = genphy_read_status,
  371. .suspend = bcm7xxx_suspend,
  372. .resume = bcm7xxx_config_init,
  373. .driver = { .owner = THIS_MODULE },
  374. } };
  375. static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
  376. { PHY_ID_BCM7250, 0xfffffff0, },
  377. { PHY_ID_BCM7364, 0xfffffff0, },
  378. { PHY_ID_BCM7366, 0xfffffff0, },
  379. { PHY_ID_BCM7425, 0xfffffff0, },
  380. { PHY_ID_BCM7429, 0xfffffff0, },
  381. { PHY_ID_BCM7439, 0xfffffff0, },
  382. { PHY_ID_BCM7445, 0xfffffff0, },
  383. { PHY_BCM_OUI_4, 0xffff0000 },
  384. { PHY_BCM_OUI_5, 0xffffff00 },
  385. { }
  386. };
  387. module_phy_driver(bcm7xxx_driver);
  388. MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
  389. MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
  390. MODULE_LICENSE("GPL");
  391. MODULE_AUTHOR("Broadcom Corporation");