net_driver.h 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2013 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/timer.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/mutex.h>
  25. #include <linux/rwsem.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/i2c.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <net/busy_poll.h>
  30. #include "enum.h"
  31. #include "bitfield.h"
  32. #include "filter.h"
  33. /**************************************************************************
  34. *
  35. * Build definitions
  36. *
  37. **************************************************************************/
  38. #define EFX_DRIVER_VERSION "4.0"
  39. #ifdef DEBUG
  40. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  41. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  42. #else
  43. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  44. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  45. #endif
  46. /**************************************************************************
  47. *
  48. * Efx data structures
  49. *
  50. **************************************************************************/
  51. #define EFX_MAX_CHANNELS 32U
  52. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  53. #define EFX_EXTRA_CHANNEL_IOV 0
  54. #define EFX_EXTRA_CHANNEL_PTP 1
  55. #define EFX_MAX_EXTRA_CHANNELS 2U
  56. /* Checksum generation is a per-queue option in hardware, so each
  57. * queue visible to the networking core is backed by two hardware TX
  58. * queues. */
  59. #define EFX_MAX_TX_TC 2
  60. #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  61. #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
  62. #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
  63. #define EFX_TXQ_TYPES 4
  64. #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  65. /* Maximum possible MTU the driver supports */
  66. #define EFX_MAX_MTU (9 * 1024)
  67. /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
  68. * and should be a multiple of the cache line size.
  69. */
  70. #define EFX_RX_USR_BUF_SIZE (2048 - 256)
  71. /* If possible, we should ensure cache line alignment at start and end
  72. * of every buffer. Otherwise, we just need to ensure 4-byte
  73. * alignment of the network header.
  74. */
  75. #if NET_IP_ALIGN == 0
  76. #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
  77. #else
  78. #define EFX_RX_BUF_ALIGNMENT 4
  79. #endif
  80. /* Forward declare Precision Time Protocol (PTP) support structure. */
  81. struct efx_ptp_data;
  82. struct hwtstamp_config;
  83. struct efx_self_tests;
  84. /**
  85. * struct efx_buffer - A general-purpose DMA buffer
  86. * @addr: host base address of the buffer
  87. * @dma_addr: DMA base address of the buffer
  88. * @len: Buffer length, in bytes
  89. *
  90. * The NIC uses these buffers for its interrupt status registers and
  91. * MAC stats dumps.
  92. */
  93. struct efx_buffer {
  94. void *addr;
  95. dma_addr_t dma_addr;
  96. unsigned int len;
  97. };
  98. /**
  99. * struct efx_special_buffer - DMA buffer entered into buffer table
  100. * @buf: Standard &struct efx_buffer
  101. * @index: Buffer index within controller;s buffer table
  102. * @entries: Number of buffer table entries
  103. *
  104. * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
  105. * Event and descriptor rings are addressed via one or more buffer
  106. * table entries (and so can be physically non-contiguous, although we
  107. * currently do not take advantage of that). On Falcon and Siena we
  108. * have to take care of allocating and initialising the entries
  109. * ourselves. On later hardware this is managed by the firmware and
  110. * @index and @entries are left as 0.
  111. */
  112. struct efx_special_buffer {
  113. struct efx_buffer buf;
  114. unsigned int index;
  115. unsigned int entries;
  116. };
  117. /**
  118. * struct efx_tx_buffer - buffer state for a TX descriptor
  119. * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
  120. * freed when descriptor completes
  121. * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
  122. * freed when descriptor completes.
  123. * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
  124. * @dma_addr: DMA address of the fragment.
  125. * @flags: Flags for allocation and DMA mapping type
  126. * @len: Length of this fragment.
  127. * This field is zero when the queue slot is empty.
  128. * @unmap_len: Length of this fragment to unmap
  129. * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
  130. * Only valid if @unmap_len != 0.
  131. */
  132. struct efx_tx_buffer {
  133. union {
  134. const struct sk_buff *skb;
  135. void *heap_buf;
  136. };
  137. union {
  138. efx_qword_t option;
  139. dma_addr_t dma_addr;
  140. };
  141. unsigned short flags;
  142. unsigned short len;
  143. unsigned short unmap_len;
  144. unsigned short dma_offset;
  145. };
  146. #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
  147. #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
  148. #define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
  149. #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
  150. #define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
  151. /**
  152. * struct efx_tx_queue - An Efx TX queue
  153. *
  154. * This is a ring buffer of TX fragments.
  155. * Since the TX completion path always executes on the same
  156. * CPU and the xmit path can operate on different CPUs,
  157. * performance is increased by ensuring that the completion
  158. * path and the xmit path operate on different cache lines.
  159. * This is particularly important if the xmit path is always
  160. * executing on one CPU which is different from the completion
  161. * path. There is also a cache line for members which are
  162. * read but not written on the fast path.
  163. *
  164. * @efx: The associated Efx NIC
  165. * @queue: DMA queue number
  166. * @channel: The associated channel
  167. * @core_txq: The networking core TX queue structure
  168. * @buffer: The software buffer ring
  169. * @tsoh_page: Array of pages of TSO header buffers
  170. * @txd: The hardware descriptor ring
  171. * @ptr_mask: The size of the ring minus 1.
  172. * @piobuf: PIO buffer region for this TX queue (shared with its partner).
  173. * Size of the region is efx_piobuf_size.
  174. * @piobuf_offset: Buffer offset to be specified in PIO descriptors
  175. * @initialised: Has hardware queue been initialised?
  176. * @read_count: Current read pointer.
  177. * This is the number of buffers that have been removed from both rings.
  178. * @old_write_count: The value of @write_count when last checked.
  179. * This is here for performance reasons. The xmit path will
  180. * only get the up-to-date value of @write_count if this
  181. * variable indicates that the queue is empty. This is to
  182. * avoid cache-line ping-pong between the xmit path and the
  183. * completion path.
  184. * @merge_events: Number of TX merged completion events
  185. * @insert_count: Current insert pointer
  186. * This is the number of buffers that have been added to the
  187. * software ring.
  188. * @write_count: Current write pointer
  189. * This is the number of buffers that have been added to the
  190. * hardware ring.
  191. * @old_read_count: The value of read_count when last checked.
  192. * This is here for performance reasons. The xmit path will
  193. * only get the up-to-date value of read_count if this
  194. * variable indicates that the queue is full. This is to
  195. * avoid cache-line ping-pong between the xmit path and the
  196. * completion path.
  197. * @tso_bursts: Number of times TSO xmit invoked by kernel
  198. * @tso_long_headers: Number of packets with headers too long for standard
  199. * blocks
  200. * @tso_packets: Number of packets via the TSO xmit path
  201. * @pushes: Number of times the TX push feature has been used
  202. * @pio_packets: Number of times the TX PIO feature has been used
  203. * @empty_read_count: If the completion path has seen the queue as empty
  204. * and the transmission path has not yet checked this, the value of
  205. * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
  206. */
  207. struct efx_tx_queue {
  208. /* Members which don't change on the fast path */
  209. struct efx_nic *efx ____cacheline_aligned_in_smp;
  210. unsigned queue;
  211. struct efx_channel *channel;
  212. struct netdev_queue *core_txq;
  213. struct efx_tx_buffer *buffer;
  214. struct efx_buffer *tsoh_page;
  215. struct efx_special_buffer txd;
  216. unsigned int ptr_mask;
  217. void __iomem *piobuf;
  218. unsigned int piobuf_offset;
  219. bool initialised;
  220. /* Members used mainly on the completion path */
  221. unsigned int read_count ____cacheline_aligned_in_smp;
  222. unsigned int old_write_count;
  223. unsigned int merge_events;
  224. /* Members used only on the xmit path */
  225. unsigned int insert_count ____cacheline_aligned_in_smp;
  226. unsigned int write_count;
  227. unsigned int old_read_count;
  228. unsigned int tso_bursts;
  229. unsigned int tso_long_headers;
  230. unsigned int tso_packets;
  231. unsigned int pushes;
  232. unsigned int pio_packets;
  233. /* Statistics to supplement MAC stats */
  234. unsigned long tx_packets;
  235. /* Members shared between paths and sometimes updated */
  236. unsigned int empty_read_count ____cacheline_aligned_in_smp;
  237. #define EFX_EMPTY_COUNT_VALID 0x80000000
  238. atomic_t flush_outstanding;
  239. };
  240. /**
  241. * struct efx_rx_buffer - An Efx RX data buffer
  242. * @dma_addr: DMA base address of the buffer
  243. * @page: The associated page buffer.
  244. * Will be %NULL if the buffer slot is currently free.
  245. * @page_offset: If pending: offset in @page of DMA base address.
  246. * If completed: offset in @page of Ethernet header.
  247. * @len: If pending: length for DMA descriptor.
  248. * If completed: received length, excluding hash prefix.
  249. * @flags: Flags for buffer and packet state. These are only set on the
  250. * first buffer of a scattered packet.
  251. */
  252. struct efx_rx_buffer {
  253. dma_addr_t dma_addr;
  254. struct page *page;
  255. u16 page_offset;
  256. u16 len;
  257. u16 flags;
  258. };
  259. #define EFX_RX_BUF_LAST_IN_PAGE 0x0001
  260. #define EFX_RX_PKT_CSUMMED 0x0002
  261. #define EFX_RX_PKT_DISCARD 0x0004
  262. #define EFX_RX_PKT_TCP 0x0040
  263. #define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
  264. /**
  265. * struct efx_rx_page_state - Page-based rx buffer state
  266. *
  267. * Inserted at the start of every page allocated for receive buffers.
  268. * Used to facilitate sharing dma mappings between recycled rx buffers
  269. * and those passed up to the kernel.
  270. *
  271. * @dma_addr: The dma address of this page.
  272. */
  273. struct efx_rx_page_state {
  274. dma_addr_t dma_addr;
  275. unsigned int __pad[0] ____cacheline_aligned;
  276. };
  277. /**
  278. * struct efx_rx_queue - An Efx RX queue
  279. * @efx: The associated Efx NIC
  280. * @core_index: Index of network core RX queue. Will be >= 0 iff this
  281. * is associated with a real RX queue.
  282. * @buffer: The software buffer ring
  283. * @rxd: The hardware descriptor ring
  284. * @ptr_mask: The size of the ring minus 1.
  285. * @refill_enabled: Enable refill whenever fill level is low
  286. * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
  287. * @rxq_flush_pending.
  288. * @added_count: Number of buffers added to the receive queue.
  289. * @notified_count: Number of buffers given to NIC (<= @added_count).
  290. * @removed_count: Number of buffers removed from the receive queue.
  291. * @scatter_n: Used by NIC specific receive code.
  292. * @scatter_len: Used by NIC specific receive code.
  293. * @page_ring: The ring to store DMA mapped pages for reuse.
  294. * @page_add: Counter to calculate the write pointer for the recycle ring.
  295. * @page_remove: Counter to calculate the read pointer for the recycle ring.
  296. * @page_recycle_count: The number of pages that have been recycled.
  297. * @page_recycle_failed: The number of pages that couldn't be recycled because
  298. * the kernel still held a reference to them.
  299. * @page_recycle_full: The number of pages that were released because the
  300. * recycle ring was full.
  301. * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
  302. * @max_fill: RX descriptor maximum fill level (<= ring size)
  303. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  304. * (<= @max_fill)
  305. * @min_fill: RX descriptor minimum non-zero fill level.
  306. * This records the minimum fill level observed when a ring
  307. * refill was triggered.
  308. * @recycle_count: RX buffer recycle counter.
  309. * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
  310. */
  311. struct efx_rx_queue {
  312. struct efx_nic *efx;
  313. int core_index;
  314. struct efx_rx_buffer *buffer;
  315. struct efx_special_buffer rxd;
  316. unsigned int ptr_mask;
  317. bool refill_enabled;
  318. bool flush_pending;
  319. unsigned int added_count;
  320. unsigned int notified_count;
  321. unsigned int removed_count;
  322. unsigned int scatter_n;
  323. unsigned int scatter_len;
  324. struct page **page_ring;
  325. unsigned int page_add;
  326. unsigned int page_remove;
  327. unsigned int page_recycle_count;
  328. unsigned int page_recycle_failed;
  329. unsigned int page_recycle_full;
  330. unsigned int page_ptr_mask;
  331. unsigned int max_fill;
  332. unsigned int fast_fill_trigger;
  333. unsigned int min_fill;
  334. unsigned int min_overfill;
  335. unsigned int recycle_count;
  336. struct timer_list slow_fill;
  337. unsigned int slow_fill_count;
  338. /* Statistics to supplement MAC stats */
  339. unsigned long rx_packets;
  340. };
  341. enum efx_sync_events_state {
  342. SYNC_EVENTS_DISABLED = 0,
  343. SYNC_EVENTS_QUIESCENT,
  344. SYNC_EVENTS_REQUESTED,
  345. SYNC_EVENTS_VALID,
  346. };
  347. /**
  348. * struct efx_channel - An Efx channel
  349. *
  350. * A channel comprises an event queue, at least one TX queue, at least
  351. * one RX queue, and an associated tasklet for processing the event
  352. * queue.
  353. *
  354. * @efx: Associated Efx NIC
  355. * @channel: Channel instance number
  356. * @type: Channel type definition
  357. * @eventq_init: Event queue initialised flag
  358. * @enabled: Channel enabled indicator
  359. * @irq: IRQ number (MSI and MSI-X only)
  360. * @irq_moderation: IRQ moderation value (in hardware ticks)
  361. * @napi_dev: Net device used with NAPI
  362. * @napi_str: NAPI control structure
  363. * @state: state for NAPI vs busy polling
  364. * @state_lock: lock protecting @state
  365. * @eventq: Event queue buffer
  366. * @eventq_mask: Event queue pointer mask
  367. * @eventq_read_ptr: Event queue read pointer
  368. * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
  369. * @irq_count: Number of IRQs since last adaptive moderation decision
  370. * @irq_mod_score: IRQ moderation score
  371. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  372. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  373. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  374. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  375. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  376. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  377. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  378. * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
  379. * lack of descriptors
  380. * @n_rx_merge_events: Number of RX merged completion events
  381. * @n_rx_merge_packets: Number of RX packets completed by merged events
  382. * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
  383. * __efx_rx_packet(), or zero if there is none
  384. * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
  385. * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
  386. * @rx_queue: RX queue for this channel
  387. * @tx_queue: TX queues for this channel
  388. * @sync_events_state: Current state of sync events on this channel
  389. * @sync_timestamp_major: Major part of the last ptp sync event
  390. * @sync_timestamp_minor: Minor part of the last ptp sync event
  391. */
  392. struct efx_channel {
  393. struct efx_nic *efx;
  394. int channel;
  395. const struct efx_channel_type *type;
  396. bool eventq_init;
  397. bool enabled;
  398. int irq;
  399. unsigned int irq_moderation;
  400. struct net_device *napi_dev;
  401. struct napi_struct napi_str;
  402. #ifdef CONFIG_NET_RX_BUSY_POLL
  403. unsigned int state;
  404. spinlock_t state_lock;
  405. #define EFX_CHANNEL_STATE_IDLE 0
  406. #define EFX_CHANNEL_STATE_NAPI (1 << 0) /* NAPI owns this channel */
  407. #define EFX_CHANNEL_STATE_POLL (1 << 1) /* poll owns this channel */
  408. #define EFX_CHANNEL_STATE_DISABLED (1 << 2) /* channel is disabled */
  409. #define EFX_CHANNEL_STATE_NAPI_YIELD (1 << 3) /* NAPI yielded this channel */
  410. #define EFX_CHANNEL_STATE_POLL_YIELD (1 << 4) /* poll yielded this channel */
  411. #define EFX_CHANNEL_OWNED \
  412. (EFX_CHANNEL_STATE_NAPI | EFX_CHANNEL_STATE_POLL)
  413. #define EFX_CHANNEL_LOCKED \
  414. (EFX_CHANNEL_OWNED | EFX_CHANNEL_STATE_DISABLED)
  415. #define EFX_CHANNEL_USER_PEND \
  416. (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_POLL_YIELD)
  417. #endif /* CONFIG_NET_RX_BUSY_POLL */
  418. struct efx_special_buffer eventq;
  419. unsigned int eventq_mask;
  420. unsigned int eventq_read_ptr;
  421. int event_test_cpu;
  422. unsigned int irq_count;
  423. unsigned int irq_mod_score;
  424. #ifdef CONFIG_RFS_ACCEL
  425. unsigned int rfs_filters_added;
  426. #endif
  427. unsigned n_rx_tobe_disc;
  428. unsigned n_rx_ip_hdr_chksum_err;
  429. unsigned n_rx_tcp_udp_chksum_err;
  430. unsigned n_rx_mcast_mismatch;
  431. unsigned n_rx_frm_trunc;
  432. unsigned n_rx_overlength;
  433. unsigned n_skbuff_leaks;
  434. unsigned int n_rx_nodesc_trunc;
  435. unsigned int n_rx_merge_events;
  436. unsigned int n_rx_merge_packets;
  437. unsigned int rx_pkt_n_frags;
  438. unsigned int rx_pkt_index;
  439. struct efx_rx_queue rx_queue;
  440. struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
  441. enum efx_sync_events_state sync_events_state;
  442. u32 sync_timestamp_major;
  443. u32 sync_timestamp_minor;
  444. };
  445. #ifdef CONFIG_NET_RX_BUSY_POLL
  446. static inline void efx_channel_init_lock(struct efx_channel *channel)
  447. {
  448. spin_lock_init(&channel->state_lock);
  449. }
  450. /* Called from the device poll routine to get ownership of a channel. */
  451. static inline bool efx_channel_lock_napi(struct efx_channel *channel)
  452. {
  453. bool rc = true;
  454. spin_lock_bh(&channel->state_lock);
  455. if (channel->state & EFX_CHANNEL_LOCKED) {
  456. WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
  457. channel->state |= EFX_CHANNEL_STATE_NAPI_YIELD;
  458. rc = false;
  459. } else {
  460. /* we don't care if someone yielded */
  461. channel->state = EFX_CHANNEL_STATE_NAPI;
  462. }
  463. spin_unlock_bh(&channel->state_lock);
  464. return rc;
  465. }
  466. static inline void efx_channel_unlock_napi(struct efx_channel *channel)
  467. {
  468. spin_lock_bh(&channel->state_lock);
  469. WARN_ON(channel->state &
  470. (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_YIELD));
  471. channel->state &= EFX_CHANNEL_STATE_DISABLED;
  472. spin_unlock_bh(&channel->state_lock);
  473. }
  474. /* Called from efx_busy_poll(). */
  475. static inline bool efx_channel_lock_poll(struct efx_channel *channel)
  476. {
  477. bool rc = true;
  478. spin_lock_bh(&channel->state_lock);
  479. if ((channel->state & EFX_CHANNEL_LOCKED)) {
  480. channel->state |= EFX_CHANNEL_STATE_POLL_YIELD;
  481. rc = false;
  482. } else {
  483. /* preserve yield marks */
  484. channel->state |= EFX_CHANNEL_STATE_POLL;
  485. }
  486. spin_unlock_bh(&channel->state_lock);
  487. return rc;
  488. }
  489. /* Returns true if NAPI tried to get the channel while it was locked. */
  490. static inline void efx_channel_unlock_poll(struct efx_channel *channel)
  491. {
  492. spin_lock_bh(&channel->state_lock);
  493. WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
  494. /* will reset state to idle, unless channel is disabled */
  495. channel->state &= EFX_CHANNEL_STATE_DISABLED;
  496. spin_unlock_bh(&channel->state_lock);
  497. }
  498. /* True if a socket is polling, even if it did not get the lock. */
  499. static inline bool efx_channel_busy_polling(struct efx_channel *channel)
  500. {
  501. WARN_ON(!(channel->state & EFX_CHANNEL_OWNED));
  502. return channel->state & EFX_CHANNEL_USER_PEND;
  503. }
  504. static inline void efx_channel_enable(struct efx_channel *channel)
  505. {
  506. spin_lock_bh(&channel->state_lock);
  507. channel->state = EFX_CHANNEL_STATE_IDLE;
  508. spin_unlock_bh(&channel->state_lock);
  509. }
  510. /* False if the channel is currently owned. */
  511. static inline bool efx_channel_disable(struct efx_channel *channel)
  512. {
  513. bool rc = true;
  514. spin_lock_bh(&channel->state_lock);
  515. if (channel->state & EFX_CHANNEL_OWNED)
  516. rc = false;
  517. channel->state |= EFX_CHANNEL_STATE_DISABLED;
  518. spin_unlock_bh(&channel->state_lock);
  519. return rc;
  520. }
  521. #else /* CONFIG_NET_RX_BUSY_POLL */
  522. static inline void efx_channel_init_lock(struct efx_channel *channel)
  523. {
  524. }
  525. static inline bool efx_channel_lock_napi(struct efx_channel *channel)
  526. {
  527. return true;
  528. }
  529. static inline void efx_channel_unlock_napi(struct efx_channel *channel)
  530. {
  531. }
  532. static inline bool efx_channel_lock_poll(struct efx_channel *channel)
  533. {
  534. return false;
  535. }
  536. static inline void efx_channel_unlock_poll(struct efx_channel *channel)
  537. {
  538. }
  539. static inline bool efx_channel_busy_polling(struct efx_channel *channel)
  540. {
  541. return false;
  542. }
  543. static inline void efx_channel_enable(struct efx_channel *channel)
  544. {
  545. }
  546. static inline bool efx_channel_disable(struct efx_channel *channel)
  547. {
  548. return true;
  549. }
  550. #endif /* CONFIG_NET_RX_BUSY_POLL */
  551. /**
  552. * struct efx_msi_context - Context for each MSI
  553. * @efx: The associated NIC
  554. * @index: Index of the channel/IRQ
  555. * @name: Name of the channel/IRQ
  556. *
  557. * Unlike &struct efx_channel, this is never reallocated and is always
  558. * safe for the IRQ handler to access.
  559. */
  560. struct efx_msi_context {
  561. struct efx_nic *efx;
  562. unsigned int index;
  563. char name[IFNAMSIZ + 6];
  564. };
  565. /**
  566. * struct efx_channel_type - distinguishes traffic and extra channels
  567. * @handle_no_channel: Handle failure to allocate an extra channel
  568. * @pre_probe: Set up extra state prior to initialisation
  569. * @post_remove: Tear down extra state after finalisation, if allocated.
  570. * May be called on channels that have not been probed.
  571. * @get_name: Generate the channel's name (used for its IRQ handler)
  572. * @copy: Copy the channel state prior to reallocation. May be %NULL if
  573. * reallocation is not supported.
  574. * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
  575. * @keep_eventq: Flag for whether event queue should be kept initialised
  576. * while the device is stopped
  577. */
  578. struct efx_channel_type {
  579. void (*handle_no_channel)(struct efx_nic *);
  580. int (*pre_probe)(struct efx_channel *);
  581. void (*post_remove)(struct efx_channel *);
  582. void (*get_name)(struct efx_channel *, char *buf, size_t len);
  583. struct efx_channel *(*copy)(const struct efx_channel *);
  584. bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
  585. bool keep_eventq;
  586. };
  587. enum efx_led_mode {
  588. EFX_LED_OFF = 0,
  589. EFX_LED_ON = 1,
  590. EFX_LED_DEFAULT = 2
  591. };
  592. #define STRING_TABLE_LOOKUP(val, member) \
  593. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  594. extern const char *const efx_loopback_mode_names[];
  595. extern const unsigned int efx_loopback_mode_max;
  596. #define LOOPBACK_MODE(efx) \
  597. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  598. extern const char *const efx_reset_type_names[];
  599. extern const unsigned int efx_reset_type_max;
  600. #define RESET_TYPE(type) \
  601. STRING_TABLE_LOOKUP(type, efx_reset_type)
  602. enum efx_int_mode {
  603. /* Be careful if altering to correct macro below */
  604. EFX_INT_MODE_MSIX = 0,
  605. EFX_INT_MODE_MSI = 1,
  606. EFX_INT_MODE_LEGACY = 2,
  607. EFX_INT_MODE_MAX /* Insert any new items before this */
  608. };
  609. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  610. enum nic_state {
  611. STATE_UNINIT = 0, /* device being probed/removed or is frozen */
  612. STATE_READY = 1, /* hardware ready and netdev registered */
  613. STATE_DISABLED = 2, /* device disabled due to hardware errors */
  614. STATE_RECOVERY = 3, /* device recovering from PCI error */
  615. };
  616. /* Forward declaration */
  617. struct efx_nic;
  618. /* Pseudo bit-mask flow control field */
  619. #define EFX_FC_RX FLOW_CTRL_RX
  620. #define EFX_FC_TX FLOW_CTRL_TX
  621. #define EFX_FC_AUTO 4
  622. /**
  623. * struct efx_link_state - Current state of the link
  624. * @up: Link is up
  625. * @fd: Link is full-duplex
  626. * @fc: Actual flow control flags
  627. * @speed: Link speed (Mbps)
  628. */
  629. struct efx_link_state {
  630. bool up;
  631. bool fd;
  632. u8 fc;
  633. unsigned int speed;
  634. };
  635. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  636. const struct efx_link_state *right)
  637. {
  638. return left->up == right->up && left->fd == right->fd &&
  639. left->fc == right->fc && left->speed == right->speed;
  640. }
  641. /**
  642. * struct efx_phy_operations - Efx PHY operations table
  643. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  644. * efx->loopback_modes.
  645. * @init: Initialise PHY
  646. * @fini: Shut down PHY
  647. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  648. * @poll: Update @link_state and report whether it changed.
  649. * Serialised by the mac_lock.
  650. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  651. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  652. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  653. * (only needed where AN bit is set in mmds)
  654. * @test_alive: Test that PHY is 'alive' (online)
  655. * @test_name: Get the name of a PHY-specific test/result
  656. * @run_tests: Run tests and record results as appropriate (offline).
  657. * Flags are the ethtool tests flags.
  658. */
  659. struct efx_phy_operations {
  660. int (*probe) (struct efx_nic *efx);
  661. int (*init) (struct efx_nic *efx);
  662. void (*fini) (struct efx_nic *efx);
  663. void (*remove) (struct efx_nic *efx);
  664. int (*reconfigure) (struct efx_nic *efx);
  665. bool (*poll) (struct efx_nic *efx);
  666. void (*get_settings) (struct efx_nic *efx,
  667. struct ethtool_cmd *ecmd);
  668. int (*set_settings) (struct efx_nic *efx,
  669. struct ethtool_cmd *ecmd);
  670. void (*set_npage_adv) (struct efx_nic *efx, u32);
  671. int (*test_alive) (struct efx_nic *efx);
  672. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  673. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  674. int (*get_module_eeprom) (struct efx_nic *efx,
  675. struct ethtool_eeprom *ee,
  676. u8 *data);
  677. int (*get_module_info) (struct efx_nic *efx,
  678. struct ethtool_modinfo *modinfo);
  679. };
  680. /**
  681. * enum efx_phy_mode - PHY operating mode flags
  682. * @PHY_MODE_NORMAL: on and should pass traffic
  683. * @PHY_MODE_TX_DISABLED: on with TX disabled
  684. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  685. * @PHY_MODE_OFF: switched off through external control
  686. * @PHY_MODE_SPECIAL: on but will not pass traffic
  687. */
  688. enum efx_phy_mode {
  689. PHY_MODE_NORMAL = 0,
  690. PHY_MODE_TX_DISABLED = 1,
  691. PHY_MODE_LOW_POWER = 2,
  692. PHY_MODE_OFF = 4,
  693. PHY_MODE_SPECIAL = 8,
  694. };
  695. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  696. {
  697. return !!(mode & ~PHY_MODE_TX_DISABLED);
  698. }
  699. /**
  700. * struct efx_hw_stat_desc - Description of a hardware statistic
  701. * @name: Name of the statistic as visible through ethtool, or %NULL if
  702. * it should not be exposed
  703. * @dma_width: Width in bits (0 for non-DMA statistics)
  704. * @offset: Offset within stats (ignored for non-DMA statistics)
  705. */
  706. struct efx_hw_stat_desc {
  707. const char *name;
  708. u16 dma_width;
  709. u16 offset;
  710. };
  711. /* Number of bits used in a multicast filter hash address */
  712. #define EFX_MCAST_HASH_BITS 8
  713. /* Number of (single-bit) entries in a multicast filter hash */
  714. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  715. /* An Efx multicast filter hash */
  716. union efx_multicast_hash {
  717. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  718. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  719. };
  720. struct vfdi_status;
  721. /**
  722. * struct efx_nic - an Efx NIC
  723. * @name: Device name (net device name or bus id before net device registered)
  724. * @pci_dev: The PCI device
  725. * @node: List node for maintaning primary/secondary function lists
  726. * @primary: &struct efx_nic instance for the primary function of this
  727. * controller. May be the same structure, and may be %NULL if no
  728. * primary function is bound. Serialised by rtnl_lock.
  729. * @secondary_list: List of &struct efx_nic instances for the secondary PCI
  730. * functions of the controller, if this is for the primary function.
  731. * Serialised by rtnl_lock.
  732. * @type: Controller type attributes
  733. * @legacy_irq: IRQ number
  734. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  735. * Work items do not hold and must not acquire RTNL.
  736. * @workqueue_name: Name of workqueue
  737. * @reset_work: Scheduled reset workitem
  738. * @membase_phys: Memory BAR value as physical address
  739. * @membase: Memory BAR value
  740. * @interrupt_mode: Interrupt mode
  741. * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
  742. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  743. * @irq_rx_moderation: IRQ moderation time for RX event queues
  744. * @msg_enable: Log message enable flags
  745. * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
  746. * @reset_pending: Bitmask for pending resets
  747. * @tx_queue: TX DMA queues
  748. * @rx_queue: RX DMA queues
  749. * @channel: Channels
  750. * @msi_context: Context for each MSI
  751. * @extra_channel_types: Types of extra (non-traffic) channels that
  752. * should be allocated for this NIC
  753. * @rxq_entries: Size of receive queues requested by user.
  754. * @txq_entries: Size of transmit queues requested by user.
  755. * @txq_stop_thresh: TX queue fill level at or above which we stop it.
  756. * @txq_wake_thresh: TX queue fill level at or below which we wake it.
  757. * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
  758. * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
  759. * @sram_lim_qw: Qword address limit of SRAM
  760. * @next_buffer_table: First available buffer table id
  761. * @n_channels: Number of channels in use
  762. * @n_rx_channels: Number of channels used for RX (= number of RX queues)
  763. * @n_tx_channels: Number of channels used for TX
  764. * @rx_ip_align: RX DMA address offset to have IP header aligned in
  765. * in accordance with NET_IP_ALIGN
  766. * @rx_dma_len: Current maximum RX DMA length
  767. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  768. * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
  769. * for use in sk_buff::truesize
  770. * @rx_prefix_size: Size of RX prefix before packet data
  771. * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
  772. * (valid only if @rx_prefix_size != 0; always negative)
  773. * @rx_packet_len_offset: Offset of RX packet length from start of packet data
  774. * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
  775. * @rx_packet_ts_offset: Offset of timestamp from start of packet data
  776. * (valid only if channel->sync_timestamps_enabled; always negative)
  777. * @rx_hash_key: Toeplitz hash key for RSS
  778. * @rx_indir_table: Indirection table for RSS
  779. * @rx_scatter: Scatter mode enabled for receives
  780. * @int_error_count: Number of internal errors seen recently
  781. * @int_error_expire: Time at which error count will be expired
  782. * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
  783. * acknowledge but do nothing else.
  784. * @irq_status: Interrupt status buffer
  785. * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
  786. * @irq_level: IRQ level/index for IRQs not triggered by an event queue
  787. * @selftest_work: Work item for asynchronous self-test
  788. * @mtd_list: List of MTDs attached to the NIC
  789. * @nic_data: Hardware dependent state
  790. * @mcdi: Management-Controller-to-Driver Interface state
  791. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  792. * efx_monitor() and efx_reconfigure_port()
  793. * @port_enabled: Port enabled indicator.
  794. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  795. * efx_mac_work() with kernel interfaces. Safe to read under any
  796. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  797. * be held to modify it.
  798. * @port_initialized: Port initialized?
  799. * @net_dev: Operating system network device. Consider holding the rtnl lock
  800. * @stats_buffer: DMA buffer for statistics
  801. * @phy_type: PHY type
  802. * @phy_op: PHY interface
  803. * @phy_data: PHY private data (including PHY-specific stats)
  804. * @mdio: PHY MDIO interface
  805. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  806. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  807. * @link_advertising: Autonegotiation advertising flags
  808. * @link_state: Current state of the link
  809. * @n_link_state_changes: Number of times the link has changed state
  810. * @unicast_filter: Flag for Falcon-arch simple unicast filter.
  811. * Protected by @mac_lock.
  812. * @multicast_hash: Multicast hash table for Falcon-arch.
  813. * Protected by @mac_lock.
  814. * @wanted_fc: Wanted flow control flags
  815. * @fc_disable: When non-zero flow control is disabled. Typically used to
  816. * ensure that network back pressure doesn't delay dma queue flushes.
  817. * Serialised by the rtnl lock.
  818. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  819. * @loopback_mode: Loopback status
  820. * @loopback_modes: Supported loopback mode bitmask
  821. * @loopback_selftest: Offline self-test private state
  822. * @filter_sem: Filter table rw_semaphore, for freeing the table
  823. * @filter_lock: Filter table lock, for mere content changes
  824. * @filter_state: Architecture-dependent filter table state
  825. * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
  826. * indexed by filter ID
  827. * @rps_expire_index: Next index to check for expiry in @rps_flow_id
  828. * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
  829. * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
  830. * Decremented when the efx_flush_rx_queue() is called.
  831. * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
  832. * completed (either success or failure). Not used when MCDI is used to
  833. * flush receive queues.
  834. * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
  835. * @vf_count: Number of VFs intended to be enabled.
  836. * @vf_init_count: Number of VFs that have been fully initialised.
  837. * @vi_scale: log2 number of vnics per VF.
  838. * @ptp_data: PTP state data
  839. * @vpd_sn: Serial number read from VPD
  840. * @monitor_work: Hardware monitor workitem
  841. * @biu_lock: BIU (bus interface unit) lock
  842. * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
  843. * field is used by efx_test_interrupts() to verify that an
  844. * interrupt has occurred.
  845. * @stats_lock: Statistics update lock. Must be held when calling
  846. * efx_nic_type::{update,start,stop}_stats.
  847. * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
  848. *
  849. * This is stored in the private area of the &struct net_device.
  850. */
  851. struct efx_nic {
  852. /* The following fields should be written very rarely */
  853. char name[IFNAMSIZ];
  854. struct list_head node;
  855. struct efx_nic *primary;
  856. struct list_head secondary_list;
  857. struct pci_dev *pci_dev;
  858. unsigned int port_num;
  859. const struct efx_nic_type *type;
  860. int legacy_irq;
  861. bool eeh_disabled_legacy_irq;
  862. struct workqueue_struct *workqueue;
  863. char workqueue_name[16];
  864. struct work_struct reset_work;
  865. resource_size_t membase_phys;
  866. void __iomem *membase;
  867. enum efx_int_mode interrupt_mode;
  868. unsigned int timer_quantum_ns;
  869. bool irq_rx_adaptive;
  870. unsigned int irq_rx_moderation;
  871. u32 msg_enable;
  872. enum nic_state state;
  873. unsigned long reset_pending;
  874. struct efx_channel *channel[EFX_MAX_CHANNELS];
  875. struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
  876. const struct efx_channel_type *
  877. extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
  878. unsigned rxq_entries;
  879. unsigned txq_entries;
  880. unsigned int txq_stop_thresh;
  881. unsigned int txq_wake_thresh;
  882. unsigned tx_dc_base;
  883. unsigned rx_dc_base;
  884. unsigned sram_lim_qw;
  885. unsigned next_buffer_table;
  886. unsigned int max_channels;
  887. unsigned n_channels;
  888. unsigned n_rx_channels;
  889. unsigned rss_spread;
  890. unsigned tx_channel_offset;
  891. unsigned n_tx_channels;
  892. unsigned int rx_ip_align;
  893. unsigned int rx_dma_len;
  894. unsigned int rx_buffer_order;
  895. unsigned int rx_buffer_truesize;
  896. unsigned int rx_page_buf_step;
  897. unsigned int rx_bufs_per_page;
  898. unsigned int rx_pages_per_batch;
  899. unsigned int rx_prefix_size;
  900. int rx_packet_hash_offset;
  901. int rx_packet_len_offset;
  902. int rx_packet_ts_offset;
  903. u8 rx_hash_key[40];
  904. u32 rx_indir_table[128];
  905. bool rx_scatter;
  906. unsigned int_error_count;
  907. unsigned long int_error_expire;
  908. bool irq_soft_enabled;
  909. struct efx_buffer irq_status;
  910. unsigned irq_zero_count;
  911. unsigned irq_level;
  912. struct delayed_work selftest_work;
  913. #ifdef CONFIG_SFC_MTD
  914. struct list_head mtd_list;
  915. #endif
  916. void *nic_data;
  917. struct efx_mcdi_data *mcdi;
  918. struct mutex mac_lock;
  919. struct work_struct mac_work;
  920. bool port_enabled;
  921. bool mc_bist_for_other_fn;
  922. bool port_initialized;
  923. struct net_device *net_dev;
  924. struct efx_buffer stats_buffer;
  925. u64 rx_nodesc_drops_total;
  926. u64 rx_nodesc_drops_while_down;
  927. bool rx_nodesc_drops_prev_state;
  928. unsigned int phy_type;
  929. const struct efx_phy_operations *phy_op;
  930. void *phy_data;
  931. struct mdio_if_info mdio;
  932. unsigned int mdio_bus;
  933. enum efx_phy_mode phy_mode;
  934. u32 link_advertising;
  935. struct efx_link_state link_state;
  936. unsigned int n_link_state_changes;
  937. bool unicast_filter;
  938. union efx_multicast_hash multicast_hash;
  939. u8 wanted_fc;
  940. unsigned fc_disable;
  941. atomic_t rx_reset;
  942. enum efx_loopback_mode loopback_mode;
  943. u64 loopback_modes;
  944. void *loopback_selftest;
  945. struct rw_semaphore filter_sem;
  946. spinlock_t filter_lock;
  947. void *filter_state;
  948. #ifdef CONFIG_RFS_ACCEL
  949. u32 *rps_flow_id;
  950. unsigned int rps_expire_index;
  951. #endif
  952. atomic_t active_queues;
  953. atomic_t rxq_flush_pending;
  954. atomic_t rxq_flush_outstanding;
  955. wait_queue_head_t flush_wq;
  956. #ifdef CONFIG_SFC_SRIOV
  957. unsigned vf_count;
  958. unsigned vf_init_count;
  959. unsigned vi_scale;
  960. #endif
  961. struct efx_ptp_data *ptp_data;
  962. char *vpd_sn;
  963. /* The following fields may be written more often */
  964. struct delayed_work monitor_work ____cacheline_aligned_in_smp;
  965. spinlock_t biu_lock;
  966. int last_irq_cpu;
  967. spinlock_t stats_lock;
  968. atomic_t n_rx_noskb_drops;
  969. };
  970. static inline int efx_dev_registered(struct efx_nic *efx)
  971. {
  972. return efx->net_dev->reg_state == NETREG_REGISTERED;
  973. }
  974. static inline unsigned int efx_port_num(struct efx_nic *efx)
  975. {
  976. return efx->port_num;
  977. }
  978. struct efx_mtd_partition {
  979. struct list_head node;
  980. struct mtd_info mtd;
  981. const char *dev_type_name;
  982. const char *type_name;
  983. char name[IFNAMSIZ + 20];
  984. };
  985. /**
  986. * struct efx_nic_type - Efx device type definition
  987. * @mem_bar: Get the memory BAR
  988. * @mem_map_size: Get memory BAR mapped size
  989. * @probe: Probe the controller
  990. * @remove: Free resources allocated by probe()
  991. * @init: Initialise the controller
  992. * @dimension_resources: Dimension controller resources (buffer table,
  993. * and VIs once the available interrupt resources are clear)
  994. * @fini: Shut down the controller
  995. * @monitor: Periodic function for polling link state and hardware monitor
  996. * @map_reset_reason: Map ethtool reset reason to a reset method
  997. * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
  998. * @reset: Reset the controller hardware and possibly the PHY. This will
  999. * be called while the controller is uninitialised.
  1000. * @probe_port: Probe the MAC and PHY
  1001. * @remove_port: Free resources allocated by probe_port()
  1002. * @handle_global_event: Handle a "global" event (may be %NULL)
  1003. * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
  1004. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  1005. * (for Falcon architecture)
  1006. * @finish_flush: Clean up after flushing the DMA queues (for Falcon
  1007. * architecture)
  1008. * @prepare_flr: Prepare for an FLR
  1009. * @finish_flr: Clean up after an FLR
  1010. * @describe_stats: Describe statistics for ethtool
  1011. * @update_stats: Update statistics not provided by event handling.
  1012. * Either argument may be %NULL.
  1013. * @start_stats: Start the regular fetching of statistics
  1014. * @pull_stats: Pull stats from the NIC and wait until they arrive.
  1015. * @stop_stats: Stop the regular fetching of statistics
  1016. * @set_id_led: Set state of identifying LED or revert to automatic function
  1017. * @push_irq_moderation: Apply interrupt moderation value
  1018. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  1019. * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
  1020. * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
  1021. * to the hardware. Serialised by the mac_lock.
  1022. * @check_mac_fault: Check MAC fault state. True if fault present.
  1023. * @get_wol: Get WoL configuration from driver state
  1024. * @set_wol: Push WoL configuration to the NIC
  1025. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  1026. * @test_chip: Test registers. May use efx_farch_test_registers(), and is
  1027. * expected to reset the NIC.
  1028. * @test_nvram: Test validity of NVRAM contents
  1029. * @mcdi_request: Send an MCDI request with the given header and SDU.
  1030. * The SDU length may be any value from 0 up to the protocol-
  1031. * defined maximum, but its buffer will be padded to a multiple
  1032. * of 4 bytes.
  1033. * @mcdi_poll_response: Test whether an MCDI response is available.
  1034. * @mcdi_read_response: Read the MCDI response PDU. The offset will
  1035. * be a multiple of 4. The length may not be, but the buffer
  1036. * will be padded so it is safe to round up.
  1037. * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
  1038. * return an appropriate error code for aborting any current
  1039. * request; otherwise return 0.
  1040. * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
  1041. * be separately enabled after this.
  1042. * @irq_test_generate: Generate a test IRQ
  1043. * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
  1044. * queue must be separately disabled before this.
  1045. * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
  1046. * a pointer to the &struct efx_msi_context for the channel.
  1047. * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
  1048. * is a pointer to the &struct efx_nic.
  1049. * @tx_probe: Allocate resources for TX queue
  1050. * @tx_init: Initialise TX queue on the NIC
  1051. * @tx_remove: Free resources for TX queue
  1052. * @tx_write: Write TX descriptors and doorbell
  1053. * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
  1054. * @rx_probe: Allocate resources for RX queue
  1055. * @rx_init: Initialise RX queue on the NIC
  1056. * @rx_remove: Free resources for RX queue
  1057. * @rx_write: Write RX descriptors and doorbell
  1058. * @rx_defer_refill: Generate a refill reminder event
  1059. * @ev_probe: Allocate resources for event queue
  1060. * @ev_init: Initialise event queue on the NIC
  1061. * @ev_fini: Deinitialise event queue on the NIC
  1062. * @ev_remove: Free resources for event queue
  1063. * @ev_process: Process events for a queue, up to the given NAPI quota
  1064. * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
  1065. * @ev_test_generate: Generate a test event
  1066. * @filter_table_probe: Probe filter capabilities and set up filter software state
  1067. * @filter_table_restore: Restore filters removed from hardware
  1068. * @filter_table_remove: Remove filters from hardware and tear down software state
  1069. * @filter_update_rx_scatter: Update filters after change to rx scatter setting
  1070. * @filter_insert: add or replace a filter
  1071. * @filter_remove_safe: remove a filter by ID, carefully
  1072. * @filter_get_safe: retrieve a filter by ID, carefully
  1073. * @filter_clear_rx: Remove all RX filters whose priority is less than or
  1074. * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
  1075. * @filter_count_rx_used: Get the number of filters in use at a given priority
  1076. * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
  1077. * @filter_get_rx_ids: Get list of RX filters at a given priority
  1078. * @filter_rfs_insert: Add or replace a filter for RFS. This must be
  1079. * atomic. The hardware change may be asynchronous but should
  1080. * not be delayed for long. It may fail if this can't be done
  1081. * atomically.
  1082. * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
  1083. * This must check whether the specified table entry is used by RFS
  1084. * and that rps_may_expire_flow() returns true for it.
  1085. * @mtd_probe: Probe and add MTD partitions associated with this net device,
  1086. * using efx_mtd_add()
  1087. * @mtd_rename: Set an MTD partition name using the net device name
  1088. * @mtd_read: Read from an MTD partition
  1089. * @mtd_erase: Erase part of an MTD partition
  1090. * @mtd_write: Write to an MTD partition
  1091. * @mtd_sync: Wait for write-back to complete on MTD partition. This
  1092. * also notifies the driver that a writer has finished using this
  1093. * partition.
  1094. * @ptp_write_host_time: Send host time to MC as part of sync protocol
  1095. * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
  1096. * timestamping, possibly only temporarily for the purposes of a reset.
  1097. * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
  1098. * and tx_type will already have been validated but this operation
  1099. * must validate and update rx_filter.
  1100. * @set_mac_address: Set the MAC address of the device
  1101. * @revision: Hardware architecture revision
  1102. * @txd_ptr_tbl_base: TX descriptor ring base address
  1103. * @rxd_ptr_tbl_base: RX descriptor ring base address
  1104. * @buf_tbl_base: Buffer table base address
  1105. * @evq_ptr_tbl_base: Event queue pointer table base address
  1106. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  1107. * @max_dma_mask: Maximum possible DMA mask
  1108. * @rx_prefix_size: Size of RX prefix before packet data
  1109. * @rx_hash_offset: Offset of RX flow hash within prefix
  1110. * @rx_ts_offset: Offset of timestamp within prefix
  1111. * @rx_buffer_padding: Size of padding at end of RX packet
  1112. * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
  1113. * @always_rx_scatter: NIC will always scatter packets to multiple buffers
  1114. * @max_interrupt_mode: Highest capability interrupt mode supported
  1115. * from &enum efx_init_mode.
  1116. * @timer_period_max: Maximum period of interrupt timer (in ticks)
  1117. * @offload_features: net_device feature flags for protocol offload
  1118. * features implemented in hardware
  1119. * @mcdi_max_ver: Maximum MCDI version supported
  1120. * @hwtstamp_filters: Mask of hardware timestamp filter types supported
  1121. */
  1122. struct efx_nic_type {
  1123. bool is_vf;
  1124. unsigned int mem_bar;
  1125. unsigned int (*mem_map_size)(struct efx_nic *efx);
  1126. int (*probe)(struct efx_nic *efx);
  1127. void (*remove)(struct efx_nic *efx);
  1128. int (*init)(struct efx_nic *efx);
  1129. int (*dimension_resources)(struct efx_nic *efx);
  1130. void (*fini)(struct efx_nic *efx);
  1131. void (*monitor)(struct efx_nic *efx);
  1132. enum reset_type (*map_reset_reason)(enum reset_type reason);
  1133. int (*map_reset_flags)(u32 *flags);
  1134. int (*reset)(struct efx_nic *efx, enum reset_type method);
  1135. int (*probe_port)(struct efx_nic *efx);
  1136. void (*remove_port)(struct efx_nic *efx);
  1137. bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
  1138. int (*fini_dmaq)(struct efx_nic *efx);
  1139. void (*prepare_flush)(struct efx_nic *efx);
  1140. void (*finish_flush)(struct efx_nic *efx);
  1141. void (*prepare_flr)(struct efx_nic *efx);
  1142. void (*finish_flr)(struct efx_nic *efx);
  1143. size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
  1144. size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
  1145. struct rtnl_link_stats64 *core_stats);
  1146. void (*start_stats)(struct efx_nic *efx);
  1147. void (*pull_stats)(struct efx_nic *efx);
  1148. void (*stop_stats)(struct efx_nic *efx);
  1149. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  1150. void (*push_irq_moderation)(struct efx_channel *channel);
  1151. int (*reconfigure_port)(struct efx_nic *efx);
  1152. void (*prepare_enable_fc_tx)(struct efx_nic *efx);
  1153. int (*reconfigure_mac)(struct efx_nic *efx);
  1154. bool (*check_mac_fault)(struct efx_nic *efx);
  1155. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  1156. int (*set_wol)(struct efx_nic *efx, u32 type);
  1157. void (*resume_wol)(struct efx_nic *efx);
  1158. int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
  1159. int (*test_nvram)(struct efx_nic *efx);
  1160. void (*mcdi_request)(struct efx_nic *efx,
  1161. const efx_dword_t *hdr, size_t hdr_len,
  1162. const efx_dword_t *sdu, size_t sdu_len);
  1163. bool (*mcdi_poll_response)(struct efx_nic *efx);
  1164. void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
  1165. size_t pdu_offset, size_t pdu_len);
  1166. int (*mcdi_poll_reboot)(struct efx_nic *efx);
  1167. void (*irq_enable_master)(struct efx_nic *efx);
  1168. void (*irq_test_generate)(struct efx_nic *efx);
  1169. void (*irq_disable_non_ev)(struct efx_nic *efx);
  1170. irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
  1171. irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
  1172. int (*tx_probe)(struct efx_tx_queue *tx_queue);
  1173. void (*tx_init)(struct efx_tx_queue *tx_queue);
  1174. void (*tx_remove)(struct efx_tx_queue *tx_queue);
  1175. void (*tx_write)(struct efx_tx_queue *tx_queue);
  1176. int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
  1177. const u32 *rx_indir_table);
  1178. int (*rx_probe)(struct efx_rx_queue *rx_queue);
  1179. void (*rx_init)(struct efx_rx_queue *rx_queue);
  1180. void (*rx_remove)(struct efx_rx_queue *rx_queue);
  1181. void (*rx_write)(struct efx_rx_queue *rx_queue);
  1182. void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
  1183. int (*ev_probe)(struct efx_channel *channel);
  1184. int (*ev_init)(struct efx_channel *channel);
  1185. void (*ev_fini)(struct efx_channel *channel);
  1186. void (*ev_remove)(struct efx_channel *channel);
  1187. int (*ev_process)(struct efx_channel *channel, int quota);
  1188. void (*ev_read_ack)(struct efx_channel *channel);
  1189. void (*ev_test_generate)(struct efx_channel *channel);
  1190. int (*filter_table_probe)(struct efx_nic *efx);
  1191. void (*filter_table_restore)(struct efx_nic *efx);
  1192. void (*filter_table_remove)(struct efx_nic *efx);
  1193. void (*filter_update_rx_scatter)(struct efx_nic *efx);
  1194. s32 (*filter_insert)(struct efx_nic *efx,
  1195. struct efx_filter_spec *spec, bool replace);
  1196. int (*filter_remove_safe)(struct efx_nic *efx,
  1197. enum efx_filter_priority priority,
  1198. u32 filter_id);
  1199. int (*filter_get_safe)(struct efx_nic *efx,
  1200. enum efx_filter_priority priority,
  1201. u32 filter_id, struct efx_filter_spec *);
  1202. int (*filter_clear_rx)(struct efx_nic *efx,
  1203. enum efx_filter_priority priority);
  1204. u32 (*filter_count_rx_used)(struct efx_nic *efx,
  1205. enum efx_filter_priority priority);
  1206. u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
  1207. s32 (*filter_get_rx_ids)(struct efx_nic *efx,
  1208. enum efx_filter_priority priority,
  1209. u32 *buf, u32 size);
  1210. #ifdef CONFIG_RFS_ACCEL
  1211. s32 (*filter_rfs_insert)(struct efx_nic *efx,
  1212. struct efx_filter_spec *spec);
  1213. bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
  1214. unsigned int index);
  1215. #endif
  1216. #ifdef CONFIG_SFC_MTD
  1217. int (*mtd_probe)(struct efx_nic *efx);
  1218. void (*mtd_rename)(struct efx_mtd_partition *part);
  1219. int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
  1220. size_t *retlen, u8 *buffer);
  1221. int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
  1222. int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
  1223. size_t *retlen, const u8 *buffer);
  1224. int (*mtd_sync)(struct mtd_info *mtd);
  1225. #endif
  1226. void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
  1227. int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
  1228. int (*ptp_set_ts_config)(struct efx_nic *efx,
  1229. struct hwtstamp_config *init);
  1230. int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
  1231. int (*sriov_init)(struct efx_nic *efx);
  1232. void (*sriov_fini)(struct efx_nic *efx);
  1233. bool (*sriov_wanted)(struct efx_nic *efx);
  1234. void (*sriov_reset)(struct efx_nic *efx);
  1235. void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
  1236. int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
  1237. int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
  1238. u8 qos);
  1239. int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
  1240. bool spoofchk);
  1241. int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
  1242. struct ifla_vf_info *ivi);
  1243. int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
  1244. int link_state);
  1245. int (*sriov_get_phys_port_id)(struct efx_nic *efx,
  1246. struct netdev_phys_item_id *ppid);
  1247. int (*vswitching_probe)(struct efx_nic *efx);
  1248. int (*vswitching_restore)(struct efx_nic *efx);
  1249. void (*vswitching_remove)(struct efx_nic *efx);
  1250. int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
  1251. int (*set_mac_address)(struct efx_nic *efx);
  1252. int revision;
  1253. unsigned int txd_ptr_tbl_base;
  1254. unsigned int rxd_ptr_tbl_base;
  1255. unsigned int buf_tbl_base;
  1256. unsigned int evq_ptr_tbl_base;
  1257. unsigned int evq_rptr_tbl_base;
  1258. u64 max_dma_mask;
  1259. unsigned int rx_prefix_size;
  1260. unsigned int rx_hash_offset;
  1261. unsigned int rx_ts_offset;
  1262. unsigned int rx_buffer_padding;
  1263. bool can_rx_scatter;
  1264. bool always_rx_scatter;
  1265. unsigned int max_interrupt_mode;
  1266. unsigned int timer_period_max;
  1267. netdev_features_t offload_features;
  1268. int mcdi_max_ver;
  1269. unsigned int max_rx_ip_filters;
  1270. u32 hwtstamp_filters;
  1271. };
  1272. /**************************************************************************
  1273. *
  1274. * Prototypes and inline functions
  1275. *
  1276. *************************************************************************/
  1277. static inline struct efx_channel *
  1278. efx_get_channel(struct efx_nic *efx, unsigned index)
  1279. {
  1280. EFX_BUG_ON_PARANOID(index >= efx->n_channels);
  1281. return efx->channel[index];
  1282. }
  1283. /* Iterate over all used channels */
  1284. #define efx_for_each_channel(_channel, _efx) \
  1285. for (_channel = (_efx)->channel[0]; \
  1286. _channel; \
  1287. _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
  1288. (_efx)->channel[_channel->channel + 1] : NULL)
  1289. /* Iterate over all used channels in reverse */
  1290. #define efx_for_each_channel_rev(_channel, _efx) \
  1291. for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
  1292. _channel; \
  1293. _channel = _channel->channel ? \
  1294. (_efx)->channel[_channel->channel - 1] : NULL)
  1295. static inline struct efx_tx_queue *
  1296. efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
  1297. {
  1298. EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
  1299. type >= EFX_TXQ_TYPES);
  1300. return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
  1301. }
  1302. static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
  1303. {
  1304. return channel->channel - channel->efx->tx_channel_offset <
  1305. channel->efx->n_tx_channels;
  1306. }
  1307. static inline struct efx_tx_queue *
  1308. efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
  1309. {
  1310. EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
  1311. type >= EFX_TXQ_TYPES);
  1312. return &channel->tx_queue[type];
  1313. }
  1314. static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
  1315. {
  1316. return !(tx_queue->efx->net_dev->num_tc < 2 &&
  1317. tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
  1318. }
  1319. /* Iterate over all TX queues belonging to a channel */
  1320. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  1321. if (!efx_channel_has_tx_queues(_channel)) \
  1322. ; \
  1323. else \
  1324. for (_tx_queue = (_channel)->tx_queue; \
  1325. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
  1326. efx_tx_queue_used(_tx_queue); \
  1327. _tx_queue++)
  1328. /* Iterate over all possible TX queues belonging to a channel */
  1329. #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
  1330. if (!efx_channel_has_tx_queues(_channel)) \
  1331. ; \
  1332. else \
  1333. for (_tx_queue = (_channel)->tx_queue; \
  1334. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
  1335. _tx_queue++)
  1336. static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
  1337. {
  1338. return channel->rx_queue.core_index >= 0;
  1339. }
  1340. static inline struct efx_rx_queue *
  1341. efx_channel_get_rx_queue(struct efx_channel *channel)
  1342. {
  1343. EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
  1344. return &channel->rx_queue;
  1345. }
  1346. /* Iterate over all RX queues belonging to a channel */
  1347. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  1348. if (!efx_channel_has_rx_queue(_channel)) \
  1349. ; \
  1350. else \
  1351. for (_rx_queue = &(_channel)->rx_queue; \
  1352. _rx_queue; \
  1353. _rx_queue = NULL)
  1354. static inline struct efx_channel *
  1355. efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
  1356. {
  1357. return container_of(rx_queue, struct efx_channel, rx_queue);
  1358. }
  1359. static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
  1360. {
  1361. return efx_rx_queue_channel(rx_queue)->channel;
  1362. }
  1363. /* Returns a pointer to the specified receive buffer in the RX
  1364. * descriptor queue.
  1365. */
  1366. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  1367. unsigned int index)
  1368. {
  1369. return &rx_queue->buffer[index];
  1370. }
  1371. /**
  1372. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  1373. *
  1374. * This calculates the maximum frame length that will be used for a
  1375. * given MTU. The frame length will be equal to the MTU plus a
  1376. * constant amount of header space and padding. This is the quantity
  1377. * that the net driver will program into the MAC as the maximum frame
  1378. * length.
  1379. *
  1380. * The 10G MAC requires 8-byte alignment on the frame
  1381. * length, so we round up to the nearest 8.
  1382. *
  1383. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  1384. * XGMII cycle). If the frame length reaches the maximum value in the
  1385. * same cycle, the XMAC can miss the IPG altogether. We work around
  1386. * this by adding a further 16 bytes.
  1387. */
  1388. #define EFX_MAX_FRAME_LEN(mtu) \
  1389. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
  1390. static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
  1391. {
  1392. return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
  1393. }
  1394. static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
  1395. {
  1396. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1397. }
  1398. #endif /* EFX_NET_DRIVER_H */