phy.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238
  1. /* Intel PRO/1000 Linux driver
  2. * Copyright(c) 1999 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * Linux NICS <linux.nics@intel.com>
  18. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. */
  21. #include "e1000.h"
  22. static s32 e1000_wait_autoneg(struct e1000_hw *hw);
  23. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  24. u16 *data, bool read, bool page_set);
  25. static u32 e1000_get_phy_addr_for_hv_page(u32 page);
  26. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  27. u16 *data, bool read);
  28. /* Cable length tables */
  29. static const u16 e1000_m88_cable_length_table[] = {
  30. 0, 50, 80, 110, 140, 140, E1000_CABLE_LENGTH_UNDEFINED
  31. };
  32. #define M88E1000_CABLE_LENGTH_TABLE_SIZE \
  33. ARRAY_SIZE(e1000_m88_cable_length_table)
  34. static const u16 e1000_igp_2_cable_length_table[] = {
  35. 0, 0, 0, 0, 0, 0, 0, 0, 3, 5, 8, 11, 13, 16, 18, 21, 0, 0, 0, 3,
  36. 6, 10, 13, 16, 19, 23, 26, 29, 32, 35, 38, 41, 6, 10, 14, 18, 22,
  37. 26, 30, 33, 37, 41, 44, 48, 51, 54, 58, 61, 21, 26, 31, 35, 40,
  38. 44, 49, 53, 57, 61, 65, 68, 72, 75, 79, 82, 40, 45, 51, 56, 61,
  39. 66, 70, 75, 79, 83, 87, 91, 94, 98, 101, 104, 60, 66, 72, 77, 82,
  40. 87, 92, 96, 100, 104, 108, 111, 114, 117, 119, 121, 83, 89, 95,
  41. 100, 105, 109, 113, 116, 119, 122, 124, 104, 109, 114, 118, 121,
  42. 124
  43. };
  44. #define IGP02E1000_CABLE_LENGTH_TABLE_SIZE \
  45. ARRAY_SIZE(e1000_igp_2_cable_length_table)
  46. /**
  47. * e1000e_check_reset_block_generic - Check if PHY reset is blocked
  48. * @hw: pointer to the HW structure
  49. *
  50. * Read the PHY management control register and check whether a PHY reset
  51. * is blocked. If a reset is not blocked return 0, otherwise
  52. * return E1000_BLK_PHY_RESET (12).
  53. **/
  54. s32 e1000e_check_reset_block_generic(struct e1000_hw *hw)
  55. {
  56. u32 manc;
  57. manc = er32(MANC);
  58. return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ? E1000_BLK_PHY_RESET : 0;
  59. }
  60. /**
  61. * e1000e_get_phy_id - Retrieve the PHY ID and revision
  62. * @hw: pointer to the HW structure
  63. *
  64. * Reads the PHY registers and stores the PHY ID and possibly the PHY
  65. * revision in the hardware structure.
  66. **/
  67. s32 e1000e_get_phy_id(struct e1000_hw *hw)
  68. {
  69. struct e1000_phy_info *phy = &hw->phy;
  70. s32 ret_val = 0;
  71. u16 phy_id;
  72. u16 retry_count = 0;
  73. if (!phy->ops.read_reg)
  74. return 0;
  75. while (retry_count < 2) {
  76. ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id);
  77. if (ret_val)
  78. return ret_val;
  79. phy->id = (u32)(phy_id << 16);
  80. usleep_range(20, 40);
  81. ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id);
  82. if (ret_val)
  83. return ret_val;
  84. phy->id |= (u32)(phy_id & PHY_REVISION_MASK);
  85. phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
  86. if (phy->id != 0 && phy->id != PHY_REVISION_MASK)
  87. return 0;
  88. retry_count++;
  89. }
  90. return 0;
  91. }
  92. /**
  93. * e1000e_phy_reset_dsp - Reset PHY DSP
  94. * @hw: pointer to the HW structure
  95. *
  96. * Reset the digital signal processor.
  97. **/
  98. s32 e1000e_phy_reset_dsp(struct e1000_hw *hw)
  99. {
  100. s32 ret_val;
  101. ret_val = e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0xC1);
  102. if (ret_val)
  103. return ret_val;
  104. return e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0);
  105. }
  106. /**
  107. * e1000e_read_phy_reg_mdic - Read MDI control register
  108. * @hw: pointer to the HW structure
  109. * @offset: register offset to be read
  110. * @data: pointer to the read data
  111. *
  112. * Reads the MDI control register in the PHY at offset and stores the
  113. * information read to data.
  114. **/
  115. s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data)
  116. {
  117. struct e1000_phy_info *phy = &hw->phy;
  118. u32 i, mdic = 0;
  119. if (offset > MAX_PHY_REG_ADDRESS) {
  120. e_dbg("PHY Address %d is out of range\n", offset);
  121. return -E1000_ERR_PARAM;
  122. }
  123. /* Set up Op-code, Phy Address, and register offset in the MDI
  124. * Control register. The MAC will take care of interfacing with the
  125. * PHY to retrieve the desired data.
  126. */
  127. mdic = ((offset << E1000_MDIC_REG_SHIFT) |
  128. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  129. (E1000_MDIC_OP_READ));
  130. ew32(MDIC, mdic);
  131. /* Poll the ready bit to see if the MDI read completed
  132. * Increasing the time out as testing showed failures with
  133. * the lower time out
  134. */
  135. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  136. udelay(50);
  137. mdic = er32(MDIC);
  138. if (mdic & E1000_MDIC_READY)
  139. break;
  140. }
  141. if (!(mdic & E1000_MDIC_READY)) {
  142. e_dbg("MDI Read did not complete\n");
  143. return -E1000_ERR_PHY;
  144. }
  145. if (mdic & E1000_MDIC_ERROR) {
  146. e_dbg("MDI Error\n");
  147. return -E1000_ERR_PHY;
  148. }
  149. if (((mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT) != offset) {
  150. e_dbg("MDI Read offset error - requested %d, returned %d\n",
  151. offset,
  152. (mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
  153. return -E1000_ERR_PHY;
  154. }
  155. *data = (u16)mdic;
  156. /* Allow some time after each MDIC transaction to avoid
  157. * reading duplicate data in the next MDIC transaction.
  158. */
  159. if (hw->mac.type == e1000_pch2lan)
  160. udelay(100);
  161. return 0;
  162. }
  163. /**
  164. * e1000e_write_phy_reg_mdic - Write MDI control register
  165. * @hw: pointer to the HW structure
  166. * @offset: register offset to write to
  167. * @data: data to write to register at offset
  168. *
  169. * Writes data to MDI control register in the PHY at offset.
  170. **/
  171. s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data)
  172. {
  173. struct e1000_phy_info *phy = &hw->phy;
  174. u32 i, mdic = 0;
  175. if (offset > MAX_PHY_REG_ADDRESS) {
  176. e_dbg("PHY Address %d is out of range\n", offset);
  177. return -E1000_ERR_PARAM;
  178. }
  179. /* Set up Op-code, Phy Address, and register offset in the MDI
  180. * Control register. The MAC will take care of interfacing with the
  181. * PHY to retrieve the desired data.
  182. */
  183. mdic = (((u32)data) |
  184. (offset << E1000_MDIC_REG_SHIFT) |
  185. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  186. (E1000_MDIC_OP_WRITE));
  187. ew32(MDIC, mdic);
  188. /* Poll the ready bit to see if the MDI read completed
  189. * Increasing the time out as testing showed failures with
  190. * the lower time out
  191. */
  192. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  193. udelay(50);
  194. mdic = er32(MDIC);
  195. if (mdic & E1000_MDIC_READY)
  196. break;
  197. }
  198. if (!(mdic & E1000_MDIC_READY)) {
  199. e_dbg("MDI Write did not complete\n");
  200. return -E1000_ERR_PHY;
  201. }
  202. if (mdic & E1000_MDIC_ERROR) {
  203. e_dbg("MDI Error\n");
  204. return -E1000_ERR_PHY;
  205. }
  206. if (((mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT) != offset) {
  207. e_dbg("MDI Write offset error - requested %d, returned %d\n",
  208. offset,
  209. (mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
  210. return -E1000_ERR_PHY;
  211. }
  212. /* Allow some time after each MDIC transaction to avoid
  213. * reading duplicate data in the next MDIC transaction.
  214. */
  215. if (hw->mac.type == e1000_pch2lan)
  216. udelay(100);
  217. return 0;
  218. }
  219. /**
  220. * e1000e_read_phy_reg_m88 - Read m88 PHY register
  221. * @hw: pointer to the HW structure
  222. * @offset: register offset to be read
  223. * @data: pointer to the read data
  224. *
  225. * Acquires semaphore, if necessary, then reads the PHY register at offset
  226. * and storing the retrieved information in data. Release any acquired
  227. * semaphores before exiting.
  228. **/
  229. s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data)
  230. {
  231. s32 ret_val;
  232. ret_val = hw->phy.ops.acquire(hw);
  233. if (ret_val)
  234. return ret_val;
  235. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  236. data);
  237. hw->phy.ops.release(hw);
  238. return ret_val;
  239. }
  240. /**
  241. * e1000e_write_phy_reg_m88 - Write m88 PHY register
  242. * @hw: pointer to the HW structure
  243. * @offset: register offset to write to
  244. * @data: data to write at register offset
  245. *
  246. * Acquires semaphore, if necessary, then writes the data to PHY register
  247. * at the offset. Release any acquired semaphores before exiting.
  248. **/
  249. s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data)
  250. {
  251. s32 ret_val;
  252. ret_val = hw->phy.ops.acquire(hw);
  253. if (ret_val)
  254. return ret_val;
  255. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  256. data);
  257. hw->phy.ops.release(hw);
  258. return ret_val;
  259. }
  260. /**
  261. * e1000_set_page_igp - Set page as on IGP-like PHY(s)
  262. * @hw: pointer to the HW structure
  263. * @page: page to set (shifted left when necessary)
  264. *
  265. * Sets PHY page required for PHY register access. Assumes semaphore is
  266. * already acquired. Note, this function sets phy.addr to 1 so the caller
  267. * must set it appropriately (if necessary) after this function returns.
  268. **/
  269. s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page)
  270. {
  271. e_dbg("Setting page 0x%x\n", page);
  272. hw->phy.addr = 1;
  273. return e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, page);
  274. }
  275. /**
  276. * __e1000e_read_phy_reg_igp - Read igp PHY register
  277. * @hw: pointer to the HW structure
  278. * @offset: register offset to be read
  279. * @data: pointer to the read data
  280. * @locked: semaphore has already been acquired or not
  281. *
  282. * Acquires semaphore, if necessary, then reads the PHY register at offset
  283. * and stores the retrieved information in data. Release any acquired
  284. * semaphores before exiting.
  285. **/
  286. static s32 __e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data,
  287. bool locked)
  288. {
  289. s32 ret_val = 0;
  290. if (!locked) {
  291. if (!hw->phy.ops.acquire)
  292. return 0;
  293. ret_val = hw->phy.ops.acquire(hw);
  294. if (ret_val)
  295. return ret_val;
  296. }
  297. if (offset > MAX_PHY_MULTI_PAGE_REG)
  298. ret_val = e1000e_write_phy_reg_mdic(hw,
  299. IGP01E1000_PHY_PAGE_SELECT,
  300. (u16)offset);
  301. if (!ret_val)
  302. ret_val = e1000e_read_phy_reg_mdic(hw,
  303. MAX_PHY_REG_ADDRESS & offset,
  304. data);
  305. if (!locked)
  306. hw->phy.ops.release(hw);
  307. return ret_val;
  308. }
  309. /**
  310. * e1000e_read_phy_reg_igp - Read igp PHY register
  311. * @hw: pointer to the HW structure
  312. * @offset: register offset to be read
  313. * @data: pointer to the read data
  314. *
  315. * Acquires semaphore then reads the PHY register at offset and stores the
  316. * retrieved information in data.
  317. * Release the acquired semaphore before exiting.
  318. **/
  319. s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data)
  320. {
  321. return __e1000e_read_phy_reg_igp(hw, offset, data, false);
  322. }
  323. /**
  324. * e1000e_read_phy_reg_igp_locked - Read igp PHY register
  325. * @hw: pointer to the HW structure
  326. * @offset: register offset to be read
  327. * @data: pointer to the read data
  328. *
  329. * Reads the PHY register at offset and stores the retrieved information
  330. * in data. Assumes semaphore already acquired.
  331. **/
  332. s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  333. {
  334. return __e1000e_read_phy_reg_igp(hw, offset, data, true);
  335. }
  336. /**
  337. * e1000e_write_phy_reg_igp - Write igp PHY register
  338. * @hw: pointer to the HW structure
  339. * @offset: register offset to write to
  340. * @data: data to write at register offset
  341. * @locked: semaphore has already been acquired or not
  342. *
  343. * Acquires semaphore, if necessary, then writes the data to PHY register
  344. * at the offset. Release any acquired semaphores before exiting.
  345. **/
  346. static s32 __e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data,
  347. bool locked)
  348. {
  349. s32 ret_val = 0;
  350. if (!locked) {
  351. if (!hw->phy.ops.acquire)
  352. return 0;
  353. ret_val = hw->phy.ops.acquire(hw);
  354. if (ret_val)
  355. return ret_val;
  356. }
  357. if (offset > MAX_PHY_MULTI_PAGE_REG)
  358. ret_val = e1000e_write_phy_reg_mdic(hw,
  359. IGP01E1000_PHY_PAGE_SELECT,
  360. (u16)offset);
  361. if (!ret_val)
  362. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS &
  363. offset, data);
  364. if (!locked)
  365. hw->phy.ops.release(hw);
  366. return ret_val;
  367. }
  368. /**
  369. * e1000e_write_phy_reg_igp - Write igp PHY register
  370. * @hw: pointer to the HW structure
  371. * @offset: register offset to write to
  372. * @data: data to write at register offset
  373. *
  374. * Acquires semaphore then writes the data to PHY register
  375. * at the offset. Release any acquired semaphores before exiting.
  376. **/
  377. s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data)
  378. {
  379. return __e1000e_write_phy_reg_igp(hw, offset, data, false);
  380. }
  381. /**
  382. * e1000e_write_phy_reg_igp_locked - Write igp PHY register
  383. * @hw: pointer to the HW structure
  384. * @offset: register offset to write to
  385. * @data: data to write at register offset
  386. *
  387. * Writes the data to PHY register at the offset.
  388. * Assumes semaphore already acquired.
  389. **/
  390. s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data)
  391. {
  392. return __e1000e_write_phy_reg_igp(hw, offset, data, true);
  393. }
  394. /**
  395. * __e1000_read_kmrn_reg - Read kumeran register
  396. * @hw: pointer to the HW structure
  397. * @offset: register offset to be read
  398. * @data: pointer to the read data
  399. * @locked: semaphore has already been acquired or not
  400. *
  401. * Acquires semaphore, if necessary. Then reads the PHY register at offset
  402. * using the kumeran interface. The information retrieved is stored in data.
  403. * Release any acquired semaphores before exiting.
  404. **/
  405. static s32 __e1000_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data,
  406. bool locked)
  407. {
  408. u32 kmrnctrlsta;
  409. if (!locked) {
  410. s32 ret_val = 0;
  411. if (!hw->phy.ops.acquire)
  412. return 0;
  413. ret_val = hw->phy.ops.acquire(hw);
  414. if (ret_val)
  415. return ret_val;
  416. }
  417. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  418. E1000_KMRNCTRLSTA_OFFSET) | E1000_KMRNCTRLSTA_REN;
  419. ew32(KMRNCTRLSTA, kmrnctrlsta);
  420. e1e_flush();
  421. udelay(2);
  422. kmrnctrlsta = er32(KMRNCTRLSTA);
  423. *data = (u16)kmrnctrlsta;
  424. if (!locked)
  425. hw->phy.ops.release(hw);
  426. return 0;
  427. }
  428. /**
  429. * e1000e_read_kmrn_reg - Read kumeran register
  430. * @hw: pointer to the HW structure
  431. * @offset: register offset to be read
  432. * @data: pointer to the read data
  433. *
  434. * Acquires semaphore then reads the PHY register at offset using the
  435. * kumeran interface. The information retrieved is stored in data.
  436. * Release the acquired semaphore before exiting.
  437. **/
  438. s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data)
  439. {
  440. return __e1000_read_kmrn_reg(hw, offset, data, false);
  441. }
  442. /**
  443. * e1000e_read_kmrn_reg_locked - Read kumeran register
  444. * @hw: pointer to the HW structure
  445. * @offset: register offset to be read
  446. * @data: pointer to the read data
  447. *
  448. * Reads the PHY register at offset using the kumeran interface. The
  449. * information retrieved is stored in data.
  450. * Assumes semaphore already acquired.
  451. **/
  452. s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  453. {
  454. return __e1000_read_kmrn_reg(hw, offset, data, true);
  455. }
  456. /**
  457. * __e1000_write_kmrn_reg - Write kumeran register
  458. * @hw: pointer to the HW structure
  459. * @offset: register offset to write to
  460. * @data: data to write at register offset
  461. * @locked: semaphore has already been acquired or not
  462. *
  463. * Acquires semaphore, if necessary. Then write the data to PHY register
  464. * at the offset using the kumeran interface. Release any acquired semaphores
  465. * before exiting.
  466. **/
  467. static s32 __e1000_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data,
  468. bool locked)
  469. {
  470. u32 kmrnctrlsta;
  471. if (!locked) {
  472. s32 ret_val = 0;
  473. if (!hw->phy.ops.acquire)
  474. return 0;
  475. ret_val = hw->phy.ops.acquire(hw);
  476. if (ret_val)
  477. return ret_val;
  478. }
  479. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  480. E1000_KMRNCTRLSTA_OFFSET) | data;
  481. ew32(KMRNCTRLSTA, kmrnctrlsta);
  482. e1e_flush();
  483. udelay(2);
  484. if (!locked)
  485. hw->phy.ops.release(hw);
  486. return 0;
  487. }
  488. /**
  489. * e1000e_write_kmrn_reg - Write kumeran register
  490. * @hw: pointer to the HW structure
  491. * @offset: register offset to write to
  492. * @data: data to write at register offset
  493. *
  494. * Acquires semaphore then writes the data to the PHY register at the offset
  495. * using the kumeran interface. Release the acquired semaphore before exiting.
  496. **/
  497. s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data)
  498. {
  499. return __e1000_write_kmrn_reg(hw, offset, data, false);
  500. }
  501. /**
  502. * e1000e_write_kmrn_reg_locked - Write kumeran register
  503. * @hw: pointer to the HW structure
  504. * @offset: register offset to write to
  505. * @data: data to write at register offset
  506. *
  507. * Write the data to PHY register at the offset using the kumeran interface.
  508. * Assumes semaphore already acquired.
  509. **/
  510. s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data)
  511. {
  512. return __e1000_write_kmrn_reg(hw, offset, data, true);
  513. }
  514. /**
  515. * e1000_set_master_slave_mode - Setup PHY for Master/slave mode
  516. * @hw: pointer to the HW structure
  517. *
  518. * Sets up Master/slave mode
  519. **/
  520. static s32 e1000_set_master_slave_mode(struct e1000_hw *hw)
  521. {
  522. s32 ret_val;
  523. u16 phy_data;
  524. /* Resolve Master/Slave mode */
  525. ret_val = e1e_rphy(hw, MII_CTRL1000, &phy_data);
  526. if (ret_val)
  527. return ret_val;
  528. /* load defaults for future use */
  529. hw->phy.original_ms_type = (phy_data & CTL1000_ENABLE_MASTER) ?
  530. ((phy_data & CTL1000_AS_MASTER) ?
  531. e1000_ms_force_master : e1000_ms_force_slave) : e1000_ms_auto;
  532. switch (hw->phy.ms_type) {
  533. case e1000_ms_force_master:
  534. phy_data |= (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
  535. break;
  536. case e1000_ms_force_slave:
  537. phy_data |= CTL1000_ENABLE_MASTER;
  538. phy_data &= ~(CTL1000_AS_MASTER);
  539. break;
  540. case e1000_ms_auto:
  541. phy_data &= ~CTL1000_ENABLE_MASTER;
  542. /* fall-through */
  543. default:
  544. break;
  545. }
  546. return e1e_wphy(hw, MII_CTRL1000, phy_data);
  547. }
  548. /**
  549. * e1000_copper_link_setup_82577 - Setup 82577 PHY for copper link
  550. * @hw: pointer to the HW structure
  551. *
  552. * Sets up Carrier-sense on Transmit and downshift values.
  553. **/
  554. s32 e1000_copper_link_setup_82577(struct e1000_hw *hw)
  555. {
  556. s32 ret_val;
  557. u16 phy_data;
  558. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  559. ret_val = e1e_rphy(hw, I82577_CFG_REG, &phy_data);
  560. if (ret_val)
  561. return ret_val;
  562. phy_data |= I82577_CFG_ASSERT_CRS_ON_TX;
  563. /* Enable downshift */
  564. phy_data |= I82577_CFG_ENABLE_DOWNSHIFT;
  565. ret_val = e1e_wphy(hw, I82577_CFG_REG, phy_data);
  566. if (ret_val)
  567. return ret_val;
  568. /* Set MDI/MDIX mode */
  569. ret_val = e1e_rphy(hw, I82577_PHY_CTRL_2, &phy_data);
  570. if (ret_val)
  571. return ret_val;
  572. phy_data &= ~I82577_PHY_CTRL2_MDIX_CFG_MASK;
  573. /* Options:
  574. * 0 - Auto (default)
  575. * 1 - MDI mode
  576. * 2 - MDI-X mode
  577. */
  578. switch (hw->phy.mdix) {
  579. case 1:
  580. break;
  581. case 2:
  582. phy_data |= I82577_PHY_CTRL2_MANUAL_MDIX;
  583. break;
  584. case 0:
  585. default:
  586. phy_data |= I82577_PHY_CTRL2_AUTO_MDI_MDIX;
  587. break;
  588. }
  589. ret_val = e1e_wphy(hw, I82577_PHY_CTRL_2, phy_data);
  590. if (ret_val)
  591. return ret_val;
  592. return e1000_set_master_slave_mode(hw);
  593. }
  594. /**
  595. * e1000e_copper_link_setup_m88 - Setup m88 PHY's for copper link
  596. * @hw: pointer to the HW structure
  597. *
  598. * Sets up MDI/MDI-X and polarity for m88 PHY's. If necessary, transmit clock
  599. * and downshift values are set also.
  600. **/
  601. s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw)
  602. {
  603. struct e1000_phy_info *phy = &hw->phy;
  604. s32 ret_val;
  605. u16 phy_data;
  606. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  607. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  608. if (ret_val)
  609. return ret_val;
  610. /* For BM PHY this bit is downshift enable */
  611. if (phy->type != e1000_phy_bm)
  612. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  613. /* Options:
  614. * MDI/MDI-X = 0 (default)
  615. * 0 - Auto for all speeds
  616. * 1 - MDI mode
  617. * 2 - MDI-X mode
  618. * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
  619. */
  620. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  621. switch (phy->mdix) {
  622. case 1:
  623. phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;
  624. break;
  625. case 2:
  626. phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;
  627. break;
  628. case 3:
  629. phy_data |= M88E1000_PSCR_AUTO_X_1000T;
  630. break;
  631. case 0:
  632. default:
  633. phy_data |= M88E1000_PSCR_AUTO_X_MODE;
  634. break;
  635. }
  636. /* Options:
  637. * disable_polarity_correction = 0 (default)
  638. * Automatic Correction for Reversed Cable Polarity
  639. * 0 - Disabled
  640. * 1 - Enabled
  641. */
  642. phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL;
  643. if (phy->disable_polarity_correction)
  644. phy_data |= M88E1000_PSCR_POLARITY_REVERSAL;
  645. /* Enable downshift on BM (disabled by default) */
  646. if (phy->type == e1000_phy_bm) {
  647. /* For 82574/82583, first disable then enable downshift */
  648. if (phy->id == BME1000_E_PHY_ID_R2) {
  649. phy_data &= ~BME1000_PSCR_ENABLE_DOWNSHIFT;
  650. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL,
  651. phy_data);
  652. if (ret_val)
  653. return ret_val;
  654. /* Commit the changes. */
  655. ret_val = phy->ops.commit(hw);
  656. if (ret_val) {
  657. e_dbg("Error committing the PHY changes\n");
  658. return ret_val;
  659. }
  660. }
  661. phy_data |= BME1000_PSCR_ENABLE_DOWNSHIFT;
  662. }
  663. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  664. if (ret_val)
  665. return ret_val;
  666. if ((phy->type == e1000_phy_m88) &&
  667. (phy->revision < E1000_REVISION_4) &&
  668. (phy->id != BME1000_E_PHY_ID_R2)) {
  669. /* Force TX_CLK in the Extended PHY Specific Control Register
  670. * to 25MHz clock.
  671. */
  672. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  673. if (ret_val)
  674. return ret_val;
  675. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  676. if ((phy->revision == 2) && (phy->id == M88E1111_I_PHY_ID)) {
  677. /* 82573L PHY - set the downshift counter to 5x. */
  678. phy_data &= ~M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK;
  679. phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X;
  680. } else {
  681. /* Configure Master and Slave downshift values */
  682. phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK |
  683. M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK);
  684. phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X |
  685. M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X);
  686. }
  687. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  688. if (ret_val)
  689. return ret_val;
  690. }
  691. if ((phy->type == e1000_phy_bm) && (phy->id == BME1000_E_PHY_ID_R2)) {
  692. /* Set PHY page 0, register 29 to 0x0003 */
  693. ret_val = e1e_wphy(hw, 29, 0x0003);
  694. if (ret_val)
  695. return ret_val;
  696. /* Set PHY page 0, register 30 to 0x0000 */
  697. ret_val = e1e_wphy(hw, 30, 0x0000);
  698. if (ret_val)
  699. return ret_val;
  700. }
  701. /* Commit the changes. */
  702. if (phy->ops.commit) {
  703. ret_val = phy->ops.commit(hw);
  704. if (ret_val) {
  705. e_dbg("Error committing the PHY changes\n");
  706. return ret_val;
  707. }
  708. }
  709. if (phy->type == e1000_phy_82578) {
  710. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  711. if (ret_val)
  712. return ret_val;
  713. /* 82578 PHY - set the downshift count to 1x. */
  714. phy_data |= I82578_EPSCR_DOWNSHIFT_ENABLE;
  715. phy_data &= ~I82578_EPSCR_DOWNSHIFT_COUNTER_MASK;
  716. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  717. if (ret_val)
  718. return ret_val;
  719. }
  720. return 0;
  721. }
  722. /**
  723. * e1000e_copper_link_setup_igp - Setup igp PHY's for copper link
  724. * @hw: pointer to the HW structure
  725. *
  726. * Sets up LPLU, MDI/MDI-X, polarity, Smartspeed and Master/Slave config for
  727. * igp PHY's.
  728. **/
  729. s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw)
  730. {
  731. struct e1000_phy_info *phy = &hw->phy;
  732. s32 ret_val;
  733. u16 data;
  734. ret_val = e1000_phy_hw_reset(hw);
  735. if (ret_val) {
  736. e_dbg("Error resetting the PHY.\n");
  737. return ret_val;
  738. }
  739. /* Wait 100ms for MAC to configure PHY from NVM settings, to avoid
  740. * timeout issues when LFS is enabled.
  741. */
  742. msleep(100);
  743. /* disable lplu d0 during driver init */
  744. if (hw->phy.ops.set_d0_lplu_state) {
  745. ret_val = hw->phy.ops.set_d0_lplu_state(hw, false);
  746. if (ret_val) {
  747. e_dbg("Error Disabling LPLU D0\n");
  748. return ret_val;
  749. }
  750. }
  751. /* Configure mdi-mdix settings */
  752. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &data);
  753. if (ret_val)
  754. return ret_val;
  755. data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  756. switch (phy->mdix) {
  757. case 1:
  758. data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  759. break;
  760. case 2:
  761. data |= IGP01E1000_PSCR_FORCE_MDI_MDIX;
  762. break;
  763. case 0:
  764. default:
  765. data |= IGP01E1000_PSCR_AUTO_MDIX;
  766. break;
  767. }
  768. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, data);
  769. if (ret_val)
  770. return ret_val;
  771. /* set auto-master slave resolution settings */
  772. if (hw->mac.autoneg) {
  773. /* when autonegotiation advertisement is only 1000Mbps then we
  774. * should disable SmartSpeed and enable Auto MasterSlave
  775. * resolution as hardware default.
  776. */
  777. if (phy->autoneg_advertised == ADVERTISE_1000_FULL) {
  778. /* Disable SmartSpeed */
  779. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  780. &data);
  781. if (ret_val)
  782. return ret_val;
  783. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  784. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  785. data);
  786. if (ret_val)
  787. return ret_val;
  788. /* Set auto Master/Slave resolution process */
  789. ret_val = e1e_rphy(hw, MII_CTRL1000, &data);
  790. if (ret_val)
  791. return ret_val;
  792. data &= ~CTL1000_ENABLE_MASTER;
  793. ret_val = e1e_wphy(hw, MII_CTRL1000, data);
  794. if (ret_val)
  795. return ret_val;
  796. }
  797. ret_val = e1000_set_master_slave_mode(hw);
  798. }
  799. return ret_val;
  800. }
  801. /**
  802. * e1000_phy_setup_autoneg - Configure PHY for auto-negotiation
  803. * @hw: pointer to the HW structure
  804. *
  805. * Reads the MII auto-neg advertisement register and/or the 1000T control
  806. * register and if the PHY is already setup for auto-negotiation, then
  807. * return successful. Otherwise, setup advertisement and flow control to
  808. * the appropriate values for the wanted auto-negotiation.
  809. **/
  810. static s32 e1000_phy_setup_autoneg(struct e1000_hw *hw)
  811. {
  812. struct e1000_phy_info *phy = &hw->phy;
  813. s32 ret_val;
  814. u16 mii_autoneg_adv_reg;
  815. u16 mii_1000t_ctrl_reg = 0;
  816. phy->autoneg_advertised &= phy->autoneg_mask;
  817. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  818. ret_val = e1e_rphy(hw, MII_ADVERTISE, &mii_autoneg_adv_reg);
  819. if (ret_val)
  820. return ret_val;
  821. if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
  822. /* Read the MII 1000Base-T Control Register (Address 9). */
  823. ret_val = e1e_rphy(hw, MII_CTRL1000, &mii_1000t_ctrl_reg);
  824. if (ret_val)
  825. return ret_val;
  826. }
  827. /* Need to parse both autoneg_advertised and fc and set up
  828. * the appropriate PHY registers. First we will parse for
  829. * autoneg_advertised software override. Since we can advertise
  830. * a plethora of combinations, we need to check each bit
  831. * individually.
  832. */
  833. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  834. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  835. * the 1000Base-T Control Register (Address 9).
  836. */
  837. mii_autoneg_adv_reg &= ~(ADVERTISE_100FULL |
  838. ADVERTISE_100HALF |
  839. ADVERTISE_10FULL | ADVERTISE_10HALF);
  840. mii_1000t_ctrl_reg &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  841. e_dbg("autoneg_advertised %x\n", phy->autoneg_advertised);
  842. /* Do we want to advertise 10 Mb Half Duplex? */
  843. if (phy->autoneg_advertised & ADVERTISE_10_HALF) {
  844. e_dbg("Advertise 10mb Half duplex\n");
  845. mii_autoneg_adv_reg |= ADVERTISE_10HALF;
  846. }
  847. /* Do we want to advertise 10 Mb Full Duplex? */
  848. if (phy->autoneg_advertised & ADVERTISE_10_FULL) {
  849. e_dbg("Advertise 10mb Full duplex\n");
  850. mii_autoneg_adv_reg |= ADVERTISE_10FULL;
  851. }
  852. /* Do we want to advertise 100 Mb Half Duplex? */
  853. if (phy->autoneg_advertised & ADVERTISE_100_HALF) {
  854. e_dbg("Advertise 100mb Half duplex\n");
  855. mii_autoneg_adv_reg |= ADVERTISE_100HALF;
  856. }
  857. /* Do we want to advertise 100 Mb Full Duplex? */
  858. if (phy->autoneg_advertised & ADVERTISE_100_FULL) {
  859. e_dbg("Advertise 100mb Full duplex\n");
  860. mii_autoneg_adv_reg |= ADVERTISE_100FULL;
  861. }
  862. /* We do not allow the Phy to advertise 1000 Mb Half Duplex */
  863. if (phy->autoneg_advertised & ADVERTISE_1000_HALF)
  864. e_dbg("Advertise 1000mb Half duplex request denied!\n");
  865. /* Do we want to advertise 1000 Mb Full Duplex? */
  866. if (phy->autoneg_advertised & ADVERTISE_1000_FULL) {
  867. e_dbg("Advertise 1000mb Full duplex\n");
  868. mii_1000t_ctrl_reg |= ADVERTISE_1000FULL;
  869. }
  870. /* Check for a software override of the flow control settings, and
  871. * setup the PHY advertisement registers accordingly. If
  872. * auto-negotiation is enabled, then software will have to set the
  873. * "PAUSE" bits to the correct value in the Auto-Negotiation
  874. * Advertisement Register (MII_ADVERTISE) and re-start auto-
  875. * negotiation.
  876. *
  877. * The possible values of the "fc" parameter are:
  878. * 0: Flow control is completely disabled
  879. * 1: Rx flow control is enabled (we can receive pause frames
  880. * but not send pause frames).
  881. * 2: Tx flow control is enabled (we can send pause frames
  882. * but we do not support receiving pause frames).
  883. * 3: Both Rx and Tx flow control (symmetric) are enabled.
  884. * other: No software override. The flow control configuration
  885. * in the EEPROM is used.
  886. */
  887. switch (hw->fc.current_mode) {
  888. case e1000_fc_none:
  889. /* Flow control (Rx & Tx) is completely disabled by a
  890. * software over-ride.
  891. */
  892. mii_autoneg_adv_reg &=
  893. ~(ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  894. break;
  895. case e1000_fc_rx_pause:
  896. /* Rx Flow control is enabled, and Tx Flow control is
  897. * disabled, by a software over-ride.
  898. *
  899. * Since there really isn't a way to advertise that we are
  900. * capable of Rx Pause ONLY, we will advertise that we
  901. * support both symmetric and asymmetric Rx PAUSE. Later
  902. * (in e1000e_config_fc_after_link_up) we will disable the
  903. * hw's ability to send PAUSE frames.
  904. */
  905. mii_autoneg_adv_reg |=
  906. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  907. break;
  908. case e1000_fc_tx_pause:
  909. /* Tx Flow control is enabled, and Rx Flow control is
  910. * disabled, by a software over-ride.
  911. */
  912. mii_autoneg_adv_reg |= ADVERTISE_PAUSE_ASYM;
  913. mii_autoneg_adv_reg &= ~ADVERTISE_PAUSE_CAP;
  914. break;
  915. case e1000_fc_full:
  916. /* Flow control (both Rx and Tx) is enabled by a software
  917. * over-ride.
  918. */
  919. mii_autoneg_adv_reg |=
  920. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  921. break;
  922. default:
  923. e_dbg("Flow control param set incorrectly\n");
  924. return -E1000_ERR_CONFIG;
  925. }
  926. ret_val = e1e_wphy(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  927. if (ret_val)
  928. return ret_val;
  929. e_dbg("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg);
  930. if (phy->autoneg_mask & ADVERTISE_1000_FULL)
  931. ret_val = e1e_wphy(hw, MII_CTRL1000, mii_1000t_ctrl_reg);
  932. return ret_val;
  933. }
  934. /**
  935. * e1000_copper_link_autoneg - Setup/Enable autoneg for copper link
  936. * @hw: pointer to the HW structure
  937. *
  938. * Performs initial bounds checking on autoneg advertisement parameter, then
  939. * configure to advertise the full capability. Setup the PHY to autoneg
  940. * and restart the negotiation process between the link partner. If
  941. * autoneg_wait_to_complete, then wait for autoneg to complete before exiting.
  942. **/
  943. static s32 e1000_copper_link_autoneg(struct e1000_hw *hw)
  944. {
  945. struct e1000_phy_info *phy = &hw->phy;
  946. s32 ret_val;
  947. u16 phy_ctrl;
  948. /* Perform some bounds checking on the autoneg advertisement
  949. * parameter.
  950. */
  951. phy->autoneg_advertised &= phy->autoneg_mask;
  952. /* If autoneg_advertised is zero, we assume it was not defaulted
  953. * by the calling code so we set to advertise full capability.
  954. */
  955. if (!phy->autoneg_advertised)
  956. phy->autoneg_advertised = phy->autoneg_mask;
  957. e_dbg("Reconfiguring auto-neg advertisement params\n");
  958. ret_val = e1000_phy_setup_autoneg(hw);
  959. if (ret_val) {
  960. e_dbg("Error Setting up Auto-Negotiation\n");
  961. return ret_val;
  962. }
  963. e_dbg("Restarting Auto-Neg\n");
  964. /* Restart auto-negotiation by setting the Auto Neg Enable bit and
  965. * the Auto Neg Restart bit in the PHY control register.
  966. */
  967. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  968. if (ret_val)
  969. return ret_val;
  970. phy_ctrl |= (BMCR_ANENABLE | BMCR_ANRESTART);
  971. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  972. if (ret_val)
  973. return ret_val;
  974. /* Does the user want to wait for Auto-Neg to complete here, or
  975. * check at a later time (for example, callback routine).
  976. */
  977. if (phy->autoneg_wait_to_complete) {
  978. ret_val = e1000_wait_autoneg(hw);
  979. if (ret_val) {
  980. e_dbg("Error while waiting for autoneg to complete\n");
  981. return ret_val;
  982. }
  983. }
  984. hw->mac.get_link_status = true;
  985. return ret_val;
  986. }
  987. /**
  988. * e1000e_setup_copper_link - Configure copper link settings
  989. * @hw: pointer to the HW structure
  990. *
  991. * Calls the appropriate function to configure the link for auto-neg or forced
  992. * speed and duplex. Then we check for link, once link is established calls
  993. * to configure collision distance and flow control are called. If link is
  994. * not established, we return -E1000_ERR_PHY (-2).
  995. **/
  996. s32 e1000e_setup_copper_link(struct e1000_hw *hw)
  997. {
  998. s32 ret_val;
  999. bool link;
  1000. if (hw->mac.autoneg) {
  1001. /* Setup autoneg and flow control advertisement and perform
  1002. * autonegotiation.
  1003. */
  1004. ret_val = e1000_copper_link_autoneg(hw);
  1005. if (ret_val)
  1006. return ret_val;
  1007. } else {
  1008. /* PHY will be set to 10H, 10F, 100H or 100F
  1009. * depending on user settings.
  1010. */
  1011. e_dbg("Forcing Speed and Duplex\n");
  1012. ret_val = hw->phy.ops.force_speed_duplex(hw);
  1013. if (ret_val) {
  1014. e_dbg("Error Forcing Speed and Duplex\n");
  1015. return ret_val;
  1016. }
  1017. }
  1018. /* Check link status. Wait up to 100 microseconds for link to become
  1019. * valid.
  1020. */
  1021. ret_val = e1000e_phy_has_link_generic(hw, COPPER_LINK_UP_LIMIT, 10,
  1022. &link);
  1023. if (ret_val)
  1024. return ret_val;
  1025. if (link) {
  1026. e_dbg("Valid link established!!!\n");
  1027. hw->mac.ops.config_collision_dist(hw);
  1028. ret_val = e1000e_config_fc_after_link_up(hw);
  1029. } else {
  1030. e_dbg("Unable to establish link!!!\n");
  1031. }
  1032. return ret_val;
  1033. }
  1034. /**
  1035. * e1000e_phy_force_speed_duplex_igp - Force speed/duplex for igp PHY
  1036. * @hw: pointer to the HW structure
  1037. *
  1038. * Calls the PHY setup function to force speed and duplex. Clears the
  1039. * auto-crossover to force MDI manually. Waits for link and returns
  1040. * successful if link up is successful, else -E1000_ERR_PHY (-2).
  1041. **/
  1042. s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw)
  1043. {
  1044. struct e1000_phy_info *phy = &hw->phy;
  1045. s32 ret_val;
  1046. u16 phy_data;
  1047. bool link;
  1048. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1049. if (ret_val)
  1050. return ret_val;
  1051. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1052. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1053. if (ret_val)
  1054. return ret_val;
  1055. /* Clear Auto-Crossover to force MDI manually. IGP requires MDI
  1056. * forced whenever speed and duplex are forced.
  1057. */
  1058. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data);
  1059. if (ret_val)
  1060. return ret_val;
  1061. phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  1062. phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  1063. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, phy_data);
  1064. if (ret_val)
  1065. return ret_val;
  1066. e_dbg("IGP PSCR: %X\n", phy_data);
  1067. udelay(1);
  1068. if (phy->autoneg_wait_to_complete) {
  1069. e_dbg("Waiting for forced speed/duplex link on IGP phy.\n");
  1070. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1071. 100000, &link);
  1072. if (ret_val)
  1073. return ret_val;
  1074. if (!link)
  1075. e_dbg("Link taking longer than expected.\n");
  1076. /* Try once more */
  1077. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1078. 100000, &link);
  1079. }
  1080. return ret_val;
  1081. }
  1082. /**
  1083. * e1000e_phy_force_speed_duplex_m88 - Force speed/duplex for m88 PHY
  1084. * @hw: pointer to the HW structure
  1085. *
  1086. * Calls the PHY setup function to force speed and duplex. Clears the
  1087. * auto-crossover to force MDI manually. Resets the PHY to commit the
  1088. * changes. If time expires while waiting for link up, we reset the DSP.
  1089. * After reset, TX_CLK and CRS on Tx must be set. Return successful upon
  1090. * successful completion, else return corresponding error code.
  1091. **/
  1092. s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw)
  1093. {
  1094. struct e1000_phy_info *phy = &hw->phy;
  1095. s32 ret_val;
  1096. u16 phy_data;
  1097. bool link;
  1098. /* Clear Auto-Crossover to force MDI manually. M88E1000 requires MDI
  1099. * forced whenever speed and duplex are forced.
  1100. */
  1101. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1102. if (ret_val)
  1103. return ret_val;
  1104. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  1105. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1106. if (ret_val)
  1107. return ret_val;
  1108. e_dbg("M88E1000 PSCR: %X\n", phy_data);
  1109. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1110. if (ret_val)
  1111. return ret_val;
  1112. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1113. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1114. if (ret_val)
  1115. return ret_val;
  1116. /* Reset the phy to commit changes. */
  1117. if (hw->phy.ops.commit) {
  1118. ret_val = hw->phy.ops.commit(hw);
  1119. if (ret_val)
  1120. return ret_val;
  1121. }
  1122. if (phy->autoneg_wait_to_complete) {
  1123. e_dbg("Waiting for forced speed/duplex link on M88 phy.\n");
  1124. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1125. 100000, &link);
  1126. if (ret_val)
  1127. return ret_val;
  1128. if (!link) {
  1129. if (hw->phy.type != e1000_phy_m88) {
  1130. e_dbg("Link taking longer than expected.\n");
  1131. } else {
  1132. /* We didn't get link.
  1133. * Reset the DSP and cross our fingers.
  1134. */
  1135. ret_val = e1e_wphy(hw, M88E1000_PHY_PAGE_SELECT,
  1136. 0x001d);
  1137. if (ret_val)
  1138. return ret_val;
  1139. ret_val = e1000e_phy_reset_dsp(hw);
  1140. if (ret_val)
  1141. return ret_val;
  1142. }
  1143. }
  1144. /* Try once more */
  1145. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1146. 100000, &link);
  1147. if (ret_val)
  1148. return ret_val;
  1149. }
  1150. if (hw->phy.type != e1000_phy_m88)
  1151. return 0;
  1152. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  1153. if (ret_val)
  1154. return ret_val;
  1155. /* Resetting the phy means we need to re-force TX_CLK in the
  1156. * Extended PHY Specific Control Register to 25MHz clock from
  1157. * the reset value of 2.5MHz.
  1158. */
  1159. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  1160. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  1161. if (ret_val)
  1162. return ret_val;
  1163. /* In addition, we must re-enable CRS on Tx for both half and full
  1164. * duplex.
  1165. */
  1166. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1167. if (ret_val)
  1168. return ret_val;
  1169. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  1170. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1171. return ret_val;
  1172. }
  1173. /**
  1174. * e1000_phy_force_speed_duplex_ife - Force PHY speed & duplex
  1175. * @hw: pointer to the HW structure
  1176. *
  1177. * Forces the speed and duplex settings of the PHY.
  1178. * This is a function pointer entry point only called by
  1179. * PHY setup routines.
  1180. **/
  1181. s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw)
  1182. {
  1183. struct e1000_phy_info *phy = &hw->phy;
  1184. s32 ret_val;
  1185. u16 data;
  1186. bool link;
  1187. ret_val = e1e_rphy(hw, MII_BMCR, &data);
  1188. if (ret_val)
  1189. return ret_val;
  1190. e1000e_phy_force_speed_duplex_setup(hw, &data);
  1191. ret_val = e1e_wphy(hw, MII_BMCR, data);
  1192. if (ret_val)
  1193. return ret_val;
  1194. /* Disable MDI-X support for 10/100 */
  1195. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1196. if (ret_val)
  1197. return ret_val;
  1198. data &= ~IFE_PMC_AUTO_MDIX;
  1199. data &= ~IFE_PMC_FORCE_MDIX;
  1200. ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, data);
  1201. if (ret_val)
  1202. return ret_val;
  1203. e_dbg("IFE PMC: %X\n", data);
  1204. udelay(1);
  1205. if (phy->autoneg_wait_to_complete) {
  1206. e_dbg("Waiting for forced speed/duplex link on IFE phy.\n");
  1207. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1208. 100000, &link);
  1209. if (ret_val)
  1210. return ret_val;
  1211. if (!link)
  1212. e_dbg("Link taking longer than expected.\n");
  1213. /* Try once more */
  1214. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1215. 100000, &link);
  1216. if (ret_val)
  1217. return ret_val;
  1218. }
  1219. return 0;
  1220. }
  1221. /**
  1222. * e1000e_phy_force_speed_duplex_setup - Configure forced PHY speed/duplex
  1223. * @hw: pointer to the HW structure
  1224. * @phy_ctrl: pointer to current value of MII_BMCR
  1225. *
  1226. * Forces speed and duplex on the PHY by doing the following: disable flow
  1227. * control, force speed/duplex on the MAC, disable auto speed detection,
  1228. * disable auto-negotiation, configure duplex, configure speed, configure
  1229. * the collision distance, write configuration to CTRL register. The
  1230. * caller must write to the MII_BMCR register for these settings to
  1231. * take affect.
  1232. **/
  1233. void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl)
  1234. {
  1235. struct e1000_mac_info *mac = &hw->mac;
  1236. u32 ctrl;
  1237. /* Turn off flow control when forcing speed/duplex */
  1238. hw->fc.current_mode = e1000_fc_none;
  1239. /* Force speed/duplex on the mac */
  1240. ctrl = er32(CTRL);
  1241. ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
  1242. ctrl &= ~E1000_CTRL_SPD_SEL;
  1243. /* Disable Auto Speed Detection */
  1244. ctrl &= ~E1000_CTRL_ASDE;
  1245. /* Disable autoneg on the phy */
  1246. *phy_ctrl &= ~BMCR_ANENABLE;
  1247. /* Forcing Full or Half Duplex? */
  1248. if (mac->forced_speed_duplex & E1000_ALL_HALF_DUPLEX) {
  1249. ctrl &= ~E1000_CTRL_FD;
  1250. *phy_ctrl &= ~BMCR_FULLDPLX;
  1251. e_dbg("Half Duplex\n");
  1252. } else {
  1253. ctrl |= E1000_CTRL_FD;
  1254. *phy_ctrl |= BMCR_FULLDPLX;
  1255. e_dbg("Full Duplex\n");
  1256. }
  1257. /* Forcing 10mb or 100mb? */
  1258. if (mac->forced_speed_duplex & E1000_ALL_100_SPEED) {
  1259. ctrl |= E1000_CTRL_SPD_100;
  1260. *phy_ctrl |= BMCR_SPEED100;
  1261. *phy_ctrl &= ~BMCR_SPEED1000;
  1262. e_dbg("Forcing 100mb\n");
  1263. } else {
  1264. ctrl &= ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
  1265. *phy_ctrl &= ~(BMCR_SPEED1000 | BMCR_SPEED100);
  1266. e_dbg("Forcing 10mb\n");
  1267. }
  1268. hw->mac.ops.config_collision_dist(hw);
  1269. ew32(CTRL, ctrl);
  1270. }
  1271. /**
  1272. * e1000e_set_d3_lplu_state - Sets low power link up state for D3
  1273. * @hw: pointer to the HW structure
  1274. * @active: boolean used to enable/disable lplu
  1275. *
  1276. * Success returns 0, Failure returns 1
  1277. *
  1278. * The low power link up (lplu) state is set to the power management level D3
  1279. * and SmartSpeed is disabled when active is true, else clear lplu for D3
  1280. * and enable Smartspeed. LPLU and Smartspeed are mutually exclusive. LPLU
  1281. * is used during Dx states where the power conservation is most important.
  1282. * During driver activity, SmartSpeed should be enabled so performance is
  1283. * maintained.
  1284. **/
  1285. s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active)
  1286. {
  1287. struct e1000_phy_info *phy = &hw->phy;
  1288. s32 ret_val;
  1289. u16 data;
  1290. ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
  1291. if (ret_val)
  1292. return ret_val;
  1293. if (!active) {
  1294. data &= ~IGP02E1000_PM_D3_LPLU;
  1295. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1296. if (ret_val)
  1297. return ret_val;
  1298. /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
  1299. * during Dx states where the power conservation is most
  1300. * important. During driver activity we should enable
  1301. * SmartSpeed, so performance is maintained.
  1302. */
  1303. if (phy->smart_speed == e1000_smart_speed_on) {
  1304. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1305. &data);
  1306. if (ret_val)
  1307. return ret_val;
  1308. data |= IGP01E1000_PSCFR_SMART_SPEED;
  1309. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1310. data);
  1311. if (ret_val)
  1312. return ret_val;
  1313. } else if (phy->smart_speed == e1000_smart_speed_off) {
  1314. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1315. &data);
  1316. if (ret_val)
  1317. return ret_val;
  1318. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1319. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1320. data);
  1321. if (ret_val)
  1322. return ret_val;
  1323. }
  1324. } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
  1325. (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
  1326. (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
  1327. data |= IGP02E1000_PM_D3_LPLU;
  1328. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1329. if (ret_val)
  1330. return ret_val;
  1331. /* When LPLU is enabled, we should disable SmartSpeed */
  1332. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
  1333. if (ret_val)
  1334. return ret_val;
  1335. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1336. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
  1337. }
  1338. return ret_val;
  1339. }
  1340. /**
  1341. * e1000e_check_downshift - Checks whether a downshift in speed occurred
  1342. * @hw: pointer to the HW structure
  1343. *
  1344. * Success returns 0, Failure returns 1
  1345. *
  1346. * A downshift is detected by querying the PHY link health.
  1347. **/
  1348. s32 e1000e_check_downshift(struct e1000_hw *hw)
  1349. {
  1350. struct e1000_phy_info *phy = &hw->phy;
  1351. s32 ret_val;
  1352. u16 phy_data, offset, mask;
  1353. switch (phy->type) {
  1354. case e1000_phy_m88:
  1355. case e1000_phy_gg82563:
  1356. case e1000_phy_bm:
  1357. case e1000_phy_82578:
  1358. offset = M88E1000_PHY_SPEC_STATUS;
  1359. mask = M88E1000_PSSR_DOWNSHIFT;
  1360. break;
  1361. case e1000_phy_igp_2:
  1362. case e1000_phy_igp_3:
  1363. offset = IGP01E1000_PHY_LINK_HEALTH;
  1364. mask = IGP01E1000_PLHR_SS_DOWNGRADE;
  1365. break;
  1366. default:
  1367. /* speed downshift not supported */
  1368. phy->speed_downgraded = false;
  1369. return 0;
  1370. }
  1371. ret_val = e1e_rphy(hw, offset, &phy_data);
  1372. if (!ret_val)
  1373. phy->speed_downgraded = !!(phy_data & mask);
  1374. return ret_val;
  1375. }
  1376. /**
  1377. * e1000_check_polarity_m88 - Checks the polarity.
  1378. * @hw: pointer to the HW structure
  1379. *
  1380. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1381. *
  1382. * Polarity is determined based on the PHY specific status register.
  1383. **/
  1384. s32 e1000_check_polarity_m88(struct e1000_hw *hw)
  1385. {
  1386. struct e1000_phy_info *phy = &hw->phy;
  1387. s32 ret_val;
  1388. u16 data;
  1389. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &data);
  1390. if (!ret_val)
  1391. phy->cable_polarity = ((data & M88E1000_PSSR_REV_POLARITY)
  1392. ? e1000_rev_polarity_reversed
  1393. : e1000_rev_polarity_normal);
  1394. return ret_val;
  1395. }
  1396. /**
  1397. * e1000_check_polarity_igp - Checks the polarity.
  1398. * @hw: pointer to the HW structure
  1399. *
  1400. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1401. *
  1402. * Polarity is determined based on the PHY port status register, and the
  1403. * current speed (since there is no polarity at 100Mbps).
  1404. **/
  1405. s32 e1000_check_polarity_igp(struct e1000_hw *hw)
  1406. {
  1407. struct e1000_phy_info *phy = &hw->phy;
  1408. s32 ret_val;
  1409. u16 data, offset, mask;
  1410. /* Polarity is determined based on the speed of
  1411. * our connection.
  1412. */
  1413. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1414. if (ret_val)
  1415. return ret_val;
  1416. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1417. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1418. offset = IGP01E1000_PHY_PCS_INIT_REG;
  1419. mask = IGP01E1000_PHY_POLARITY_MASK;
  1420. } else {
  1421. /* This really only applies to 10Mbps since
  1422. * there is no polarity for 100Mbps (always 0).
  1423. */
  1424. offset = IGP01E1000_PHY_PORT_STATUS;
  1425. mask = IGP01E1000_PSSR_POLARITY_REVERSED;
  1426. }
  1427. ret_val = e1e_rphy(hw, offset, &data);
  1428. if (!ret_val)
  1429. phy->cable_polarity = ((data & mask)
  1430. ? e1000_rev_polarity_reversed
  1431. : e1000_rev_polarity_normal);
  1432. return ret_val;
  1433. }
  1434. /**
  1435. * e1000_check_polarity_ife - Check cable polarity for IFE PHY
  1436. * @hw: pointer to the HW structure
  1437. *
  1438. * Polarity is determined on the polarity reversal feature being enabled.
  1439. **/
  1440. s32 e1000_check_polarity_ife(struct e1000_hw *hw)
  1441. {
  1442. struct e1000_phy_info *phy = &hw->phy;
  1443. s32 ret_val;
  1444. u16 phy_data, offset, mask;
  1445. /* Polarity is determined based on the reversal feature being enabled.
  1446. */
  1447. if (phy->polarity_correction) {
  1448. offset = IFE_PHY_EXTENDED_STATUS_CONTROL;
  1449. mask = IFE_PESC_POLARITY_REVERSED;
  1450. } else {
  1451. offset = IFE_PHY_SPECIAL_CONTROL;
  1452. mask = IFE_PSC_FORCE_POLARITY;
  1453. }
  1454. ret_val = e1e_rphy(hw, offset, &phy_data);
  1455. if (!ret_val)
  1456. phy->cable_polarity = ((phy_data & mask)
  1457. ? e1000_rev_polarity_reversed
  1458. : e1000_rev_polarity_normal);
  1459. return ret_val;
  1460. }
  1461. /**
  1462. * e1000_wait_autoneg - Wait for auto-neg completion
  1463. * @hw: pointer to the HW structure
  1464. *
  1465. * Waits for auto-negotiation to complete or for the auto-negotiation time
  1466. * limit to expire, which ever happens first.
  1467. **/
  1468. static s32 e1000_wait_autoneg(struct e1000_hw *hw)
  1469. {
  1470. s32 ret_val = 0;
  1471. u16 i, phy_status;
  1472. /* Break after autoneg completes or PHY_AUTO_NEG_LIMIT expires. */
  1473. for (i = PHY_AUTO_NEG_LIMIT; i > 0; i--) {
  1474. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1475. if (ret_val)
  1476. break;
  1477. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1478. if (ret_val)
  1479. break;
  1480. if (phy_status & BMSR_ANEGCOMPLETE)
  1481. break;
  1482. msleep(100);
  1483. }
  1484. /* PHY_AUTO_NEG_TIME expiration doesn't guarantee auto-negotiation
  1485. * has completed.
  1486. */
  1487. return ret_val;
  1488. }
  1489. /**
  1490. * e1000e_phy_has_link_generic - Polls PHY for link
  1491. * @hw: pointer to the HW structure
  1492. * @iterations: number of times to poll for link
  1493. * @usec_interval: delay between polling attempts
  1494. * @success: pointer to whether polling was successful or not
  1495. *
  1496. * Polls the PHY status register for link, 'iterations' number of times.
  1497. **/
  1498. s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
  1499. u32 usec_interval, bool *success)
  1500. {
  1501. s32 ret_val = 0;
  1502. u16 i, phy_status;
  1503. for (i = 0; i < iterations; i++) {
  1504. /* Some PHYs require the MII_BMSR register to be read
  1505. * twice due to the link bit being sticky. No harm doing
  1506. * it across the board.
  1507. */
  1508. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1509. if (ret_val) {
  1510. /* If the first read fails, another entity may have
  1511. * ownership of the resources, wait and try again to
  1512. * see if they have relinquished the resources yet.
  1513. */
  1514. if (usec_interval >= 1000)
  1515. msleep(usec_interval / 1000);
  1516. else
  1517. udelay(usec_interval);
  1518. }
  1519. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1520. if (ret_val)
  1521. break;
  1522. if (phy_status & BMSR_LSTATUS)
  1523. break;
  1524. if (usec_interval >= 1000)
  1525. msleep(usec_interval / 1000);
  1526. else
  1527. udelay(usec_interval);
  1528. }
  1529. *success = (i < iterations);
  1530. return ret_val;
  1531. }
  1532. /**
  1533. * e1000e_get_cable_length_m88 - Determine cable length for m88 PHY
  1534. * @hw: pointer to the HW structure
  1535. *
  1536. * Reads the PHY specific status register to retrieve the cable length
  1537. * information. The cable length is determined by averaging the minimum and
  1538. * maximum values to get the "average" cable length. The m88 PHY has four
  1539. * possible cable length values, which are:
  1540. * Register Value Cable Length
  1541. * 0 < 50 meters
  1542. * 1 50 - 80 meters
  1543. * 2 80 - 110 meters
  1544. * 3 110 - 140 meters
  1545. * 4 > 140 meters
  1546. **/
  1547. s32 e1000e_get_cable_length_m88(struct e1000_hw *hw)
  1548. {
  1549. struct e1000_phy_info *phy = &hw->phy;
  1550. s32 ret_val;
  1551. u16 phy_data, index;
  1552. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1553. if (ret_val)
  1554. return ret_val;
  1555. index = ((phy_data & M88E1000_PSSR_CABLE_LENGTH) >>
  1556. M88E1000_PSSR_CABLE_LENGTH_SHIFT);
  1557. if (index >= M88E1000_CABLE_LENGTH_TABLE_SIZE - 1)
  1558. return -E1000_ERR_PHY;
  1559. phy->min_cable_length = e1000_m88_cable_length_table[index];
  1560. phy->max_cable_length = e1000_m88_cable_length_table[index + 1];
  1561. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1562. return 0;
  1563. }
  1564. /**
  1565. * e1000e_get_cable_length_igp_2 - Determine cable length for igp2 PHY
  1566. * @hw: pointer to the HW structure
  1567. *
  1568. * The automatic gain control (agc) normalizes the amplitude of the
  1569. * received signal, adjusting for the attenuation produced by the
  1570. * cable. By reading the AGC registers, which represent the
  1571. * combination of coarse and fine gain value, the value can be put
  1572. * into a lookup table to obtain the approximate cable length
  1573. * for each channel.
  1574. **/
  1575. s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw)
  1576. {
  1577. struct e1000_phy_info *phy = &hw->phy;
  1578. s32 ret_val;
  1579. u16 phy_data, i, agc_value = 0;
  1580. u16 cur_agc_index, max_agc_index = 0;
  1581. u16 min_agc_index = IGP02E1000_CABLE_LENGTH_TABLE_SIZE - 1;
  1582. static const u16 agc_reg_array[IGP02E1000_PHY_CHANNEL_NUM] = {
  1583. IGP02E1000_PHY_AGC_A,
  1584. IGP02E1000_PHY_AGC_B,
  1585. IGP02E1000_PHY_AGC_C,
  1586. IGP02E1000_PHY_AGC_D
  1587. };
  1588. /* Read the AGC registers for all channels */
  1589. for (i = 0; i < IGP02E1000_PHY_CHANNEL_NUM; i++) {
  1590. ret_val = e1e_rphy(hw, agc_reg_array[i], &phy_data);
  1591. if (ret_val)
  1592. return ret_val;
  1593. /* Getting bits 15:9, which represent the combination of
  1594. * coarse and fine gain values. The result is a number
  1595. * that can be put into the lookup table to obtain the
  1596. * approximate cable length.
  1597. */
  1598. cur_agc_index = ((phy_data >> IGP02E1000_AGC_LENGTH_SHIFT) &
  1599. IGP02E1000_AGC_LENGTH_MASK);
  1600. /* Array index bound check. */
  1601. if ((cur_agc_index >= IGP02E1000_CABLE_LENGTH_TABLE_SIZE) ||
  1602. (cur_agc_index == 0))
  1603. return -E1000_ERR_PHY;
  1604. /* Remove min & max AGC values from calculation. */
  1605. if (e1000_igp_2_cable_length_table[min_agc_index] >
  1606. e1000_igp_2_cable_length_table[cur_agc_index])
  1607. min_agc_index = cur_agc_index;
  1608. if (e1000_igp_2_cable_length_table[max_agc_index] <
  1609. e1000_igp_2_cable_length_table[cur_agc_index])
  1610. max_agc_index = cur_agc_index;
  1611. agc_value += e1000_igp_2_cable_length_table[cur_agc_index];
  1612. }
  1613. agc_value -= (e1000_igp_2_cable_length_table[min_agc_index] +
  1614. e1000_igp_2_cable_length_table[max_agc_index]);
  1615. agc_value /= (IGP02E1000_PHY_CHANNEL_NUM - 2);
  1616. /* Calculate cable length with the error range of +/- 10 meters. */
  1617. phy->min_cable_length = (((agc_value - IGP02E1000_AGC_RANGE) > 0) ?
  1618. (agc_value - IGP02E1000_AGC_RANGE) : 0);
  1619. phy->max_cable_length = agc_value + IGP02E1000_AGC_RANGE;
  1620. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1621. return 0;
  1622. }
  1623. /**
  1624. * e1000e_get_phy_info_m88 - Retrieve PHY information
  1625. * @hw: pointer to the HW structure
  1626. *
  1627. * Valid for only copper links. Read the PHY status register (sticky read)
  1628. * to verify that link is up. Read the PHY special control register to
  1629. * determine the polarity and 10base-T extended distance. Read the PHY
  1630. * special status register to determine MDI/MDIx and current speed. If
  1631. * speed is 1000, then determine cable length, local and remote receiver.
  1632. **/
  1633. s32 e1000e_get_phy_info_m88(struct e1000_hw *hw)
  1634. {
  1635. struct e1000_phy_info *phy = &hw->phy;
  1636. s32 ret_val;
  1637. u16 phy_data;
  1638. bool link;
  1639. if (phy->media_type != e1000_media_type_copper) {
  1640. e_dbg("Phy info is only valid for copper media\n");
  1641. return -E1000_ERR_CONFIG;
  1642. }
  1643. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1644. if (ret_val)
  1645. return ret_val;
  1646. if (!link) {
  1647. e_dbg("Phy info is only valid if link is up\n");
  1648. return -E1000_ERR_CONFIG;
  1649. }
  1650. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1651. if (ret_val)
  1652. return ret_val;
  1653. phy->polarity_correction = !!(phy_data &
  1654. M88E1000_PSCR_POLARITY_REVERSAL);
  1655. ret_val = e1000_check_polarity_m88(hw);
  1656. if (ret_val)
  1657. return ret_val;
  1658. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1659. if (ret_val)
  1660. return ret_val;
  1661. phy->is_mdix = !!(phy_data & M88E1000_PSSR_MDIX);
  1662. if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) {
  1663. ret_val = hw->phy.ops.get_cable_length(hw);
  1664. if (ret_val)
  1665. return ret_val;
  1666. ret_val = e1e_rphy(hw, MII_STAT1000, &phy_data);
  1667. if (ret_val)
  1668. return ret_val;
  1669. phy->local_rx = (phy_data & LPA_1000LOCALRXOK)
  1670. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1671. phy->remote_rx = (phy_data & LPA_1000REMRXOK)
  1672. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1673. } else {
  1674. /* Set values to "undefined" */
  1675. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1676. phy->local_rx = e1000_1000t_rx_status_undefined;
  1677. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1678. }
  1679. return ret_val;
  1680. }
  1681. /**
  1682. * e1000e_get_phy_info_igp - Retrieve igp PHY information
  1683. * @hw: pointer to the HW structure
  1684. *
  1685. * Read PHY status to determine if link is up. If link is up, then
  1686. * set/determine 10base-T extended distance and polarity correction. Read
  1687. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  1688. * determine on the cable length, local and remote receiver.
  1689. **/
  1690. s32 e1000e_get_phy_info_igp(struct e1000_hw *hw)
  1691. {
  1692. struct e1000_phy_info *phy = &hw->phy;
  1693. s32 ret_val;
  1694. u16 data;
  1695. bool link;
  1696. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1697. if (ret_val)
  1698. return ret_val;
  1699. if (!link) {
  1700. e_dbg("Phy info is only valid if link is up\n");
  1701. return -E1000_ERR_CONFIG;
  1702. }
  1703. phy->polarity_correction = true;
  1704. ret_val = e1000_check_polarity_igp(hw);
  1705. if (ret_val)
  1706. return ret_val;
  1707. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1708. if (ret_val)
  1709. return ret_val;
  1710. phy->is_mdix = !!(data & IGP01E1000_PSSR_MDIX);
  1711. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1712. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1713. ret_val = phy->ops.get_cable_length(hw);
  1714. if (ret_val)
  1715. return ret_val;
  1716. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  1717. if (ret_val)
  1718. return ret_val;
  1719. phy->local_rx = (data & LPA_1000LOCALRXOK)
  1720. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1721. phy->remote_rx = (data & LPA_1000REMRXOK)
  1722. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1723. } else {
  1724. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1725. phy->local_rx = e1000_1000t_rx_status_undefined;
  1726. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1727. }
  1728. return ret_val;
  1729. }
  1730. /**
  1731. * e1000_get_phy_info_ife - Retrieves various IFE PHY states
  1732. * @hw: pointer to the HW structure
  1733. *
  1734. * Populates "phy" structure with various feature states.
  1735. **/
  1736. s32 e1000_get_phy_info_ife(struct e1000_hw *hw)
  1737. {
  1738. struct e1000_phy_info *phy = &hw->phy;
  1739. s32 ret_val;
  1740. u16 data;
  1741. bool link;
  1742. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1743. if (ret_val)
  1744. return ret_val;
  1745. if (!link) {
  1746. e_dbg("Phy info is only valid if link is up\n");
  1747. return -E1000_ERR_CONFIG;
  1748. }
  1749. ret_val = e1e_rphy(hw, IFE_PHY_SPECIAL_CONTROL, &data);
  1750. if (ret_val)
  1751. return ret_val;
  1752. phy->polarity_correction = !(data & IFE_PSC_AUTO_POLARITY_DISABLE);
  1753. if (phy->polarity_correction) {
  1754. ret_val = e1000_check_polarity_ife(hw);
  1755. if (ret_val)
  1756. return ret_val;
  1757. } else {
  1758. /* Polarity is forced */
  1759. phy->cable_polarity = ((data & IFE_PSC_FORCE_POLARITY)
  1760. ? e1000_rev_polarity_reversed
  1761. : e1000_rev_polarity_normal);
  1762. }
  1763. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1764. if (ret_val)
  1765. return ret_val;
  1766. phy->is_mdix = !!(data & IFE_PMC_MDIX_STATUS);
  1767. /* The following parameters are undefined for 10/100 operation. */
  1768. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1769. phy->local_rx = e1000_1000t_rx_status_undefined;
  1770. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1771. return 0;
  1772. }
  1773. /**
  1774. * e1000e_phy_sw_reset - PHY software reset
  1775. * @hw: pointer to the HW structure
  1776. *
  1777. * Does a software reset of the PHY by reading the PHY control register and
  1778. * setting/write the control register reset bit to the PHY.
  1779. **/
  1780. s32 e1000e_phy_sw_reset(struct e1000_hw *hw)
  1781. {
  1782. s32 ret_val;
  1783. u16 phy_ctrl;
  1784. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  1785. if (ret_val)
  1786. return ret_val;
  1787. phy_ctrl |= BMCR_RESET;
  1788. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  1789. if (ret_val)
  1790. return ret_val;
  1791. udelay(1);
  1792. return ret_val;
  1793. }
  1794. /**
  1795. * e1000e_phy_hw_reset_generic - PHY hardware reset
  1796. * @hw: pointer to the HW structure
  1797. *
  1798. * Verify the reset block is not blocking us from resetting. Acquire
  1799. * semaphore (if necessary) and read/set/write the device control reset
  1800. * bit in the PHY. Wait the appropriate delay time for the device to
  1801. * reset and release the semaphore (if necessary).
  1802. **/
  1803. s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw)
  1804. {
  1805. struct e1000_phy_info *phy = &hw->phy;
  1806. s32 ret_val;
  1807. u32 ctrl;
  1808. if (phy->ops.check_reset_block) {
  1809. ret_val = phy->ops.check_reset_block(hw);
  1810. if (ret_val)
  1811. return 0;
  1812. }
  1813. ret_val = phy->ops.acquire(hw);
  1814. if (ret_val)
  1815. return ret_val;
  1816. ctrl = er32(CTRL);
  1817. ew32(CTRL, ctrl | E1000_CTRL_PHY_RST);
  1818. e1e_flush();
  1819. udelay(phy->reset_delay_us);
  1820. ew32(CTRL, ctrl);
  1821. e1e_flush();
  1822. usleep_range(150, 300);
  1823. phy->ops.release(hw);
  1824. return phy->ops.get_cfg_done(hw);
  1825. }
  1826. /**
  1827. * e1000e_get_cfg_done_generic - Generic configuration done
  1828. * @hw: pointer to the HW structure
  1829. *
  1830. * Generic function to wait 10 milli-seconds for configuration to complete
  1831. * and return success.
  1832. **/
  1833. s32 e1000e_get_cfg_done_generic(struct e1000_hw __always_unused *hw)
  1834. {
  1835. mdelay(10);
  1836. return 0;
  1837. }
  1838. /**
  1839. * e1000e_phy_init_script_igp3 - Inits the IGP3 PHY
  1840. * @hw: pointer to the HW structure
  1841. *
  1842. * Initializes a Intel Gigabit PHY3 when an EEPROM is not present.
  1843. **/
  1844. s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw)
  1845. {
  1846. e_dbg("Running IGP 3 PHY init script\n");
  1847. /* PHY init IGP 3 */
  1848. /* Enable rise/fall, 10-mode work in class-A */
  1849. e1e_wphy(hw, 0x2F5B, 0x9018);
  1850. /* Remove all caps from Replica path filter */
  1851. e1e_wphy(hw, 0x2F52, 0x0000);
  1852. /* Bias trimming for ADC, AFE and Driver (Default) */
  1853. e1e_wphy(hw, 0x2FB1, 0x8B24);
  1854. /* Increase Hybrid poly bias */
  1855. e1e_wphy(hw, 0x2FB2, 0xF8F0);
  1856. /* Add 4% to Tx amplitude in Gig mode */
  1857. e1e_wphy(hw, 0x2010, 0x10B0);
  1858. /* Disable trimming (TTT) */
  1859. e1e_wphy(hw, 0x2011, 0x0000);
  1860. /* Poly DC correction to 94.6% + 2% for all channels */
  1861. e1e_wphy(hw, 0x20DD, 0x249A);
  1862. /* ABS DC correction to 95.9% */
  1863. e1e_wphy(hw, 0x20DE, 0x00D3);
  1864. /* BG temp curve trim */
  1865. e1e_wphy(hw, 0x28B4, 0x04CE);
  1866. /* Increasing ADC OPAMP stage 1 currents to max */
  1867. e1e_wphy(hw, 0x2F70, 0x29E4);
  1868. /* Force 1000 ( required for enabling PHY regs configuration) */
  1869. e1e_wphy(hw, 0x0000, 0x0140);
  1870. /* Set upd_freq to 6 */
  1871. e1e_wphy(hw, 0x1F30, 0x1606);
  1872. /* Disable NPDFE */
  1873. e1e_wphy(hw, 0x1F31, 0xB814);
  1874. /* Disable adaptive fixed FFE (Default) */
  1875. e1e_wphy(hw, 0x1F35, 0x002A);
  1876. /* Enable FFE hysteresis */
  1877. e1e_wphy(hw, 0x1F3E, 0x0067);
  1878. /* Fixed FFE for short cable lengths */
  1879. e1e_wphy(hw, 0x1F54, 0x0065);
  1880. /* Fixed FFE for medium cable lengths */
  1881. e1e_wphy(hw, 0x1F55, 0x002A);
  1882. /* Fixed FFE for long cable lengths */
  1883. e1e_wphy(hw, 0x1F56, 0x002A);
  1884. /* Enable Adaptive Clip Threshold */
  1885. e1e_wphy(hw, 0x1F72, 0x3FB0);
  1886. /* AHT reset limit to 1 */
  1887. e1e_wphy(hw, 0x1F76, 0xC0FF);
  1888. /* Set AHT master delay to 127 msec */
  1889. e1e_wphy(hw, 0x1F77, 0x1DEC);
  1890. /* Set scan bits for AHT */
  1891. e1e_wphy(hw, 0x1F78, 0xF9EF);
  1892. /* Set AHT Preset bits */
  1893. e1e_wphy(hw, 0x1F79, 0x0210);
  1894. /* Change integ_factor of channel A to 3 */
  1895. e1e_wphy(hw, 0x1895, 0x0003);
  1896. /* Change prop_factor of channels BCD to 8 */
  1897. e1e_wphy(hw, 0x1796, 0x0008);
  1898. /* Change cg_icount + enable integbp for channels BCD */
  1899. e1e_wphy(hw, 0x1798, 0xD008);
  1900. /* Change cg_icount + enable integbp + change prop_factor_master
  1901. * to 8 for channel A
  1902. */
  1903. e1e_wphy(hw, 0x1898, 0xD918);
  1904. /* Disable AHT in Slave mode on channel A */
  1905. e1e_wphy(hw, 0x187A, 0x0800);
  1906. /* Enable LPLU and disable AN to 1000 in non-D0a states,
  1907. * Enable SPD+B2B
  1908. */
  1909. e1e_wphy(hw, 0x0019, 0x008D);
  1910. /* Enable restart AN on an1000_dis change */
  1911. e1e_wphy(hw, 0x001B, 0x2080);
  1912. /* Enable wh_fifo read clock in 10/100 modes */
  1913. e1e_wphy(hw, 0x0014, 0x0045);
  1914. /* Restart AN, Speed selection is 1000 */
  1915. e1e_wphy(hw, 0x0000, 0x1340);
  1916. return 0;
  1917. }
  1918. /**
  1919. * e1000e_get_phy_type_from_id - Get PHY type from id
  1920. * @phy_id: phy_id read from the phy
  1921. *
  1922. * Returns the phy type from the id.
  1923. **/
  1924. enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id)
  1925. {
  1926. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1927. switch (phy_id) {
  1928. case M88E1000_I_PHY_ID:
  1929. case M88E1000_E_PHY_ID:
  1930. case M88E1111_I_PHY_ID:
  1931. case M88E1011_I_PHY_ID:
  1932. phy_type = e1000_phy_m88;
  1933. break;
  1934. case IGP01E1000_I_PHY_ID: /* IGP 1 & 2 share this */
  1935. phy_type = e1000_phy_igp_2;
  1936. break;
  1937. case GG82563_E_PHY_ID:
  1938. phy_type = e1000_phy_gg82563;
  1939. break;
  1940. case IGP03E1000_E_PHY_ID:
  1941. phy_type = e1000_phy_igp_3;
  1942. break;
  1943. case IFE_E_PHY_ID:
  1944. case IFE_PLUS_E_PHY_ID:
  1945. case IFE_C_E_PHY_ID:
  1946. phy_type = e1000_phy_ife;
  1947. break;
  1948. case BME1000_E_PHY_ID:
  1949. case BME1000_E_PHY_ID_R2:
  1950. phy_type = e1000_phy_bm;
  1951. break;
  1952. case I82578_E_PHY_ID:
  1953. phy_type = e1000_phy_82578;
  1954. break;
  1955. case I82577_E_PHY_ID:
  1956. phy_type = e1000_phy_82577;
  1957. break;
  1958. case I82579_E_PHY_ID:
  1959. phy_type = e1000_phy_82579;
  1960. break;
  1961. case I217_E_PHY_ID:
  1962. phy_type = e1000_phy_i217;
  1963. break;
  1964. default:
  1965. phy_type = e1000_phy_unknown;
  1966. break;
  1967. }
  1968. return phy_type;
  1969. }
  1970. /**
  1971. * e1000e_determine_phy_address - Determines PHY address.
  1972. * @hw: pointer to the HW structure
  1973. *
  1974. * This uses a trial and error method to loop through possible PHY
  1975. * addresses. It tests each by reading the PHY ID registers and
  1976. * checking for a match.
  1977. **/
  1978. s32 e1000e_determine_phy_address(struct e1000_hw *hw)
  1979. {
  1980. u32 phy_addr = 0;
  1981. u32 i;
  1982. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1983. hw->phy.id = phy_type;
  1984. for (phy_addr = 0; phy_addr < E1000_MAX_PHY_ADDR; phy_addr++) {
  1985. hw->phy.addr = phy_addr;
  1986. i = 0;
  1987. do {
  1988. e1000e_get_phy_id(hw);
  1989. phy_type = e1000e_get_phy_type_from_id(hw->phy.id);
  1990. /* If phy_type is valid, break - we found our
  1991. * PHY address
  1992. */
  1993. if (phy_type != e1000_phy_unknown)
  1994. return 0;
  1995. usleep_range(1000, 2000);
  1996. i++;
  1997. } while (i < 10);
  1998. }
  1999. return -E1000_ERR_PHY_TYPE;
  2000. }
  2001. /**
  2002. * e1000_get_phy_addr_for_bm_page - Retrieve PHY page address
  2003. * @page: page to access
  2004. *
  2005. * Returns the phy address for the page requested.
  2006. **/
  2007. static u32 e1000_get_phy_addr_for_bm_page(u32 page, u32 reg)
  2008. {
  2009. u32 phy_addr = 2;
  2010. if ((page >= 768) || (page == 0 && reg == 25) || (reg == 31))
  2011. phy_addr = 1;
  2012. return phy_addr;
  2013. }
  2014. /**
  2015. * e1000e_write_phy_reg_bm - Write BM PHY register
  2016. * @hw: pointer to the HW structure
  2017. * @offset: register offset to write to
  2018. * @data: data to write at register offset
  2019. *
  2020. * Acquires semaphore, if necessary, then writes the data to PHY register
  2021. * at the offset. Release any acquired semaphores before exiting.
  2022. **/
  2023. s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data)
  2024. {
  2025. s32 ret_val;
  2026. u32 page = offset >> IGP_PAGE_SHIFT;
  2027. ret_val = hw->phy.ops.acquire(hw);
  2028. if (ret_val)
  2029. return ret_val;
  2030. /* Page 800 works differently than the rest so it has its own func */
  2031. if (page == BM_WUC_PAGE) {
  2032. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2033. false, false);
  2034. goto release;
  2035. }
  2036. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2037. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2038. u32 page_shift, page_select;
  2039. /* Page select is register 31 for phy address 1 and 22 for
  2040. * phy address 2 and 3. Page select is shifted only for
  2041. * phy address 1.
  2042. */
  2043. if (hw->phy.addr == 1) {
  2044. page_shift = IGP_PAGE_SHIFT;
  2045. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2046. } else {
  2047. page_shift = 0;
  2048. page_select = BM_PHY_PAGE_SELECT;
  2049. }
  2050. /* Page is shifted left, PHY expects (page x 32) */
  2051. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2052. (page << page_shift));
  2053. if (ret_val)
  2054. goto release;
  2055. }
  2056. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2057. data);
  2058. release:
  2059. hw->phy.ops.release(hw);
  2060. return ret_val;
  2061. }
  2062. /**
  2063. * e1000e_read_phy_reg_bm - Read BM PHY register
  2064. * @hw: pointer to the HW structure
  2065. * @offset: register offset to be read
  2066. * @data: pointer to the read data
  2067. *
  2068. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2069. * and storing the retrieved information in data. Release any acquired
  2070. * semaphores before exiting.
  2071. **/
  2072. s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data)
  2073. {
  2074. s32 ret_val;
  2075. u32 page = offset >> IGP_PAGE_SHIFT;
  2076. ret_val = hw->phy.ops.acquire(hw);
  2077. if (ret_val)
  2078. return ret_val;
  2079. /* Page 800 works differently than the rest so it has its own func */
  2080. if (page == BM_WUC_PAGE) {
  2081. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2082. true, false);
  2083. goto release;
  2084. }
  2085. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2086. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2087. u32 page_shift, page_select;
  2088. /* Page select is register 31 for phy address 1 and 22 for
  2089. * phy address 2 and 3. Page select is shifted only for
  2090. * phy address 1.
  2091. */
  2092. if (hw->phy.addr == 1) {
  2093. page_shift = IGP_PAGE_SHIFT;
  2094. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2095. } else {
  2096. page_shift = 0;
  2097. page_select = BM_PHY_PAGE_SELECT;
  2098. }
  2099. /* Page is shifted left, PHY expects (page x 32) */
  2100. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2101. (page << page_shift));
  2102. if (ret_val)
  2103. goto release;
  2104. }
  2105. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2106. data);
  2107. release:
  2108. hw->phy.ops.release(hw);
  2109. return ret_val;
  2110. }
  2111. /**
  2112. * e1000e_read_phy_reg_bm2 - Read BM PHY register
  2113. * @hw: pointer to the HW structure
  2114. * @offset: register offset to be read
  2115. * @data: pointer to the read data
  2116. *
  2117. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2118. * and storing the retrieved information in data. Release any acquired
  2119. * semaphores before exiting.
  2120. **/
  2121. s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data)
  2122. {
  2123. s32 ret_val;
  2124. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2125. ret_val = hw->phy.ops.acquire(hw);
  2126. if (ret_val)
  2127. return ret_val;
  2128. /* Page 800 works differently than the rest so it has its own func */
  2129. if (page == BM_WUC_PAGE) {
  2130. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2131. true, false);
  2132. goto release;
  2133. }
  2134. hw->phy.addr = 1;
  2135. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2136. /* Page is shifted left, PHY expects (page x 32) */
  2137. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2138. page);
  2139. if (ret_val)
  2140. goto release;
  2141. }
  2142. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2143. data);
  2144. release:
  2145. hw->phy.ops.release(hw);
  2146. return ret_val;
  2147. }
  2148. /**
  2149. * e1000e_write_phy_reg_bm2 - Write BM PHY register
  2150. * @hw: pointer to the HW structure
  2151. * @offset: register offset to write to
  2152. * @data: data to write at register offset
  2153. *
  2154. * Acquires semaphore, if necessary, then writes the data to PHY register
  2155. * at the offset. Release any acquired semaphores before exiting.
  2156. **/
  2157. s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data)
  2158. {
  2159. s32 ret_val;
  2160. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2161. ret_val = hw->phy.ops.acquire(hw);
  2162. if (ret_val)
  2163. return ret_val;
  2164. /* Page 800 works differently than the rest so it has its own func */
  2165. if (page == BM_WUC_PAGE) {
  2166. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2167. false, false);
  2168. goto release;
  2169. }
  2170. hw->phy.addr = 1;
  2171. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2172. /* Page is shifted left, PHY expects (page x 32) */
  2173. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2174. page);
  2175. if (ret_val)
  2176. goto release;
  2177. }
  2178. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2179. data);
  2180. release:
  2181. hw->phy.ops.release(hw);
  2182. return ret_val;
  2183. }
  2184. /**
  2185. * e1000_enable_phy_wakeup_reg_access_bm - enable access to BM wakeup registers
  2186. * @hw: pointer to the HW structure
  2187. * @phy_reg: pointer to store original contents of BM_WUC_ENABLE_REG
  2188. *
  2189. * Assumes semaphore already acquired and phy_reg points to a valid memory
  2190. * address to store contents of the BM_WUC_ENABLE_REG register.
  2191. **/
  2192. s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2193. {
  2194. s32 ret_val;
  2195. u16 temp;
  2196. /* All page select, port ctrl and wakeup registers use phy address 1 */
  2197. hw->phy.addr = 1;
  2198. /* Select Port Control Registers page */
  2199. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2200. if (ret_val) {
  2201. e_dbg("Could not set Port Control page\n");
  2202. return ret_val;
  2203. }
  2204. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, phy_reg);
  2205. if (ret_val) {
  2206. e_dbg("Could not read PHY register %d.%d\n",
  2207. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2208. return ret_val;
  2209. }
  2210. /* Enable both PHY wakeup mode and Wakeup register page writes.
  2211. * Prevent a power state change by disabling ME and Host PHY wakeup.
  2212. */
  2213. temp = *phy_reg;
  2214. temp |= BM_WUC_ENABLE_BIT;
  2215. temp &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
  2216. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, temp);
  2217. if (ret_val) {
  2218. e_dbg("Could not write PHY register %d.%d\n",
  2219. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2220. return ret_val;
  2221. }
  2222. /* Select Host Wakeup Registers page - caller now able to write
  2223. * registers on the Wakeup registers page
  2224. */
  2225. return e1000_set_page_igp(hw, (BM_WUC_PAGE << IGP_PAGE_SHIFT));
  2226. }
  2227. /**
  2228. * e1000_disable_phy_wakeup_reg_access_bm - disable access to BM wakeup regs
  2229. * @hw: pointer to the HW structure
  2230. * @phy_reg: pointer to original contents of BM_WUC_ENABLE_REG
  2231. *
  2232. * Restore BM_WUC_ENABLE_REG to its original value.
  2233. *
  2234. * Assumes semaphore already acquired and *phy_reg is the contents of the
  2235. * BM_WUC_ENABLE_REG before register(s) on BM_WUC_PAGE were accessed by
  2236. * caller.
  2237. **/
  2238. s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2239. {
  2240. s32 ret_val;
  2241. /* Select Port Control Registers page */
  2242. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2243. if (ret_val) {
  2244. e_dbg("Could not set Port Control page\n");
  2245. return ret_val;
  2246. }
  2247. /* Restore 769.17 to its original value */
  2248. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, *phy_reg);
  2249. if (ret_val)
  2250. e_dbg("Could not restore PHY register %d.%d\n",
  2251. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2252. return ret_val;
  2253. }
  2254. /**
  2255. * e1000_access_phy_wakeup_reg_bm - Read/write BM PHY wakeup register
  2256. * @hw: pointer to the HW structure
  2257. * @offset: register offset to be read or written
  2258. * @data: pointer to the data to read or write
  2259. * @read: determines if operation is read or write
  2260. * @page_set: BM_WUC_PAGE already set and access enabled
  2261. *
  2262. * Read the PHY register at offset and store the retrieved information in
  2263. * data, or write data to PHY register at offset. Note the procedure to
  2264. * access the PHY wakeup registers is different than reading the other PHY
  2265. * registers. It works as such:
  2266. * 1) Set 769.17.2 (page 769, register 17, bit 2) = 1
  2267. * 2) Set page to 800 for host (801 if we were manageability)
  2268. * 3) Write the address using the address opcode (0x11)
  2269. * 4) Read or write the data using the data opcode (0x12)
  2270. * 5) Restore 769.17.2 to its original value
  2271. *
  2272. * Steps 1 and 2 are done by e1000_enable_phy_wakeup_reg_access_bm() and
  2273. * step 5 is done by e1000_disable_phy_wakeup_reg_access_bm().
  2274. *
  2275. * Assumes semaphore is already acquired. When page_set==true, assumes
  2276. * the PHY page is set to BM_WUC_PAGE (i.e. a function in the call stack
  2277. * is responsible for calls to e1000_[enable|disable]_phy_wakeup_reg_bm()).
  2278. **/
  2279. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  2280. u16 *data, bool read, bool page_set)
  2281. {
  2282. s32 ret_val;
  2283. u16 reg = BM_PHY_REG_NUM(offset);
  2284. u16 page = BM_PHY_REG_PAGE(offset);
  2285. u16 phy_reg = 0;
  2286. /* Gig must be disabled for MDIO accesses to Host Wakeup reg page */
  2287. if ((hw->mac.type == e1000_pchlan) &&
  2288. (!(er32(PHY_CTRL) & E1000_PHY_CTRL_GBE_DISABLE)))
  2289. e_dbg("Attempting to access page %d while gig enabled.\n",
  2290. page);
  2291. if (!page_set) {
  2292. /* Enable access to PHY wakeup registers */
  2293. ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2294. if (ret_val) {
  2295. e_dbg("Could not enable PHY wakeup reg access\n");
  2296. return ret_val;
  2297. }
  2298. }
  2299. e_dbg("Accessing PHY page %d reg 0x%x\n", page, reg);
  2300. /* Write the Wakeup register page offset value using opcode 0x11 */
  2301. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ADDRESS_OPCODE, reg);
  2302. if (ret_val) {
  2303. e_dbg("Could not write address opcode to page %d\n", page);
  2304. return ret_val;
  2305. }
  2306. if (read) {
  2307. /* Read the Wakeup register page value using opcode 0x12 */
  2308. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2309. data);
  2310. } else {
  2311. /* Write the Wakeup register page value using opcode 0x12 */
  2312. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2313. *data);
  2314. }
  2315. if (ret_val) {
  2316. e_dbg("Could not access PHY reg %d.%d\n", page, reg);
  2317. return ret_val;
  2318. }
  2319. if (!page_set)
  2320. ret_val = e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2321. return ret_val;
  2322. }
  2323. /**
  2324. * e1000_power_up_phy_copper - Restore copper link in case of PHY power down
  2325. * @hw: pointer to the HW structure
  2326. *
  2327. * In the case of a PHY power down to save power, or to turn off link during a
  2328. * driver unload, or wake on lan is not enabled, restore the link to previous
  2329. * settings.
  2330. **/
  2331. void e1000_power_up_phy_copper(struct e1000_hw *hw)
  2332. {
  2333. u16 mii_reg = 0;
  2334. /* The PHY will retain its settings across a power down/up cycle */
  2335. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2336. mii_reg &= ~BMCR_PDOWN;
  2337. e1e_wphy(hw, MII_BMCR, mii_reg);
  2338. }
  2339. /**
  2340. * e1000_power_down_phy_copper - Restore copper link in case of PHY power down
  2341. * @hw: pointer to the HW structure
  2342. *
  2343. * In the case of a PHY power down to save power, or to turn off link during a
  2344. * driver unload, or wake on lan is not enabled, restore the link to previous
  2345. * settings.
  2346. **/
  2347. void e1000_power_down_phy_copper(struct e1000_hw *hw)
  2348. {
  2349. u16 mii_reg = 0;
  2350. /* The PHY will retain its settings across a power down/up cycle */
  2351. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2352. mii_reg |= BMCR_PDOWN;
  2353. e1e_wphy(hw, MII_BMCR, mii_reg);
  2354. usleep_range(1000, 2000);
  2355. }
  2356. /**
  2357. * __e1000_read_phy_reg_hv - Read HV PHY register
  2358. * @hw: pointer to the HW structure
  2359. * @offset: register offset to be read
  2360. * @data: pointer to the read data
  2361. * @locked: semaphore has already been acquired or not
  2362. *
  2363. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2364. * and stores the retrieved information in data. Release any acquired
  2365. * semaphore before exiting.
  2366. **/
  2367. static s32 __e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data,
  2368. bool locked, bool page_set)
  2369. {
  2370. s32 ret_val;
  2371. u16 page = BM_PHY_REG_PAGE(offset);
  2372. u16 reg = BM_PHY_REG_NUM(offset);
  2373. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2374. if (!locked) {
  2375. ret_val = hw->phy.ops.acquire(hw);
  2376. if (ret_val)
  2377. return ret_val;
  2378. }
  2379. /* Page 800 works differently than the rest so it has its own func */
  2380. if (page == BM_WUC_PAGE) {
  2381. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2382. true, page_set);
  2383. goto out;
  2384. }
  2385. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2386. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2387. data, true);
  2388. goto out;
  2389. }
  2390. if (!page_set) {
  2391. if (page == HV_INTC_FC_PAGE_START)
  2392. page = 0;
  2393. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2394. /* Page is shifted left, PHY expects (page x 32) */
  2395. ret_val = e1000_set_page_igp(hw,
  2396. (page << IGP_PAGE_SHIFT));
  2397. hw->phy.addr = phy_addr;
  2398. if (ret_val)
  2399. goto out;
  2400. }
  2401. }
  2402. e_dbg("reading PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2403. page << IGP_PAGE_SHIFT, reg);
  2404. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg, data);
  2405. out:
  2406. if (!locked)
  2407. hw->phy.ops.release(hw);
  2408. return ret_val;
  2409. }
  2410. /**
  2411. * e1000_read_phy_reg_hv - Read HV PHY register
  2412. * @hw: pointer to the HW structure
  2413. * @offset: register offset to be read
  2414. * @data: pointer to the read data
  2415. *
  2416. * Acquires semaphore then reads the PHY register at offset and stores
  2417. * the retrieved information in data. Release the acquired semaphore
  2418. * before exiting.
  2419. **/
  2420. s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2421. {
  2422. return __e1000_read_phy_reg_hv(hw, offset, data, false, false);
  2423. }
  2424. /**
  2425. * e1000_read_phy_reg_hv_locked - Read HV PHY register
  2426. * @hw: pointer to the HW structure
  2427. * @offset: register offset to be read
  2428. * @data: pointer to the read data
  2429. *
  2430. * Reads the PHY register at offset and stores the retrieved information
  2431. * in data. Assumes semaphore already acquired.
  2432. **/
  2433. s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  2434. {
  2435. return __e1000_read_phy_reg_hv(hw, offset, data, true, false);
  2436. }
  2437. /**
  2438. * e1000_read_phy_reg_page_hv - Read HV PHY register
  2439. * @hw: pointer to the HW structure
  2440. * @offset: register offset to write to
  2441. * @data: data to write at register offset
  2442. *
  2443. * Reads the PHY register at offset and stores the retrieved information
  2444. * in data. Assumes semaphore already acquired and page already set.
  2445. **/
  2446. s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2447. {
  2448. return __e1000_read_phy_reg_hv(hw, offset, data, true, true);
  2449. }
  2450. /**
  2451. * __e1000_write_phy_reg_hv - Write HV PHY register
  2452. * @hw: pointer to the HW structure
  2453. * @offset: register offset to write to
  2454. * @data: data to write at register offset
  2455. * @locked: semaphore has already been acquired or not
  2456. *
  2457. * Acquires semaphore, if necessary, then writes the data to PHY register
  2458. * at the offset. Release any acquired semaphores before exiting.
  2459. **/
  2460. static s32 __e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data,
  2461. bool locked, bool page_set)
  2462. {
  2463. s32 ret_val;
  2464. u16 page = BM_PHY_REG_PAGE(offset);
  2465. u16 reg = BM_PHY_REG_NUM(offset);
  2466. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2467. if (!locked) {
  2468. ret_val = hw->phy.ops.acquire(hw);
  2469. if (ret_val)
  2470. return ret_val;
  2471. }
  2472. /* Page 800 works differently than the rest so it has its own func */
  2473. if (page == BM_WUC_PAGE) {
  2474. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2475. false, page_set);
  2476. goto out;
  2477. }
  2478. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2479. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2480. &data, false);
  2481. goto out;
  2482. }
  2483. if (!page_set) {
  2484. if (page == HV_INTC_FC_PAGE_START)
  2485. page = 0;
  2486. /* Workaround MDIO accesses being disabled after entering IEEE
  2487. * Power Down (when bit 11 of the PHY Control register is set)
  2488. */
  2489. if ((hw->phy.type == e1000_phy_82578) &&
  2490. (hw->phy.revision >= 1) &&
  2491. (hw->phy.addr == 2) &&
  2492. !(MAX_PHY_REG_ADDRESS & reg) && (data & (1 << 11))) {
  2493. u16 data2 = 0x7EFF;
  2494. ret_val = e1000_access_phy_debug_regs_hv(hw,
  2495. (1 << 6) | 0x3,
  2496. &data2, false);
  2497. if (ret_val)
  2498. goto out;
  2499. }
  2500. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2501. /* Page is shifted left, PHY expects (page x 32) */
  2502. ret_val = e1000_set_page_igp(hw,
  2503. (page << IGP_PAGE_SHIFT));
  2504. hw->phy.addr = phy_addr;
  2505. if (ret_val)
  2506. goto out;
  2507. }
  2508. }
  2509. e_dbg("writing PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2510. page << IGP_PAGE_SHIFT, reg);
  2511. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
  2512. data);
  2513. out:
  2514. if (!locked)
  2515. hw->phy.ops.release(hw);
  2516. return ret_val;
  2517. }
  2518. /**
  2519. * e1000_write_phy_reg_hv - Write HV PHY register
  2520. * @hw: pointer to the HW structure
  2521. * @offset: register offset to write to
  2522. * @data: data to write at register offset
  2523. *
  2524. * Acquires semaphore then writes the data to PHY register at the offset.
  2525. * Release the acquired semaphores before exiting.
  2526. **/
  2527. s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2528. {
  2529. return __e1000_write_phy_reg_hv(hw, offset, data, false, false);
  2530. }
  2531. /**
  2532. * e1000_write_phy_reg_hv_locked - Write HV PHY register
  2533. * @hw: pointer to the HW structure
  2534. * @offset: register offset to write to
  2535. * @data: data to write at register offset
  2536. *
  2537. * Writes the data to PHY register at the offset. Assumes semaphore
  2538. * already acquired.
  2539. **/
  2540. s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 data)
  2541. {
  2542. return __e1000_write_phy_reg_hv(hw, offset, data, true, false);
  2543. }
  2544. /**
  2545. * e1000_write_phy_reg_page_hv - Write HV PHY register
  2546. * @hw: pointer to the HW structure
  2547. * @offset: register offset to write to
  2548. * @data: data to write at register offset
  2549. *
  2550. * Writes the data to PHY register at the offset. Assumes semaphore
  2551. * already acquired and page already set.
  2552. **/
  2553. s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2554. {
  2555. return __e1000_write_phy_reg_hv(hw, offset, data, true, true);
  2556. }
  2557. /**
  2558. * e1000_get_phy_addr_for_hv_page - Get PHY address based on page
  2559. * @page: page to be accessed
  2560. **/
  2561. static u32 e1000_get_phy_addr_for_hv_page(u32 page)
  2562. {
  2563. u32 phy_addr = 2;
  2564. if (page >= HV_INTC_FC_PAGE_START)
  2565. phy_addr = 1;
  2566. return phy_addr;
  2567. }
  2568. /**
  2569. * e1000_access_phy_debug_regs_hv - Read HV PHY vendor specific high registers
  2570. * @hw: pointer to the HW structure
  2571. * @offset: register offset to be read or written
  2572. * @data: pointer to the data to be read or written
  2573. * @read: determines if operation is read or write
  2574. *
  2575. * Reads the PHY register at offset and stores the retreived information
  2576. * in data. Assumes semaphore already acquired. Note that the procedure
  2577. * to access these regs uses the address port and data port to read/write.
  2578. * These accesses done with PHY address 2 and without using pages.
  2579. **/
  2580. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  2581. u16 *data, bool read)
  2582. {
  2583. s32 ret_val;
  2584. u32 addr_reg;
  2585. u32 data_reg;
  2586. /* This takes care of the difference with desktop vs mobile phy */
  2587. addr_reg = ((hw->phy.type == e1000_phy_82578) ?
  2588. I82578_ADDR_REG : I82577_ADDR_REG);
  2589. data_reg = addr_reg + 1;
  2590. /* All operations in this function are phy address 2 */
  2591. hw->phy.addr = 2;
  2592. /* masking with 0x3F to remove the page from offset */
  2593. ret_val = e1000e_write_phy_reg_mdic(hw, addr_reg, (u16)offset & 0x3F);
  2594. if (ret_val) {
  2595. e_dbg("Could not write the Address Offset port register\n");
  2596. return ret_val;
  2597. }
  2598. /* Read or write the data value next */
  2599. if (read)
  2600. ret_val = e1000e_read_phy_reg_mdic(hw, data_reg, data);
  2601. else
  2602. ret_val = e1000e_write_phy_reg_mdic(hw, data_reg, *data);
  2603. if (ret_val)
  2604. e_dbg("Could not access the Data port register\n");
  2605. return ret_val;
  2606. }
  2607. /**
  2608. * e1000_link_stall_workaround_hv - Si workaround
  2609. * @hw: pointer to the HW structure
  2610. *
  2611. * This function works around a Si bug where the link partner can get
  2612. * a link up indication before the PHY does. If small packets are sent
  2613. * by the link partner they can be placed in the packet buffer without
  2614. * being properly accounted for by the PHY and will stall preventing
  2615. * further packets from being received. The workaround is to clear the
  2616. * packet buffer after the PHY detects link up.
  2617. **/
  2618. s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw)
  2619. {
  2620. s32 ret_val = 0;
  2621. u16 data;
  2622. if (hw->phy.type != e1000_phy_82578)
  2623. return 0;
  2624. /* Do not apply workaround if in PHY loopback bit 14 set */
  2625. e1e_rphy(hw, MII_BMCR, &data);
  2626. if (data & BMCR_LOOPBACK)
  2627. return 0;
  2628. /* check if link is up and at 1Gbps */
  2629. ret_val = e1e_rphy(hw, BM_CS_STATUS, &data);
  2630. if (ret_val)
  2631. return ret_val;
  2632. data &= (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2633. BM_CS_STATUS_SPEED_MASK);
  2634. if (data != (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2635. BM_CS_STATUS_SPEED_1000))
  2636. return 0;
  2637. msleep(200);
  2638. /* flush the packets in the fifo buffer */
  2639. ret_val = e1e_wphy(hw, HV_MUX_DATA_CTRL,
  2640. (HV_MUX_DATA_CTRL_GEN_TO_MAC |
  2641. HV_MUX_DATA_CTRL_FORCE_SPEED));
  2642. if (ret_val)
  2643. return ret_val;
  2644. return e1e_wphy(hw, HV_MUX_DATA_CTRL, HV_MUX_DATA_CTRL_GEN_TO_MAC);
  2645. }
  2646. /**
  2647. * e1000_check_polarity_82577 - Checks the polarity.
  2648. * @hw: pointer to the HW structure
  2649. *
  2650. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  2651. *
  2652. * Polarity is determined based on the PHY specific status register.
  2653. **/
  2654. s32 e1000_check_polarity_82577(struct e1000_hw *hw)
  2655. {
  2656. struct e1000_phy_info *phy = &hw->phy;
  2657. s32 ret_val;
  2658. u16 data;
  2659. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2660. if (!ret_val)
  2661. phy->cable_polarity = ((data & I82577_PHY_STATUS2_REV_POLARITY)
  2662. ? e1000_rev_polarity_reversed
  2663. : e1000_rev_polarity_normal);
  2664. return ret_val;
  2665. }
  2666. /**
  2667. * e1000_phy_force_speed_duplex_82577 - Force speed/duplex for I82577 PHY
  2668. * @hw: pointer to the HW structure
  2669. *
  2670. * Calls the PHY setup function to force speed and duplex.
  2671. **/
  2672. s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw)
  2673. {
  2674. struct e1000_phy_info *phy = &hw->phy;
  2675. s32 ret_val;
  2676. u16 phy_data;
  2677. bool link;
  2678. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  2679. if (ret_val)
  2680. return ret_val;
  2681. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  2682. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  2683. if (ret_val)
  2684. return ret_val;
  2685. udelay(1);
  2686. if (phy->autoneg_wait_to_complete) {
  2687. e_dbg("Waiting for forced speed/duplex link on 82577 phy\n");
  2688. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2689. 100000, &link);
  2690. if (ret_val)
  2691. return ret_val;
  2692. if (!link)
  2693. e_dbg("Link taking longer than expected.\n");
  2694. /* Try once more */
  2695. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2696. 100000, &link);
  2697. }
  2698. return ret_val;
  2699. }
  2700. /**
  2701. * e1000_get_phy_info_82577 - Retrieve I82577 PHY information
  2702. * @hw: pointer to the HW structure
  2703. *
  2704. * Read PHY status to determine if link is up. If link is up, then
  2705. * set/determine 10base-T extended distance and polarity correction. Read
  2706. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  2707. * determine on the cable length, local and remote receiver.
  2708. **/
  2709. s32 e1000_get_phy_info_82577(struct e1000_hw *hw)
  2710. {
  2711. struct e1000_phy_info *phy = &hw->phy;
  2712. s32 ret_val;
  2713. u16 data;
  2714. bool link;
  2715. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  2716. if (ret_val)
  2717. return ret_val;
  2718. if (!link) {
  2719. e_dbg("Phy info is only valid if link is up\n");
  2720. return -E1000_ERR_CONFIG;
  2721. }
  2722. phy->polarity_correction = true;
  2723. ret_val = e1000_check_polarity_82577(hw);
  2724. if (ret_val)
  2725. return ret_val;
  2726. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2727. if (ret_val)
  2728. return ret_val;
  2729. phy->is_mdix = !!(data & I82577_PHY_STATUS2_MDIX);
  2730. if ((data & I82577_PHY_STATUS2_SPEED_MASK) ==
  2731. I82577_PHY_STATUS2_SPEED_1000MBPS) {
  2732. ret_val = hw->phy.ops.get_cable_length(hw);
  2733. if (ret_val)
  2734. return ret_val;
  2735. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  2736. if (ret_val)
  2737. return ret_val;
  2738. phy->local_rx = (data & LPA_1000LOCALRXOK)
  2739. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2740. phy->remote_rx = (data & LPA_1000REMRXOK)
  2741. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2742. } else {
  2743. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  2744. phy->local_rx = e1000_1000t_rx_status_undefined;
  2745. phy->remote_rx = e1000_1000t_rx_status_undefined;
  2746. }
  2747. return 0;
  2748. }
  2749. /**
  2750. * e1000_get_cable_length_82577 - Determine cable length for 82577 PHY
  2751. * @hw: pointer to the HW structure
  2752. *
  2753. * Reads the diagnostic status register and verifies result is valid before
  2754. * placing it in the phy_cable_length field.
  2755. **/
  2756. s32 e1000_get_cable_length_82577(struct e1000_hw *hw)
  2757. {
  2758. struct e1000_phy_info *phy = &hw->phy;
  2759. s32 ret_val;
  2760. u16 phy_data, length;
  2761. ret_val = e1e_rphy(hw, I82577_PHY_DIAG_STATUS, &phy_data);
  2762. if (ret_val)
  2763. return ret_val;
  2764. length = ((phy_data & I82577_DSTATUS_CABLE_LENGTH) >>
  2765. I82577_DSTATUS_CABLE_LENGTH_SHIFT);
  2766. if (length == E1000_CABLE_LENGTH_UNDEFINED)
  2767. return -E1000_ERR_PHY;
  2768. phy->cable_length = length;
  2769. return 0;
  2770. }