mv88e6131.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6131_probe(struct device *host_dev, int sw_addr)
  19. {
  20. struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
  21. int ret;
  22. if (bus == NULL)
  23. return NULL;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
  25. if (ret >= 0) {
  26. int ret_masked = ret & 0xfff0;
  27. if (ret_masked == PORT_SWITCH_ID_6085)
  28. return "Marvell 88E6085";
  29. if (ret_masked == PORT_SWITCH_ID_6095)
  30. return "Marvell 88E6095/88E6095F";
  31. if (ret == PORT_SWITCH_ID_6131_B2)
  32. return "Marvell 88E6131 (B2)";
  33. if (ret_masked == PORT_SWITCH_ID_6131)
  34. return "Marvell 88E6131";
  35. if (ret_masked == PORT_SWITCH_ID_6185)
  36. return "Marvell 88E6185";
  37. }
  38. return NULL;
  39. }
  40. static int mv88e6131_setup_global(struct dsa_switch *ds)
  41. {
  42. u32 upstream_port = dsa_upstream_port(ds);
  43. int ret;
  44. u32 reg;
  45. ret = mv88e6xxx_setup_global(ds);
  46. if (ret)
  47. return ret;
  48. /* Enable the PHY polling unit, don't discard packets with
  49. * excessive collisions, use a weighted fair queueing scheme
  50. * to arbitrate between packet queues, set the maximum frame
  51. * size to 1632, and mask all interrupt sources.
  52. */
  53. REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL,
  54. GLOBAL_CONTROL_PPU_ENABLE | GLOBAL_CONTROL_MAX_FRAME_1632);
  55. /* Set the VLAN ethertype to 0x8100. */
  56. REG_WRITE(REG_GLOBAL, GLOBAL_CORE_TAG_TYPE, 0x8100);
  57. /* Disable ARP mirroring, and configure the upstream port as
  58. * the port to which ingress and egress monitor frames are to
  59. * be sent.
  60. */
  61. reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
  62. upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
  63. GLOBAL_MONITOR_CONTROL_ARP_DISABLED;
  64. REG_WRITE(REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
  65. /* Disable cascade port functionality unless this device
  66. * is used in a cascade configuration, and set the switch's
  67. * DSA device number.
  68. */
  69. if (ds->dst->pd->nr_chips > 1)
  70. REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL_2,
  71. GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
  72. (ds->index & 0x1f));
  73. else
  74. REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL_2,
  75. GLOBAL_CONTROL_2_NO_CASCADE |
  76. (ds->index & 0x1f));
  77. /* Force the priority of IGMP/MLD snoop frames and ARP frames
  78. * to the highest setting.
  79. */
  80. REG_WRITE(REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE,
  81. GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP |
  82. 7 << GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT |
  83. GLOBAL2_PRIO_OVERRIDE_FORCE_ARP |
  84. 7 << GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT);
  85. return 0;
  86. }
  87. static int mv88e6131_setup(struct dsa_switch *ds)
  88. {
  89. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  90. int ret;
  91. ret = mv88e6xxx_setup_common(ds);
  92. if (ret < 0)
  93. return ret;
  94. mv88e6xxx_ppu_state_init(ds);
  95. switch (ps->id) {
  96. case PORT_SWITCH_ID_6085:
  97. case PORT_SWITCH_ID_6185:
  98. ps->num_ports = 10;
  99. break;
  100. case PORT_SWITCH_ID_6095:
  101. ps->num_ports = 11;
  102. break;
  103. case PORT_SWITCH_ID_6131:
  104. case PORT_SWITCH_ID_6131_B2:
  105. ps->num_ports = 8;
  106. break;
  107. default:
  108. return -ENODEV;
  109. }
  110. ret = mv88e6xxx_switch_reset(ds, false);
  111. if (ret < 0)
  112. return ret;
  113. ret = mv88e6131_setup_global(ds);
  114. if (ret < 0)
  115. return ret;
  116. return mv88e6xxx_setup_ports(ds);
  117. }
  118. static int mv88e6131_port_to_phy_addr(struct dsa_switch *ds, int port)
  119. {
  120. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  121. if (port >= 0 && port < ps->num_ports)
  122. return port;
  123. return -EINVAL;
  124. }
  125. static int
  126. mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
  127. {
  128. int addr = mv88e6131_port_to_phy_addr(ds, port);
  129. if (addr < 0)
  130. return addr;
  131. return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
  132. }
  133. static int
  134. mv88e6131_phy_write(struct dsa_switch *ds,
  135. int port, int regnum, u16 val)
  136. {
  137. int addr = mv88e6131_port_to_phy_addr(ds, port);
  138. if (addr < 0)
  139. return addr;
  140. return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
  141. }
  142. struct dsa_switch_driver mv88e6131_switch_driver = {
  143. .tag_protocol = DSA_TAG_PROTO_DSA,
  144. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  145. .probe = mv88e6131_probe,
  146. .setup = mv88e6131_setup,
  147. .set_addr = mv88e6xxx_set_addr_direct,
  148. .phy_read = mv88e6131_phy_read,
  149. .phy_write = mv88e6131_phy_write,
  150. .poll_link = mv88e6xxx_poll_link,
  151. .get_strings = mv88e6xxx_get_strings,
  152. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  153. .get_sset_count = mv88e6xxx_get_sset_count,
  154. };
  155. MODULE_ALIAS("platform:mv88e6085");
  156. MODULE_ALIAS("platform:mv88e6095");
  157. MODULE_ALIAS("platform:mv88e6095f");
  158. MODULE_ALIAS("platform:mv88e6131");