cxl.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <linux/fs.h>
  20. #include <asm/cputable.h>
  21. #include <asm/mmu.h>
  22. #include <asm/reg.h>
  23. #include <misc/cxl-base.h>
  24. #include <uapi/misc/cxl.h>
  25. extern uint cxl_verbose;
  26. #define CXL_TIMEOUT 5
  27. /*
  28. * Bump version each time a user API change is made, whether it is
  29. * backwards compatible ot not.
  30. */
  31. #define CXL_API_VERSION 1
  32. #define CXL_API_VERSION_COMPATIBLE 1
  33. /*
  34. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  35. *
  36. * At the end of the day, I'm not married to using typedef here, but it might
  37. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  38. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  39. *
  40. * I'm quite happy if these are changed back to #defines before upstreaming, it
  41. * should be little more than a regexp search+replace operation in this file.
  42. */
  43. typedef struct {
  44. const int x;
  45. } cxl_p1_reg_t;
  46. typedef struct {
  47. const int x;
  48. } cxl_p1n_reg_t;
  49. typedef struct {
  50. const int x;
  51. } cxl_p2n_reg_t;
  52. #define cxl_reg_off(reg) \
  53. (reg.x)
  54. /* Memory maps. Ref CXL Appendix A */
  55. /* PSL Privilege 1 Memory Map */
  56. /* Configuration and Control area */
  57. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  58. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  59. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  60. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  61. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  62. /* Downloading */
  63. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  64. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  65. /* PSL Lookaside Buffer Management Area */
  66. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  67. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  68. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  69. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  70. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  71. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  72. /* 0x00C0:7EFF Implementation dependent area */
  73. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  74. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  75. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  76. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  77. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  78. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  79. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  80. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  81. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  82. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  83. /* PSL Slice Privilege 1 Memory Map */
  84. /* Configuration Area */
  85. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  86. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  87. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  88. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  89. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  90. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  91. /* Memory Management and Lookaside Buffer Management */
  92. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  93. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  94. /* Pointer Area */
  95. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  96. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  97. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  98. /* Control Area */
  99. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  100. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  101. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  102. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  103. /* 0xC0:FF Implementation Dependent Area */
  104. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  105. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  106. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  107. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  108. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  109. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  110. /* PSL Slice Privilege 2 Memory Map */
  111. /* Configuration and Control Area */
  112. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  113. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  114. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  115. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  116. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  117. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  118. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  119. /* Segment Lookaside Buffer Management */
  120. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  121. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  122. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  123. /* Interrupt Registers */
  124. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  125. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  126. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  127. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  128. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  129. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  130. /* AFU Registers */
  131. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  132. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  133. /* Work Element Descriptor */
  134. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  135. /* 0x0C0:FFF Implementation Dependent Area */
  136. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  137. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  138. #define CXL_PSL_SPAP_Size_Shift 4
  139. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  140. /****** CXL_PSL_DLCNTL *****************************************************/
  141. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  142. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  143. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  144. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  145. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  146. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  147. /****** CXL_PSL_SR_An ******************************************************/
  148. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  149. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  150. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  151. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  152. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  153. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  154. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  155. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  156. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  157. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  158. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  159. /****** CXL_PSL_LLCMD_An ****************************************************/
  160. #define CXL_LLCMD_TERMINATE 0x0001000000000000ULL
  161. #define CXL_LLCMD_REMOVE 0x0002000000000000ULL
  162. #define CXL_LLCMD_SUSPEND 0x0003000000000000ULL
  163. #define CXL_LLCMD_RESUME 0x0004000000000000ULL
  164. #define CXL_LLCMD_ADD 0x0005000000000000ULL
  165. #define CXL_LLCMD_UPDATE 0x0006000000000000ULL
  166. #define CXL_LLCMD_HANDLE_MASK 0x000000000000ffffULL
  167. /****** CXL_PSL_ID_An ****************************************************/
  168. #define CXL_PSL_ID_An_F (1ull << (63-31))
  169. #define CXL_PSL_ID_An_L (1ull << (63-30))
  170. /****** CXL_PSL_SCNTL_An ****************************************************/
  171. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  172. /* Programming Modes: */
  173. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  174. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  175. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  176. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  177. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  178. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  179. /* Purge Status (ro) */
  180. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  181. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  182. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  183. /* Purge */
  184. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  185. /* Suspend Status (ro) */
  186. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  187. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  188. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  189. /* Suspend Control */
  190. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  191. /* AFU Slice Enable Status (ro) */
  192. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  193. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  194. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  195. /* AFU Slice Enable */
  196. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  197. /* AFU Slice Reset status (ro) */
  198. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  199. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  200. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  201. /* AFU Slice Reset */
  202. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  203. /****** CXL_SSTP0/1_An ******************************************************/
  204. /* These top bits are for the segment that CONTAINS the segment table */
  205. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  206. #define CXL_SSTP0_An_KS (1ull << (63-2))
  207. #define CXL_SSTP0_An_KP (1ull << (63-3))
  208. #define CXL_SSTP0_An_N (1ull << (63-4))
  209. #define CXL_SSTP0_An_L (1ull << (63-5))
  210. #define CXL_SSTP0_An_C (1ull << (63-6))
  211. #define CXL_SSTP0_An_TA (1ull << (63-7))
  212. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  213. /* And finally, the virtual address & size of the segment table: */
  214. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  215. #define CXL_SSTP0_An_SegTableSize_MASK \
  216. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  217. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  218. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  219. #define CXL_SSTP1_An_V (1ull << (63-63))
  220. /****** CXL_PSL_SLBIE_[An] **************************************************/
  221. /* write: */
  222. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  223. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  224. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  225. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  226. /* read: */
  227. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  228. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  229. /****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
  230. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  231. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
  232. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  233. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  234. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  235. /****** CXL_PSL_AFUSEL ******************************************************/
  236. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  237. /****** CXL_PSL_DSISR_An ****************************************************/
  238. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  239. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  240. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  241. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  242. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  243. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  244. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  245. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  246. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  247. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  248. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  249. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  250. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  251. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  252. /****** CXL_PSL_TFC_An ******************************************************/
  253. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  254. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  255. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  256. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  257. /* cxl_process_element->software_status */
  258. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  259. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  260. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  261. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  262. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  263. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  264. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  265. * of the hang pulse frequency.
  266. */
  267. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  268. /* SPA->sw_command_status */
  269. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  270. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  271. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  272. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  273. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  274. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  275. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  276. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  277. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  278. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  279. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  280. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  281. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  282. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  283. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  284. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  285. #define CXL_MAX_SLICES 4
  286. #define MAX_AFU_MMIO_REGS 3
  287. #define CXL_MODE_TIME_SLICED 0x4
  288. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  289. enum cxl_context_status {
  290. CLOSED,
  291. OPENED,
  292. STARTED
  293. };
  294. enum prefault_modes {
  295. CXL_PREFAULT_NONE,
  296. CXL_PREFAULT_WED,
  297. CXL_PREFAULT_ALL,
  298. };
  299. struct cxl_sste {
  300. __be64 esid_data;
  301. __be64 vsid_data;
  302. };
  303. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  304. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  305. struct cxl_afu {
  306. irq_hw_number_t psl_hwirq;
  307. irq_hw_number_t serr_hwirq;
  308. char *err_irq_name;
  309. char *psl_irq_name;
  310. unsigned int serr_virq;
  311. void __iomem *p1n_mmio;
  312. void __iomem *p2n_mmio;
  313. phys_addr_t psn_phys;
  314. u64 pp_offset;
  315. u64 pp_size;
  316. void __iomem *afu_desc_mmio;
  317. struct cxl *adapter;
  318. struct device dev;
  319. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  320. struct device *chardev_s, *chardev_m, *chardev_d;
  321. struct idr contexts_idr;
  322. struct dentry *debugfs;
  323. struct mutex contexts_lock;
  324. struct mutex spa_mutex;
  325. spinlock_t afu_cntl_lock;
  326. /* AFU error buffer fields and bin attribute for sysfs */
  327. u64 eb_len, eb_offset;
  328. struct bin_attribute attr_eb;
  329. /*
  330. * Only the first part of the SPA is used for the process element
  331. * linked list. The only other part that software needs to worry about
  332. * is sw_command_status, which we store a separate pointer to.
  333. * Everything else in the SPA is only used by hardware
  334. */
  335. struct cxl_process_element *spa;
  336. __be64 *sw_command_status;
  337. unsigned int spa_size;
  338. int spa_order;
  339. int spa_max_procs;
  340. unsigned int psl_virq;
  341. /* pointer to the vphb */
  342. struct pci_controller *phb;
  343. int pp_irqs;
  344. int irqs_max;
  345. int num_procs;
  346. int max_procs_virtualised;
  347. int slice;
  348. int modes_supported;
  349. int current_mode;
  350. int crs_num;
  351. u64 crs_len;
  352. u64 crs_offset;
  353. struct list_head crs;
  354. enum prefault_modes prefault_mode;
  355. bool psa;
  356. bool pp_psa;
  357. bool enabled;
  358. };
  359. struct cxl_irq_name {
  360. struct list_head list;
  361. char *name;
  362. };
  363. /*
  364. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  365. * of these per AFU. If in AFU directed there can be lots of these.
  366. */
  367. struct cxl_context {
  368. struct cxl_afu *afu;
  369. /* Problem state MMIO */
  370. phys_addr_t psn_phys;
  371. u64 psn_size;
  372. /* Used to unmap any mmaps when force detaching */
  373. struct address_space *mapping;
  374. struct mutex mapping_lock;
  375. spinlock_t sste_lock; /* Protects segment table entries */
  376. struct cxl_sste *sstp;
  377. u64 sstp0, sstp1;
  378. unsigned int sst_size, sst_lru;
  379. wait_queue_head_t wq;
  380. struct pid *pid;
  381. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  382. /* Only used in PR mode */
  383. u64 process_token;
  384. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  385. struct cxl_irq_ranges irqs;
  386. struct list_head irq_names;
  387. u64 fault_addr;
  388. u64 fault_dsisr;
  389. u64 afu_err;
  390. /*
  391. * This status and it's lock pretects start and detach context
  392. * from racing. It also prevents detach from racing with
  393. * itself
  394. */
  395. enum cxl_context_status status;
  396. struct mutex status_mutex;
  397. /* XXX: Is it possible to need multiple work items at once? */
  398. struct work_struct fault_work;
  399. u64 dsisr;
  400. u64 dar;
  401. struct cxl_process_element *elem;
  402. int pe; /* process element handle */
  403. u32 irq_count;
  404. bool pe_inserted;
  405. bool master;
  406. bool kernel;
  407. bool pending_irq;
  408. bool pending_fault;
  409. bool pending_afu_err;
  410. struct rcu_head rcu;
  411. };
  412. struct cxl {
  413. void __iomem *p1_mmio;
  414. void __iomem *p2_mmio;
  415. irq_hw_number_t err_hwirq;
  416. unsigned int err_virq;
  417. spinlock_t afu_list_lock;
  418. struct cxl_afu *afu[CXL_MAX_SLICES];
  419. struct device dev;
  420. struct dentry *trace;
  421. struct dentry *psl_err_chk;
  422. struct dentry *debugfs;
  423. char *irq_name;
  424. struct bin_attribute cxl_attr;
  425. int adapter_num;
  426. int user_irqs;
  427. u64 afu_desc_off;
  428. u64 afu_desc_size;
  429. u64 ps_off;
  430. u64 ps_size;
  431. u16 psl_rev;
  432. u16 base_image;
  433. u8 vsec_status;
  434. u8 caia_major;
  435. u8 caia_minor;
  436. u8 slices;
  437. bool user_image_loaded;
  438. bool perst_loads_image;
  439. bool perst_select_user;
  440. };
  441. int cxl_alloc_one_irq(struct cxl *adapter);
  442. void cxl_release_one_irq(struct cxl *adapter, int hwirq);
  443. int cxl_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  444. void cxl_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  445. int cxl_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  446. int cxl_update_image_control(struct cxl *adapter);
  447. int cxl_reset(struct cxl *adapter);
  448. /* common == phyp + powernv */
  449. struct cxl_process_element_common {
  450. __be32 tid;
  451. __be32 pid;
  452. __be64 csrp;
  453. __be64 aurp0;
  454. __be64 aurp1;
  455. __be64 sstp0;
  456. __be64 sstp1;
  457. __be64 amr;
  458. u8 reserved3[4];
  459. __be64 wed;
  460. } __packed;
  461. /* just powernv */
  462. struct cxl_process_element {
  463. __be64 sr;
  464. __be64 SPOffset;
  465. __be64 sdr;
  466. __be64 haurp;
  467. __be32 ctxtime;
  468. __be16 ivte_offsets[4];
  469. __be16 ivte_ranges[4];
  470. __be32 lpid;
  471. struct cxl_process_element_common common;
  472. __be32 software_state;
  473. } __packed;
  474. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  475. {
  476. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  477. return cxl->p1_mmio + cxl_reg_off(reg);
  478. }
  479. #define cxl_p1_write(cxl, reg, val) \
  480. out_be64(_cxl_p1_addr(cxl, reg), val)
  481. #define cxl_p1_read(cxl, reg) \
  482. in_be64(_cxl_p1_addr(cxl, reg))
  483. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  484. {
  485. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  486. return afu->p1n_mmio + cxl_reg_off(reg);
  487. }
  488. #define cxl_p1n_write(afu, reg, val) \
  489. out_be64(_cxl_p1n_addr(afu, reg), val)
  490. #define cxl_p1n_read(afu, reg) \
  491. in_be64(_cxl_p1n_addr(afu, reg))
  492. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  493. {
  494. return afu->p2n_mmio + cxl_reg_off(reg);
  495. }
  496. #define cxl_p2n_write(afu, reg, val) \
  497. out_be64(_cxl_p2n_addr(afu, reg), val)
  498. #define cxl_p2n_read(afu, reg) \
  499. in_be64(_cxl_p2n_addr(afu, reg))
  500. #define cxl_afu_cr_read64(afu, cr, off) \
  501. in_le64((afu)->afu_desc_mmio + (afu)->crs_offset + ((cr) * (afu)->crs_len) + (off))
  502. #define cxl_afu_cr_read32(afu, cr, off) \
  503. in_le32((afu)->afu_desc_mmio + (afu)->crs_offset + ((cr) * (afu)->crs_len) + (off))
  504. u16 cxl_afu_cr_read16(struct cxl_afu *afu, int cr, u64 off);
  505. u8 cxl_afu_cr_read8(struct cxl_afu *afu, int cr, u64 off);
  506. ssize_t cxl_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  507. loff_t off, size_t count);
  508. struct cxl_calls {
  509. void (*cxl_slbia)(struct mm_struct *mm);
  510. struct module *owner;
  511. };
  512. int register_cxl_calls(struct cxl_calls *calls);
  513. void unregister_cxl_calls(struct cxl_calls *calls);
  514. int cxl_alloc_adapter_nr(struct cxl *adapter);
  515. void cxl_remove_adapter_nr(struct cxl *adapter);
  516. int cxl_file_init(void);
  517. void cxl_file_exit(void);
  518. int cxl_register_adapter(struct cxl *adapter);
  519. int cxl_register_afu(struct cxl_afu *afu);
  520. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  521. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  522. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  523. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  524. void cxl_context_detach_all(struct cxl_afu *afu);
  525. void cxl_context_free(struct cxl_context *ctx);
  526. void cxl_context_detach(struct cxl_context *ctx);
  527. int cxl_sysfs_adapter_add(struct cxl *adapter);
  528. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  529. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  530. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  531. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  532. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  533. int cxl_afu_activate_mode(struct cxl_afu *afu, int mode);
  534. int _cxl_afu_deactivate_mode(struct cxl_afu *afu, int mode);
  535. int cxl_afu_deactivate_mode(struct cxl_afu *afu);
  536. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  537. int cxl_register_psl_irq(struct cxl_afu *afu);
  538. void cxl_release_psl_irq(struct cxl_afu *afu);
  539. int cxl_register_psl_err_irq(struct cxl *adapter);
  540. void cxl_release_psl_err_irq(struct cxl *adapter);
  541. int cxl_register_serr_irq(struct cxl_afu *afu);
  542. void cxl_release_serr_irq(struct cxl_afu *afu);
  543. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  544. void afu_release_irqs(struct cxl_context *ctx, void *cookie);
  545. irqreturn_t cxl_slice_irq_err(int irq, void *data);
  546. int cxl_debugfs_init(void);
  547. void cxl_debugfs_exit(void);
  548. int cxl_debugfs_adapter_add(struct cxl *adapter);
  549. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  550. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  551. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  552. void cxl_handle_fault(struct work_struct *work);
  553. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  554. struct cxl *get_cxl_adapter(int num);
  555. int cxl_alloc_sst(struct cxl_context *ctx);
  556. void init_cxl_native(void);
  557. struct cxl_context *cxl_context_alloc(void);
  558. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
  559. struct address_space *mapping);
  560. void cxl_context_free(struct cxl_context *ctx);
  561. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  562. unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
  563. irq_handler_t handler, void *cookie, const char *name);
  564. void cxl_unmap_irq(unsigned int virq, void *cookie);
  565. int __detach_context(struct cxl_context *ctx);
  566. /* This matches the layout of the H_COLLECT_CA_INT_INFO retbuf */
  567. struct cxl_irq_info {
  568. u64 dsisr;
  569. u64 dar;
  570. u64 dsr;
  571. u32 pid;
  572. u32 tid;
  573. u64 afu_err;
  574. u64 errstat;
  575. u64 padding[3]; /* to match the expected retbuf size for plpar_hcall9 */
  576. };
  577. void cxl_assign_psn_space(struct cxl_context *ctx);
  578. int cxl_attach_process(struct cxl_context *ctx, bool kernel, u64 wed,
  579. u64 amr);
  580. int cxl_detach_process(struct cxl_context *ctx);
  581. int cxl_get_irq(struct cxl_afu *afu, struct cxl_irq_info *info);
  582. int cxl_ack_irq(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  583. int cxl_check_error(struct cxl_afu *afu);
  584. int cxl_afu_slbia(struct cxl_afu *afu);
  585. int cxl_tlb_slb_invalidate(struct cxl *adapter);
  586. int cxl_afu_disable(struct cxl_afu *afu);
  587. int __cxl_afu_reset(struct cxl_afu *afu);
  588. int cxl_afu_check_and_enable(struct cxl_afu *afu);
  589. int cxl_psl_purge(struct cxl_afu *afu);
  590. void cxl_stop_trace(struct cxl *cxl);
  591. int cxl_pci_vphb_add(struct cxl_afu *afu);
  592. void cxl_pci_vphb_remove(struct cxl_afu *afu);
  593. extern struct pci_driver cxl_pci_driver;
  594. int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
  595. int afu_open(struct inode *inode, struct file *file);
  596. int afu_release(struct inode *inode, struct file *file);
  597. long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  598. int afu_mmap(struct file *file, struct vm_area_struct *vm);
  599. unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
  600. ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
  601. extern const struct file_operations afu_fops;
  602. #endif