lpc_ich.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * This driver supports the following I/O Controller hubs:
  27. * (See the intel documentation on http://developer.intel.com.)
  28. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  29. * document number 290687-002, 298242-027: 82801BA (ICH2)
  30. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  31. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  32. * document number 290744-001, 290745-025: 82801DB (ICH4)
  33. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  34. * document number 273599-001, 273645-002: 82801E (C-ICH)
  35. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  36. * document number 300641-004, 300884-013: 6300ESB
  37. * document number 301473-002, 301474-026: 82801F (ICH6)
  38. * document number 313082-001, 313075-006: 631xESB, 632xESB
  39. * document number 307013-003, 307014-024: 82801G (ICH7)
  40. * document number 322896-001, 322897-001: NM10
  41. * document number 313056-003, 313057-017: 82801H (ICH8)
  42. * document number 316972-004, 316973-012: 82801I (ICH9)
  43. * document number 319973-002, 319974-002: 82801J (ICH10)
  44. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  45. * document number 320066-003, 320257-008: EP80597 (IICH)
  46. * document number 324645-001, 324646-001: Cougar Point (CPT)
  47. * document number TBD : Patsburg (PBG)
  48. * document number TBD : DH89xxCC
  49. * document number TBD : Panther Point
  50. * document number TBD : Lynx Point
  51. * document number TBD : Lynx Point-LP
  52. * document number TBD : Wellsburg
  53. * document number TBD : Avoton SoC
  54. * document number TBD : Coleto Creek
  55. * document number TBD : Wildcat Point-LP
  56. * document number TBD : 9 Series
  57. */
  58. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  59. #include <linux/kernel.h>
  60. #include <linux/module.h>
  61. #include <linux/errno.h>
  62. #include <linux/acpi.h>
  63. #include <linux/pci.h>
  64. #include <linux/mfd/core.h>
  65. #include <linux/mfd/lpc_ich.h>
  66. #define ACPIBASE 0x40
  67. #define ACPIBASE_GPE_OFF 0x28
  68. #define ACPIBASE_GPE_END 0x2f
  69. #define ACPIBASE_SMI_OFF 0x30
  70. #define ACPIBASE_SMI_END 0x33
  71. #define ACPIBASE_PMC_OFF 0x08
  72. #define ACPIBASE_PMC_END 0x0c
  73. #define ACPIBASE_TCO_OFF 0x60
  74. #define ACPIBASE_TCO_END 0x7f
  75. #define ACPICTRL_PMCBASE 0x44
  76. #define ACPIBASE_GCS_OFF 0x3410
  77. #define ACPIBASE_GCS_END 0x3414
  78. #define GPIOBASE_ICH0 0x58
  79. #define GPIOCTRL_ICH0 0x5C
  80. #define GPIOBASE_ICH6 0x48
  81. #define GPIOCTRL_ICH6 0x4C
  82. #define RCBABASE 0xf0
  83. #define wdt_io_res(i) wdt_res(0, i)
  84. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  85. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  86. struct lpc_ich_priv {
  87. int chipset;
  88. int abase; /* ACPI base */
  89. int actrl_pbase; /* ACPI control or PMC base */
  90. int gbase; /* GPIO base */
  91. int gctrl; /* GPIO control */
  92. int abase_save; /* Cached ACPI base value */
  93. int actrl_pbase_save; /* Cached ACPI control or PMC base value */
  94. int gctrl_save; /* Cached GPIO control value */
  95. };
  96. static struct resource wdt_ich_res[] = {
  97. /* ACPI - TCO */
  98. {
  99. .flags = IORESOURCE_IO,
  100. },
  101. /* ACPI - SMI */
  102. {
  103. .flags = IORESOURCE_IO,
  104. },
  105. /* GCS or PMC */
  106. {
  107. .flags = IORESOURCE_MEM,
  108. },
  109. };
  110. static struct resource gpio_ich_res[] = {
  111. /* GPIO */
  112. {
  113. .flags = IORESOURCE_IO,
  114. },
  115. /* ACPI - GPE0 */
  116. {
  117. .flags = IORESOURCE_IO,
  118. },
  119. };
  120. enum lpc_cells {
  121. LPC_WDT = 0,
  122. LPC_GPIO,
  123. };
  124. static struct mfd_cell lpc_ich_cells[] = {
  125. [LPC_WDT] = {
  126. .name = "iTCO_wdt",
  127. .num_resources = ARRAY_SIZE(wdt_ich_res),
  128. .resources = wdt_ich_res,
  129. .ignore_resource_conflicts = true,
  130. },
  131. [LPC_GPIO] = {
  132. .name = "gpio_ich",
  133. .num_resources = ARRAY_SIZE(gpio_ich_res),
  134. .resources = gpio_ich_res,
  135. .ignore_resource_conflicts = true,
  136. },
  137. };
  138. /* chipset related info */
  139. enum lpc_chipsets {
  140. LPC_ICH = 0, /* ICH */
  141. LPC_ICH0, /* ICH0 */
  142. LPC_ICH2, /* ICH2 */
  143. LPC_ICH2M, /* ICH2-M */
  144. LPC_ICH3, /* ICH3-S */
  145. LPC_ICH3M, /* ICH3-M */
  146. LPC_ICH4, /* ICH4 */
  147. LPC_ICH4M, /* ICH4-M */
  148. LPC_CICH, /* C-ICH */
  149. LPC_ICH5, /* ICH5 & ICH5R */
  150. LPC_6300ESB, /* 6300ESB */
  151. LPC_ICH6, /* ICH6 & ICH6R */
  152. LPC_ICH6M, /* ICH6-M */
  153. LPC_ICH6W, /* ICH6W & ICH6RW */
  154. LPC_631XESB, /* 631xESB/632xESB */
  155. LPC_ICH7, /* ICH7 & ICH7R */
  156. LPC_ICH7DH, /* ICH7DH */
  157. LPC_ICH7M, /* ICH7-M & ICH7-U */
  158. LPC_ICH7MDH, /* ICH7-M DH */
  159. LPC_NM10, /* NM10 */
  160. LPC_ICH8, /* ICH8 & ICH8R */
  161. LPC_ICH8DH, /* ICH8DH */
  162. LPC_ICH8DO, /* ICH8DO */
  163. LPC_ICH8M, /* ICH8M */
  164. LPC_ICH8ME, /* ICH8M-E */
  165. LPC_ICH9, /* ICH9 */
  166. LPC_ICH9R, /* ICH9R */
  167. LPC_ICH9DH, /* ICH9DH */
  168. LPC_ICH9DO, /* ICH9DO */
  169. LPC_ICH9M, /* ICH9M */
  170. LPC_ICH9ME, /* ICH9M-E */
  171. LPC_ICH10, /* ICH10 */
  172. LPC_ICH10R, /* ICH10R */
  173. LPC_ICH10D, /* ICH10D */
  174. LPC_ICH10DO, /* ICH10DO */
  175. LPC_PCH, /* PCH Desktop Full Featured */
  176. LPC_PCHM, /* PCH Mobile Full Featured */
  177. LPC_P55, /* P55 */
  178. LPC_PM55, /* PM55 */
  179. LPC_H55, /* H55 */
  180. LPC_QM57, /* QM57 */
  181. LPC_H57, /* H57 */
  182. LPC_HM55, /* HM55 */
  183. LPC_Q57, /* Q57 */
  184. LPC_HM57, /* HM57 */
  185. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  186. LPC_QS57, /* QS57 */
  187. LPC_3400, /* 3400 */
  188. LPC_3420, /* 3420 */
  189. LPC_3450, /* 3450 */
  190. LPC_EP80579, /* EP80579 */
  191. LPC_CPT, /* Cougar Point */
  192. LPC_CPTD, /* Cougar Point Desktop */
  193. LPC_CPTM, /* Cougar Point Mobile */
  194. LPC_PBG, /* Patsburg */
  195. LPC_DH89XXCC, /* DH89xxCC */
  196. LPC_PPT, /* Panther Point */
  197. LPC_LPT, /* Lynx Point */
  198. LPC_LPT_LP, /* Lynx Point-LP */
  199. LPC_WBG, /* Wellsburg */
  200. LPC_AVN, /* Avoton SoC */
  201. LPC_BAYTRAIL, /* Bay Trail SoC */
  202. LPC_COLETO, /* Coleto Creek */
  203. LPC_WPT_LP, /* Wildcat Point-LP */
  204. LPC_BRASWELL, /* Braswell SoC */
  205. LPC_9S, /* 9 Series */
  206. };
  207. static struct lpc_ich_info lpc_chipset_info[] = {
  208. [LPC_ICH] = {
  209. .name = "ICH",
  210. .iTCO_version = 1,
  211. },
  212. [LPC_ICH0] = {
  213. .name = "ICH0",
  214. .iTCO_version = 1,
  215. },
  216. [LPC_ICH2] = {
  217. .name = "ICH2",
  218. .iTCO_version = 1,
  219. },
  220. [LPC_ICH2M] = {
  221. .name = "ICH2-M",
  222. .iTCO_version = 1,
  223. },
  224. [LPC_ICH3] = {
  225. .name = "ICH3-S",
  226. .iTCO_version = 1,
  227. },
  228. [LPC_ICH3M] = {
  229. .name = "ICH3-M",
  230. .iTCO_version = 1,
  231. },
  232. [LPC_ICH4] = {
  233. .name = "ICH4",
  234. .iTCO_version = 1,
  235. },
  236. [LPC_ICH4M] = {
  237. .name = "ICH4-M",
  238. .iTCO_version = 1,
  239. },
  240. [LPC_CICH] = {
  241. .name = "C-ICH",
  242. .iTCO_version = 1,
  243. },
  244. [LPC_ICH5] = {
  245. .name = "ICH5 or ICH5R",
  246. .iTCO_version = 1,
  247. },
  248. [LPC_6300ESB] = {
  249. .name = "6300ESB",
  250. .iTCO_version = 1,
  251. },
  252. [LPC_ICH6] = {
  253. .name = "ICH6 or ICH6R",
  254. .iTCO_version = 2,
  255. .gpio_version = ICH_V6_GPIO,
  256. },
  257. [LPC_ICH6M] = {
  258. .name = "ICH6-M",
  259. .iTCO_version = 2,
  260. .gpio_version = ICH_V6_GPIO,
  261. },
  262. [LPC_ICH6W] = {
  263. .name = "ICH6W or ICH6RW",
  264. .iTCO_version = 2,
  265. .gpio_version = ICH_V6_GPIO,
  266. },
  267. [LPC_631XESB] = {
  268. .name = "631xESB/632xESB",
  269. .iTCO_version = 2,
  270. .gpio_version = ICH_V6_GPIO,
  271. },
  272. [LPC_ICH7] = {
  273. .name = "ICH7 or ICH7R",
  274. .iTCO_version = 2,
  275. .gpio_version = ICH_V7_GPIO,
  276. },
  277. [LPC_ICH7DH] = {
  278. .name = "ICH7DH",
  279. .iTCO_version = 2,
  280. .gpio_version = ICH_V7_GPIO,
  281. },
  282. [LPC_ICH7M] = {
  283. .name = "ICH7-M or ICH7-U",
  284. .iTCO_version = 2,
  285. .gpio_version = ICH_V7_GPIO,
  286. },
  287. [LPC_ICH7MDH] = {
  288. .name = "ICH7-M DH",
  289. .iTCO_version = 2,
  290. .gpio_version = ICH_V7_GPIO,
  291. },
  292. [LPC_NM10] = {
  293. .name = "NM10",
  294. .iTCO_version = 2,
  295. .gpio_version = ICH_V7_GPIO,
  296. },
  297. [LPC_ICH8] = {
  298. .name = "ICH8 or ICH8R",
  299. .iTCO_version = 2,
  300. .gpio_version = ICH_V7_GPIO,
  301. },
  302. [LPC_ICH8DH] = {
  303. .name = "ICH8DH",
  304. .iTCO_version = 2,
  305. .gpio_version = ICH_V7_GPIO,
  306. },
  307. [LPC_ICH8DO] = {
  308. .name = "ICH8DO",
  309. .iTCO_version = 2,
  310. .gpio_version = ICH_V7_GPIO,
  311. },
  312. [LPC_ICH8M] = {
  313. .name = "ICH8M",
  314. .iTCO_version = 2,
  315. .gpio_version = ICH_V7_GPIO,
  316. },
  317. [LPC_ICH8ME] = {
  318. .name = "ICH8M-E",
  319. .iTCO_version = 2,
  320. .gpio_version = ICH_V7_GPIO,
  321. },
  322. [LPC_ICH9] = {
  323. .name = "ICH9",
  324. .iTCO_version = 2,
  325. .gpio_version = ICH_V9_GPIO,
  326. },
  327. [LPC_ICH9R] = {
  328. .name = "ICH9R",
  329. .iTCO_version = 2,
  330. .gpio_version = ICH_V9_GPIO,
  331. },
  332. [LPC_ICH9DH] = {
  333. .name = "ICH9DH",
  334. .iTCO_version = 2,
  335. .gpio_version = ICH_V9_GPIO,
  336. },
  337. [LPC_ICH9DO] = {
  338. .name = "ICH9DO",
  339. .iTCO_version = 2,
  340. .gpio_version = ICH_V9_GPIO,
  341. },
  342. [LPC_ICH9M] = {
  343. .name = "ICH9M",
  344. .iTCO_version = 2,
  345. .gpio_version = ICH_V9_GPIO,
  346. },
  347. [LPC_ICH9ME] = {
  348. .name = "ICH9M-E",
  349. .iTCO_version = 2,
  350. .gpio_version = ICH_V9_GPIO,
  351. },
  352. [LPC_ICH10] = {
  353. .name = "ICH10",
  354. .iTCO_version = 2,
  355. .gpio_version = ICH_V10CONS_GPIO,
  356. },
  357. [LPC_ICH10R] = {
  358. .name = "ICH10R",
  359. .iTCO_version = 2,
  360. .gpio_version = ICH_V10CONS_GPIO,
  361. },
  362. [LPC_ICH10D] = {
  363. .name = "ICH10D",
  364. .iTCO_version = 2,
  365. .gpio_version = ICH_V10CORP_GPIO,
  366. },
  367. [LPC_ICH10DO] = {
  368. .name = "ICH10DO",
  369. .iTCO_version = 2,
  370. .gpio_version = ICH_V10CORP_GPIO,
  371. },
  372. [LPC_PCH] = {
  373. .name = "PCH Desktop Full Featured",
  374. .iTCO_version = 2,
  375. .gpio_version = ICH_V5_GPIO,
  376. },
  377. [LPC_PCHM] = {
  378. .name = "PCH Mobile Full Featured",
  379. .iTCO_version = 2,
  380. .gpio_version = ICH_V5_GPIO,
  381. },
  382. [LPC_P55] = {
  383. .name = "P55",
  384. .iTCO_version = 2,
  385. .gpio_version = ICH_V5_GPIO,
  386. },
  387. [LPC_PM55] = {
  388. .name = "PM55",
  389. .iTCO_version = 2,
  390. .gpio_version = ICH_V5_GPIO,
  391. },
  392. [LPC_H55] = {
  393. .name = "H55",
  394. .iTCO_version = 2,
  395. .gpio_version = ICH_V5_GPIO,
  396. },
  397. [LPC_QM57] = {
  398. .name = "QM57",
  399. .iTCO_version = 2,
  400. .gpio_version = ICH_V5_GPIO,
  401. },
  402. [LPC_H57] = {
  403. .name = "H57",
  404. .iTCO_version = 2,
  405. .gpio_version = ICH_V5_GPIO,
  406. },
  407. [LPC_HM55] = {
  408. .name = "HM55",
  409. .iTCO_version = 2,
  410. .gpio_version = ICH_V5_GPIO,
  411. },
  412. [LPC_Q57] = {
  413. .name = "Q57",
  414. .iTCO_version = 2,
  415. .gpio_version = ICH_V5_GPIO,
  416. },
  417. [LPC_HM57] = {
  418. .name = "HM57",
  419. .iTCO_version = 2,
  420. .gpio_version = ICH_V5_GPIO,
  421. },
  422. [LPC_PCHMSFF] = {
  423. .name = "PCH Mobile SFF Full Featured",
  424. .iTCO_version = 2,
  425. .gpio_version = ICH_V5_GPIO,
  426. },
  427. [LPC_QS57] = {
  428. .name = "QS57",
  429. .iTCO_version = 2,
  430. .gpio_version = ICH_V5_GPIO,
  431. },
  432. [LPC_3400] = {
  433. .name = "3400",
  434. .iTCO_version = 2,
  435. .gpio_version = ICH_V5_GPIO,
  436. },
  437. [LPC_3420] = {
  438. .name = "3420",
  439. .iTCO_version = 2,
  440. .gpio_version = ICH_V5_GPIO,
  441. },
  442. [LPC_3450] = {
  443. .name = "3450",
  444. .iTCO_version = 2,
  445. .gpio_version = ICH_V5_GPIO,
  446. },
  447. [LPC_EP80579] = {
  448. .name = "EP80579",
  449. .iTCO_version = 2,
  450. },
  451. [LPC_CPT] = {
  452. .name = "Cougar Point",
  453. .iTCO_version = 2,
  454. .gpio_version = ICH_V5_GPIO,
  455. },
  456. [LPC_CPTD] = {
  457. .name = "Cougar Point Desktop",
  458. .iTCO_version = 2,
  459. .gpio_version = ICH_V5_GPIO,
  460. },
  461. [LPC_CPTM] = {
  462. .name = "Cougar Point Mobile",
  463. .iTCO_version = 2,
  464. .gpio_version = ICH_V5_GPIO,
  465. },
  466. [LPC_PBG] = {
  467. .name = "Patsburg",
  468. .iTCO_version = 2,
  469. },
  470. [LPC_DH89XXCC] = {
  471. .name = "DH89xxCC",
  472. .iTCO_version = 2,
  473. },
  474. [LPC_PPT] = {
  475. .name = "Panther Point",
  476. .iTCO_version = 2,
  477. .gpio_version = ICH_V5_GPIO,
  478. },
  479. [LPC_LPT] = {
  480. .name = "Lynx Point",
  481. .iTCO_version = 2,
  482. },
  483. [LPC_LPT_LP] = {
  484. .name = "Lynx Point_LP",
  485. .iTCO_version = 2,
  486. },
  487. [LPC_WBG] = {
  488. .name = "Wellsburg",
  489. .iTCO_version = 2,
  490. },
  491. [LPC_AVN] = {
  492. .name = "Avoton SoC",
  493. .iTCO_version = 3,
  494. .gpio_version = AVOTON_GPIO,
  495. },
  496. [LPC_BAYTRAIL] = {
  497. .name = "Bay Trail SoC",
  498. .iTCO_version = 3,
  499. },
  500. [LPC_COLETO] = {
  501. .name = "Coleto Creek",
  502. .iTCO_version = 2,
  503. },
  504. [LPC_WPT_LP] = {
  505. .name = "Wildcat Point_LP",
  506. .iTCO_version = 2,
  507. },
  508. [LPC_BRASWELL] = {
  509. .name = "Braswell SoC",
  510. .iTCO_version = 3,
  511. },
  512. [LPC_9S] = {
  513. .name = "9 Series",
  514. .iTCO_version = 2,
  515. },
  516. };
  517. /*
  518. * This data only exists for exporting the supported PCI ids
  519. * via MODULE_DEVICE_TABLE. We do not actually register a
  520. * pci_driver, because the I/O Controller Hub has also other
  521. * functions that probably will be registered by other drivers.
  522. */
  523. static const struct pci_device_id lpc_ich_ids[] = {
  524. { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
  525. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  526. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  527. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  528. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  529. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  530. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  531. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  532. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  533. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  534. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  535. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  536. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  537. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  538. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  539. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  540. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  541. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  542. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  543. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  544. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  545. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  546. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  547. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  548. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  549. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  550. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  551. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  552. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  553. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  554. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  555. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  556. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  557. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  558. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  559. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  560. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  561. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  562. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  563. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  564. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  565. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  566. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  567. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  568. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  569. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  570. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  571. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  572. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  573. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  574. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  575. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  576. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  577. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  578. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  579. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  580. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  581. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  582. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  583. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  584. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  585. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  586. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  587. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  588. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  589. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  590. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  591. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  592. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  593. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  594. { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
  595. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  596. { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
  597. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  598. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  599. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  600. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  601. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  602. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  603. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  604. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  605. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  606. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  607. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  608. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  609. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  610. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  611. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  612. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  613. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  614. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  615. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  616. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  617. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  618. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  619. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  620. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  621. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  622. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  623. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  624. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  625. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  626. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  627. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  628. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  629. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  630. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  631. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  632. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  633. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  634. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  635. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  636. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  637. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  638. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  639. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  640. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  641. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  642. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  643. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  644. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  645. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  646. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  647. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  648. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  649. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  650. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  651. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  652. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  653. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  654. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  655. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  656. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  657. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  658. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  659. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  660. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  661. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  662. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  663. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  664. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  665. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  666. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  667. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  668. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  669. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  670. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  671. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  672. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  673. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  674. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  675. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  676. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  677. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  678. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  679. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  680. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  681. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  682. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  683. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  684. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  685. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  686. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  687. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  688. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  689. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  690. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  691. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  692. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  693. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  694. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  695. { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
  696. { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
  697. { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
  698. { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
  699. { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
  700. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  701. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  702. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  703. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  704. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  705. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  706. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  707. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  708. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  709. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  710. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  711. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  712. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  713. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  714. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  715. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  716. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  717. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  718. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  719. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  720. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  721. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  722. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  723. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  724. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  725. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  726. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  727. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  728. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  729. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  730. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  731. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  732. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  733. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  734. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  735. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  736. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  737. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  738. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  739. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  740. { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
  741. { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
  742. { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
  743. { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
  744. { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
  745. { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
  746. { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
  747. { 0, }, /* End of list */
  748. };
  749. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  750. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  751. {
  752. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  753. if (priv->abase_save >= 0) {
  754. pci_write_config_byte(dev, priv->abase, priv->abase_save);
  755. priv->abase_save = -1;
  756. }
  757. if (priv->actrl_pbase_save >= 0) {
  758. pci_write_config_byte(dev, priv->actrl_pbase,
  759. priv->actrl_pbase_save);
  760. priv->actrl_pbase_save = -1;
  761. }
  762. if (priv->gctrl_save >= 0) {
  763. pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
  764. priv->gctrl_save = -1;
  765. }
  766. }
  767. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  768. {
  769. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  770. u8 reg_save;
  771. switch (lpc_chipset_info[priv->chipset].iTCO_version) {
  772. case 3:
  773. /*
  774. * Some chipsets (eg Avoton) enable the ACPI space in the
  775. * ACPI BASE register.
  776. */
  777. pci_read_config_byte(dev, priv->abase, &reg_save);
  778. pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
  779. priv->abase_save = reg_save;
  780. break;
  781. default:
  782. /*
  783. * Most chipsets enable the ACPI space in the ACPI control
  784. * register.
  785. */
  786. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  787. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
  788. priv->actrl_pbase_save = reg_save;
  789. break;
  790. }
  791. }
  792. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  793. {
  794. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  795. u8 reg_save;
  796. pci_read_config_byte(dev, priv->gctrl, &reg_save);
  797. pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
  798. priv->gctrl_save = reg_save;
  799. }
  800. static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
  801. {
  802. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  803. u8 reg_save;
  804. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  805. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
  806. priv->actrl_pbase_save = reg_save;
  807. }
  808. static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
  809. {
  810. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  811. cell->platform_data = &lpc_chipset_info[priv->chipset];
  812. cell->pdata_size = sizeof(struct lpc_ich_info);
  813. }
  814. /*
  815. * We don't check for resource conflict globally. There are 2 or 3 independent
  816. * GPIO groups and it's enough to have access to one of these to instantiate
  817. * the device.
  818. */
  819. static int lpc_ich_check_conflict_gpio(struct resource *res)
  820. {
  821. int ret;
  822. u8 use_gpio = 0;
  823. if (resource_size(res) >= 0x50 &&
  824. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  825. use_gpio |= 1 << 2;
  826. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  827. use_gpio |= 1 << 1;
  828. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  829. if (!ret)
  830. use_gpio |= 1 << 0;
  831. return use_gpio ? use_gpio : ret;
  832. }
  833. static int lpc_ich_init_gpio(struct pci_dev *dev)
  834. {
  835. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  836. u32 base_addr_cfg;
  837. u32 base_addr;
  838. int ret;
  839. bool acpi_conflict = false;
  840. struct resource *res;
  841. /* Setup power management base register */
  842. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  843. base_addr = base_addr_cfg & 0x0000ff80;
  844. if (!base_addr) {
  845. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  846. lpc_ich_cells[LPC_GPIO].num_resources--;
  847. goto gpe0_done;
  848. }
  849. res = &gpio_ich_res[ICH_RES_GPE0];
  850. res->start = base_addr + ACPIBASE_GPE_OFF;
  851. res->end = base_addr + ACPIBASE_GPE_END;
  852. ret = acpi_check_resource_conflict(res);
  853. if (ret) {
  854. /*
  855. * This isn't fatal for the GPIO, but we have to make sure that
  856. * the platform_device subsystem doesn't see this resource
  857. * or it will register an invalid region.
  858. */
  859. lpc_ich_cells[LPC_GPIO].num_resources--;
  860. acpi_conflict = true;
  861. } else {
  862. lpc_ich_enable_acpi_space(dev);
  863. }
  864. gpe0_done:
  865. /* Setup GPIO base register */
  866. pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
  867. base_addr = base_addr_cfg & 0x0000ff80;
  868. if (!base_addr) {
  869. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  870. ret = -ENODEV;
  871. goto gpio_done;
  872. }
  873. /* Older devices provide fewer GPIO and have a smaller resource size. */
  874. res = &gpio_ich_res[ICH_RES_GPIO];
  875. res->start = base_addr;
  876. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  877. case ICH_V5_GPIO:
  878. case ICH_V10CORP_GPIO:
  879. res->end = res->start + 128 - 1;
  880. break;
  881. default:
  882. res->end = res->start + 64 - 1;
  883. break;
  884. }
  885. ret = lpc_ich_check_conflict_gpio(res);
  886. if (ret < 0) {
  887. /* this isn't necessarily fatal for the GPIO */
  888. acpi_conflict = true;
  889. goto gpio_done;
  890. }
  891. lpc_chipset_info[priv->chipset].use_gpio = ret;
  892. lpc_ich_enable_gpio_space(dev);
  893. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
  894. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  895. &lpc_ich_cells[LPC_GPIO], 1, NULL, 0, NULL);
  896. gpio_done:
  897. if (acpi_conflict)
  898. pr_warn("Resource conflict(s) found affecting %s\n",
  899. lpc_ich_cells[LPC_GPIO].name);
  900. return ret;
  901. }
  902. static int lpc_ich_init_wdt(struct pci_dev *dev)
  903. {
  904. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  905. u32 base_addr_cfg;
  906. u32 base_addr;
  907. int ret;
  908. struct resource *res;
  909. /* Setup power management base register */
  910. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  911. base_addr = base_addr_cfg & 0x0000ff80;
  912. if (!base_addr) {
  913. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  914. ret = -ENODEV;
  915. goto wdt_done;
  916. }
  917. res = wdt_io_res(ICH_RES_IO_TCO);
  918. res->start = base_addr + ACPIBASE_TCO_OFF;
  919. res->end = base_addr + ACPIBASE_TCO_END;
  920. res = wdt_io_res(ICH_RES_IO_SMI);
  921. res->start = base_addr + ACPIBASE_SMI_OFF;
  922. res->end = base_addr + ACPIBASE_SMI_END;
  923. lpc_ich_enable_acpi_space(dev);
  924. /*
  925. * iTCO v2:
  926. * Get the Memory-Mapped GCS register. To get access to it
  927. * we have to read RCBA from PCI Config space 0xf0 and use
  928. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  929. *
  930. * iTCO v3:
  931. * Get the Power Management Configuration register. To get access
  932. * to it we have to read the PMC BASE from config space and address
  933. * the register at offset 0x8.
  934. */
  935. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  936. /* Don't register iomem for TCO ver 1 */
  937. lpc_ich_cells[LPC_WDT].num_resources--;
  938. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
  939. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  940. base_addr = base_addr_cfg & 0xffffc000;
  941. if (!(base_addr_cfg & 1)) {
  942. dev_notice(&dev->dev, "RCBA is disabled by "
  943. "hardware/BIOS, device disabled\n");
  944. ret = -ENODEV;
  945. goto wdt_done;
  946. }
  947. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  948. res->start = base_addr + ACPIBASE_GCS_OFF;
  949. res->end = base_addr + ACPIBASE_GCS_END;
  950. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
  951. lpc_ich_enable_pmc_space(dev);
  952. pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
  953. base_addr = base_addr_cfg & 0xfffffe00;
  954. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  955. res->start = base_addr + ACPIBASE_PMC_OFF;
  956. res->end = base_addr + ACPIBASE_PMC_END;
  957. }
  958. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
  959. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  960. &lpc_ich_cells[LPC_WDT], 1, NULL, 0, NULL);
  961. wdt_done:
  962. return ret;
  963. }
  964. static int lpc_ich_probe(struct pci_dev *dev,
  965. const struct pci_device_id *id)
  966. {
  967. struct lpc_ich_priv *priv;
  968. int ret;
  969. bool cell_added = false;
  970. priv = devm_kzalloc(&dev->dev,
  971. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  972. if (!priv)
  973. return -ENOMEM;
  974. priv->chipset = id->driver_data;
  975. priv->actrl_pbase_save = -1;
  976. priv->abase_save = -1;
  977. priv->abase = ACPIBASE;
  978. priv->actrl_pbase = ACPICTRL_PMCBASE;
  979. priv->gctrl_save = -1;
  980. if (priv->chipset <= LPC_ICH5) {
  981. priv->gbase = GPIOBASE_ICH0;
  982. priv->gctrl = GPIOCTRL_ICH0;
  983. } else {
  984. priv->gbase = GPIOBASE_ICH6;
  985. priv->gctrl = GPIOCTRL_ICH6;
  986. }
  987. pci_set_drvdata(dev, priv);
  988. if (lpc_chipset_info[priv->chipset].iTCO_version) {
  989. ret = lpc_ich_init_wdt(dev);
  990. if (!ret)
  991. cell_added = true;
  992. }
  993. if (lpc_chipset_info[priv->chipset].gpio_version) {
  994. ret = lpc_ich_init_gpio(dev);
  995. if (!ret)
  996. cell_added = true;
  997. }
  998. /*
  999. * We only care if at least one or none of the cells registered
  1000. * successfully.
  1001. */
  1002. if (!cell_added) {
  1003. dev_warn(&dev->dev, "No MFD cells added\n");
  1004. lpc_ich_restore_config_space(dev);
  1005. return -ENODEV;
  1006. }
  1007. return 0;
  1008. }
  1009. static void lpc_ich_remove(struct pci_dev *dev)
  1010. {
  1011. mfd_remove_devices(&dev->dev);
  1012. lpc_ich_restore_config_space(dev);
  1013. }
  1014. static struct pci_driver lpc_ich_driver = {
  1015. .name = "lpc_ich",
  1016. .id_table = lpc_ich_ids,
  1017. .probe = lpc_ich_probe,
  1018. .remove = lpc_ich_remove,
  1019. };
  1020. module_pci_driver(lpc_ich_driver);
  1021. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  1022. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  1023. MODULE_LICENSE("GPL");