cx231xx-417.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include "cx231xx.h"
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/init.h>
  30. #include <linux/fs.h>
  31. #include <linux/delay.h>
  32. #include <linux/device.h>
  33. #include <linux/firmware.h>
  34. #include <linux/vmalloc.h>
  35. #include <media/v4l2-common.h>
  36. #include <media/v4l2-ioctl.h>
  37. #include <media/v4l2-event.h>
  38. #include <media/cx2341x.h>
  39. #include <media/tuner.h>
  40. #define CX231xx_FIRM_IMAGE_SIZE 376836
  41. #define CX231xx_FIRM_IMAGE_NAME "/*(DEBLOBBED)*/"
  42. /* for polaris ITVC */
  43. #define ITVC_WRITE_DIR 0x03FDFC00
  44. #define ITVC_READ_DIR 0x0001FC00
  45. #define MCI_MEMORY_DATA_BYTE0 0x00
  46. #define MCI_MEMORY_DATA_BYTE1 0x08
  47. #define MCI_MEMORY_DATA_BYTE2 0x10
  48. #define MCI_MEMORY_DATA_BYTE3 0x18
  49. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  50. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  51. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  52. #define MCI_REGISTER_DATA_BYTE0 0x40
  53. #define MCI_REGISTER_DATA_BYTE1 0x48
  54. #define MCI_REGISTER_DATA_BYTE2 0x50
  55. #define MCI_REGISTER_DATA_BYTE3 0x58
  56. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  57. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  58. #define MCI_REGISTER_MODE 0x70
  59. /* Read and write modes for polaris ITVC */
  60. #define MCI_MODE_REGISTER_READ 0x000
  61. #define MCI_MODE_REGISTER_WRITE 0x100
  62. #define MCI_MODE_MEMORY_READ 0x000
  63. #define MCI_MODE_MEMORY_WRITE 0x4000
  64. static unsigned int mpegbufs = 8;
  65. module_param(mpegbufs, int, 0644);
  66. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  67. static unsigned int mpeglines = 128;
  68. module_param(mpeglines, int, 0644);
  69. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  70. static unsigned int mpeglinesize = 512;
  71. module_param(mpeglinesize, int, 0644);
  72. MODULE_PARM_DESC(mpeglinesize,
  73. "number of bytes in each line of an MPEG buffer, range 512-1024");
  74. static unsigned int v4l_debug = 1;
  75. module_param(v4l_debug, int, 0644);
  76. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  77. #define dprintk(level, fmt, arg...) \
  78. do { \
  79. if (v4l_debug >= level) \
  80. printk(KERN_DEBUG pr_fmt(fmt), ## arg); \
  81. } while (0)
  82. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  83. {
  84. .name = "NTSC-M",
  85. .id = V4L2_STD_NTSC_M,
  86. }, {
  87. .name = "NTSC-JP",
  88. .id = V4L2_STD_NTSC_M_JP,
  89. }, {
  90. .name = "PAL-BG",
  91. .id = V4L2_STD_PAL_BG,
  92. }, {
  93. .name = "PAL-DK",
  94. .id = V4L2_STD_PAL_DK,
  95. }, {
  96. .name = "PAL-I",
  97. .id = V4L2_STD_PAL_I,
  98. }, {
  99. .name = "PAL-M",
  100. .id = V4L2_STD_PAL_M,
  101. }, {
  102. .name = "PAL-N",
  103. .id = V4L2_STD_PAL_N,
  104. }, {
  105. .name = "PAL-Nc",
  106. .id = V4L2_STD_PAL_Nc,
  107. }, {
  108. .name = "PAL-60",
  109. .id = V4L2_STD_PAL_60,
  110. }, {
  111. .name = "SECAM-L",
  112. .id = V4L2_STD_SECAM_L,
  113. }, {
  114. .name = "SECAM-DK",
  115. .id = V4L2_STD_SECAM_DK,
  116. }
  117. };
  118. /* ------------------------------------------------------------------ */
  119. enum cx231xx_capture_type {
  120. CX231xx_MPEG_CAPTURE,
  121. CX231xx_RAW_CAPTURE,
  122. CX231xx_RAW_PASSTHRU_CAPTURE
  123. };
  124. enum cx231xx_capture_bits {
  125. CX231xx_RAW_BITS_NONE = 0x00,
  126. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  127. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  128. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  129. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  130. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  131. };
  132. enum cx231xx_capture_end {
  133. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  134. CX231xx_END_NOW, /* stop immediately, no irq */
  135. };
  136. enum cx231xx_framerate {
  137. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  138. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  139. };
  140. enum cx231xx_stream_port {
  141. CX231xx_OUTPUT_PORT_MEMORY,
  142. CX231xx_OUTPUT_PORT_STREAMING,
  143. CX231xx_OUTPUT_PORT_SERIAL
  144. };
  145. enum cx231xx_data_xfer_status {
  146. CX231xx_MORE_BUFFERS_FOLLOW,
  147. CX231xx_LAST_BUFFER,
  148. };
  149. enum cx231xx_picture_mask {
  150. CX231xx_PICTURE_MASK_NONE,
  151. CX231xx_PICTURE_MASK_I_FRAMES,
  152. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  153. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  154. };
  155. enum cx231xx_vbi_mode_bits {
  156. CX231xx_VBI_BITS_SLICED,
  157. CX231xx_VBI_BITS_RAW,
  158. };
  159. enum cx231xx_vbi_insertion_bits {
  160. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  161. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  162. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  163. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  164. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  165. };
  166. enum cx231xx_dma_unit {
  167. CX231xx_DMA_BYTES,
  168. CX231xx_DMA_FRAMES,
  169. };
  170. enum cx231xx_dma_transfer_status_bits {
  171. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  172. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  173. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  174. };
  175. enum cx231xx_pause {
  176. CX231xx_PAUSE_ENCODING,
  177. CX231xx_RESUME_ENCODING,
  178. };
  179. enum cx231xx_copyright {
  180. CX231xx_COPYRIGHT_OFF,
  181. CX231xx_COPYRIGHT_ON,
  182. };
  183. enum cx231xx_notification_type {
  184. CX231xx_NOTIFICATION_REFRESH,
  185. };
  186. enum cx231xx_notification_status {
  187. CX231xx_NOTIFICATION_OFF,
  188. CX231xx_NOTIFICATION_ON,
  189. };
  190. enum cx231xx_notification_mailbox {
  191. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  192. };
  193. enum cx231xx_field1_lines {
  194. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  195. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  196. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  197. };
  198. enum cx231xx_field2_lines {
  199. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  200. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  201. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  202. };
  203. enum cx231xx_custom_data_type {
  204. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  205. CX231xx_CUSTOM_PRIVATE_PACKET,
  206. };
  207. enum cx231xx_mute {
  208. CX231xx_UNMUTE,
  209. CX231xx_MUTE,
  210. };
  211. enum cx231xx_mute_video_mask {
  212. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  213. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  214. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  215. };
  216. enum cx231xx_mute_video_shift {
  217. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  218. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  219. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  220. };
  221. /* defines below are from ivtv-driver.h */
  222. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  223. /* Firmware API commands */
  224. #define IVTV_API_STD_TIMEOUT 500
  225. /* Registers */
  226. /* IVTV_REG_OFFSET */
  227. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  228. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  229. #define IVTV_REG_SPU (0x9050)
  230. #define IVTV_REG_HW_BLOCKS (0x9054)
  231. #define IVTV_REG_VPU (0x9058)
  232. #define IVTV_REG_APU (0xA064)
  233. /*
  234. * Bit definitions for MC417_RWD and MC417_OEN registers
  235. *
  236. * bits 31-16
  237. *+-----------+
  238. *| Reserved |
  239. *|+-----------+
  240. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  241. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  242. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  243. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  244. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  245. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  246. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  247. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  248. */
  249. #define MC417_MIWR 0x8000
  250. #define MC417_MIRD 0x4000
  251. #define MC417_MICS 0x2000
  252. #define MC417_MIRDY 0x1000
  253. #define MC417_MIADDR 0x0F00
  254. #define MC417_MIDATA 0x00FF
  255. /* Bit definitions for MC417_CTL register ****
  256. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  257. *+--------+-------------+--------+--------------+------------+
  258. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  259. *+--------+-------------+--------+--------------+------------+
  260. */
  261. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  262. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  263. #define MC417_UART_GPIO_EN 0x00000001
  264. /* Values for speed control */
  265. #define MC417_SPD_CTL_SLOW 0x1
  266. #define MC417_SPD_CTL_MEDIUM 0x0
  267. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  268. /* Values for GPIO select */
  269. #define MC417_GPIO_SEL_GPIO3 0x3
  270. #define MC417_GPIO_SEL_GPIO2 0x2
  271. #define MC417_GPIO_SEL_GPIO1 0x1
  272. #define MC417_GPIO_SEL_GPIO0 0x0
  273. #define CX23417_GPIO_MASK 0xFC0003FF
  274. static int set_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  275. {
  276. int status = 0;
  277. u32 _gpio_direction = 0;
  278. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  279. _gpio_direction = _gpio_direction | gpio_direction;
  280. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  281. (u8 *)&value, 4, 0, 0);
  282. return status;
  283. }
  284. static int get_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 *val_ptr)
  285. {
  286. int status = 0;
  287. u32 _gpio_direction = 0;
  288. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  289. _gpio_direction = _gpio_direction | gpio_direction;
  290. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  291. (u8 *)val_ptr, 4, 0, 1);
  292. return status;
  293. }
  294. static int wait_for_mci_complete(struct cx231xx *dev)
  295. {
  296. u32 gpio;
  297. u32 gpio_direction = 0;
  298. u8 count = 0;
  299. get_itvc_reg(dev, gpio_direction, &gpio);
  300. while (!(gpio&0x020000)) {
  301. msleep(10);
  302. get_itvc_reg(dev, gpio_direction, &gpio);
  303. if (count++ > 100) {
  304. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  305. return -1;
  306. }
  307. }
  308. return 0;
  309. }
  310. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  311. {
  312. u32 temp;
  313. int status = 0;
  314. temp = 0x82 | MCI_REGISTER_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  315. temp = temp << 10;
  316. status = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  317. if (status < 0)
  318. return status;
  319. temp = temp | (0x05 << 10);
  320. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  321. /*write data byte 1;*/
  322. temp = 0x82 | MCI_REGISTER_DATA_BYTE1 | (value & 0x0000FF00);
  323. temp = temp << 10;
  324. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  325. temp = temp | (0x05 << 10);
  326. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  327. /*write data byte 2;*/
  328. temp = 0x82 | MCI_REGISTER_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  329. temp = temp << 10;
  330. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  331. temp = temp | (0x05 << 10);
  332. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  333. /*write data byte 3;*/
  334. temp = 0x82 | MCI_REGISTER_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  335. temp = temp << 10;
  336. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  337. temp = temp | (0x05 << 10);
  338. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  339. /*write address byte 0;*/
  340. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x000000FF) << 8);
  341. temp = temp << 10;
  342. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  343. temp = temp | (0x05 << 10);
  344. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  345. /*write address byte 1;*/
  346. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0x0000FF00);
  347. temp = temp << 10;
  348. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  349. temp = temp | (0x05 << 10);
  350. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  351. /*Write that the mode is write.*/
  352. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  353. temp = temp << 10;
  354. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  355. temp = temp | (0x05 << 10);
  356. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  357. return wait_for_mci_complete(dev);
  358. }
  359. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  360. {
  361. /*write address byte 0;*/
  362. u32 temp;
  363. u32 return_value = 0;
  364. int ret = 0;
  365. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  366. temp = temp << 10;
  367. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  368. temp = temp | ((0x05) << 10);
  369. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  370. /*write address byte 1;*/
  371. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  372. temp = temp << 10;
  373. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  374. temp = temp | ((0x05) << 10);
  375. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  376. /*write that the mode is read;*/
  377. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  378. temp = temp << 10;
  379. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  380. temp = temp | ((0x05) << 10);
  381. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  382. /*wait for the MIRDY line to be asserted ,
  383. signalling that the read is done;*/
  384. ret = wait_for_mci_complete(dev);
  385. /*switch the DATA- GPIO to input mode;*/
  386. /*Read data byte 0;*/
  387. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  388. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  389. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  390. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  391. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  392. return_value |= ((temp & 0x03FC0000) >> 18);
  393. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  394. /* Read data byte 1;*/
  395. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  396. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  397. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  398. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  399. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  400. return_value |= ((temp & 0x03FC0000) >> 10);
  401. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  402. /*Read data byte 2;*/
  403. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  404. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  405. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  406. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  407. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  408. return_value |= ((temp & 0x03FC0000) >> 2);
  409. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  410. /*Read data byte 3;*/
  411. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  412. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  413. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  414. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  415. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  416. return_value |= ((temp & 0x03FC0000) << 6);
  417. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  418. *value = return_value;
  419. return ret;
  420. }
  421. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  422. {
  423. /*write data byte 0;*/
  424. u32 temp;
  425. int ret = 0;
  426. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  427. temp = temp << 10;
  428. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  429. if (ret < 0)
  430. return ret;
  431. temp = temp | (0x05 << 10);
  432. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  433. /*write data byte 1;*/
  434. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  435. temp = temp << 10;
  436. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  437. temp = temp | (0x05 << 10);
  438. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  439. /*write data byte 2;*/
  440. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  441. temp = temp << 10;
  442. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  443. temp = temp | (0x05 << 10);
  444. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  445. /*write data byte 3;*/
  446. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  447. temp = temp << 10;
  448. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  449. temp = temp | (0x05 << 10);
  450. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  451. /* write address byte 2;*/
  452. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  453. ((address & 0x003F0000) >> 8);
  454. temp = temp << 10;
  455. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  456. temp = temp | (0x05 << 10);
  457. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  458. /* write address byte 1;*/
  459. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  460. temp = temp << 10;
  461. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  462. temp = temp | (0x05 << 10);
  463. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  464. /* write address byte 0;*/
  465. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  466. temp = temp << 10;
  467. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  468. temp = temp | (0x05 << 10);
  469. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  470. /*wait for MIRDY line;*/
  471. wait_for_mci_complete(dev);
  472. return 0;
  473. }
  474. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  475. {
  476. u32 temp = 0;
  477. u32 return_value = 0;
  478. int ret = 0;
  479. /*write address byte 2;*/
  480. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  481. ((address & 0x003F0000) >> 8);
  482. temp = temp << 10;
  483. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  484. if (ret < 0)
  485. return ret;
  486. temp = temp | (0x05 << 10);
  487. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  488. /*write address byte 1*/
  489. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  490. temp = temp << 10;
  491. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  492. temp = temp | (0x05 << 10);
  493. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  494. /*write address byte 0*/
  495. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  496. temp = temp << 10;
  497. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  498. temp = temp | (0x05 << 10);
  499. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  500. /*Wait for MIRDY line*/
  501. ret = wait_for_mci_complete(dev);
  502. /*Read data byte 3;*/
  503. temp = (0x82 | MCI_MEMORY_DATA_BYTE3) << 10;
  504. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  505. temp = ((0x81 | MCI_MEMORY_DATA_BYTE3) << 10);
  506. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  507. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  508. return_value |= ((temp & 0x03FC0000) << 6);
  509. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  510. /*Read data byte 2;*/
  511. temp = (0x82 | MCI_MEMORY_DATA_BYTE2) << 10;
  512. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  513. temp = ((0x81 | MCI_MEMORY_DATA_BYTE2) << 10);
  514. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  515. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  516. return_value |= ((temp & 0x03FC0000) >> 2);
  517. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  518. /* Read data byte 1;*/
  519. temp = (0x82 | MCI_MEMORY_DATA_BYTE1) << 10;
  520. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  521. temp = ((0x81 | MCI_MEMORY_DATA_BYTE1) << 10);
  522. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  523. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  524. return_value |= ((temp & 0x03FC0000) >> 10);
  525. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  526. /*Read data byte 0;*/
  527. temp = (0x82 | MCI_MEMORY_DATA_BYTE0) << 10;
  528. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  529. temp = ((0x81 | MCI_MEMORY_DATA_BYTE0) << 10);
  530. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  531. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  532. return_value |= ((temp & 0x03FC0000) >> 18);
  533. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  534. *value = return_value;
  535. return ret;
  536. }
  537. /* ------------------------------------------------------------------ */
  538. /* MPEG encoder API */
  539. static char *cmd_to_str(int cmd)
  540. {
  541. switch (cmd) {
  542. case CX2341X_ENC_PING_FW:
  543. return "PING_FW";
  544. case CX2341X_ENC_START_CAPTURE:
  545. return "START_CAPTURE";
  546. case CX2341X_ENC_STOP_CAPTURE:
  547. return "STOP_CAPTURE";
  548. case CX2341X_ENC_SET_AUDIO_ID:
  549. return "SET_AUDIO_ID";
  550. case CX2341X_ENC_SET_VIDEO_ID:
  551. return "SET_VIDEO_ID";
  552. case CX2341X_ENC_SET_PCR_ID:
  553. return "SET_PCR_PID";
  554. case CX2341X_ENC_SET_FRAME_RATE:
  555. return "SET_FRAME_RATE";
  556. case CX2341X_ENC_SET_FRAME_SIZE:
  557. return "SET_FRAME_SIZE";
  558. case CX2341X_ENC_SET_BIT_RATE:
  559. return "SET_BIT_RATE";
  560. case CX2341X_ENC_SET_GOP_PROPERTIES:
  561. return "SET_GOP_PROPERTIES";
  562. case CX2341X_ENC_SET_ASPECT_RATIO:
  563. return "SET_ASPECT_RATIO";
  564. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  565. return "SET_DNR_FILTER_PROPS";
  566. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  567. return "SET_DNR_FILTER_PROPS";
  568. case CX2341X_ENC_SET_CORING_LEVELS:
  569. return "SET_CORING_LEVELS";
  570. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  571. return "SET_SPATIAL_FILTER_TYPE";
  572. case CX2341X_ENC_SET_VBI_LINE:
  573. return "SET_VBI_LINE";
  574. case CX2341X_ENC_SET_STREAM_TYPE:
  575. return "SET_STREAM_TYPE";
  576. case CX2341X_ENC_SET_OUTPUT_PORT:
  577. return "SET_OUTPUT_PORT";
  578. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  579. return "SET_AUDIO_PROPERTIES";
  580. case CX2341X_ENC_HALT_FW:
  581. return "HALT_FW";
  582. case CX2341X_ENC_GET_VERSION:
  583. return "GET_VERSION";
  584. case CX2341X_ENC_SET_GOP_CLOSURE:
  585. return "SET_GOP_CLOSURE";
  586. case CX2341X_ENC_GET_SEQ_END:
  587. return "GET_SEQ_END";
  588. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  589. return "SET_PGM_INDEX_INFO";
  590. case CX2341X_ENC_SET_VBI_CONFIG:
  591. return "SET_VBI_CONFIG";
  592. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  593. return "SET_DMA_BLOCK_SIZE";
  594. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  595. return "GET_PREV_DMA_INFO_MB_10";
  596. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  597. return "GET_PREV_DMA_INFO_MB_9";
  598. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  599. return "SCHED_DMA_TO_HOST";
  600. case CX2341X_ENC_INITIALIZE_INPUT:
  601. return "INITIALIZE_INPUT";
  602. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  603. return "SET_FRAME_DROP_RATE";
  604. case CX2341X_ENC_PAUSE_ENCODER:
  605. return "PAUSE_ENCODER";
  606. case CX2341X_ENC_REFRESH_INPUT:
  607. return "REFRESH_INPUT";
  608. case CX2341X_ENC_SET_COPYRIGHT:
  609. return "SET_COPYRIGHT";
  610. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  611. return "SET_EVENT_NOTIFICATION";
  612. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  613. return "SET_NUM_VSYNC_LINES";
  614. case CX2341X_ENC_SET_PLACEHOLDER:
  615. return "SET_PLACEHOLDER";
  616. case CX2341X_ENC_MUTE_VIDEO:
  617. return "MUTE_VIDEO";
  618. case CX2341X_ENC_MUTE_AUDIO:
  619. return "MUTE_AUDIO";
  620. case CX2341X_ENC_MISC:
  621. return "MISC";
  622. default:
  623. return "UNKNOWN";
  624. }
  625. }
  626. static int cx231xx_mbox_func(void *priv, u32 command, int in, int out,
  627. u32 data[CX2341X_MBOX_MAX_DATA])
  628. {
  629. struct cx231xx *dev = priv;
  630. unsigned long timeout;
  631. u32 value, flag, retval = 0;
  632. int i;
  633. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  634. cmd_to_str(command));
  635. /* this may not be 100% safe if we can't read any memory location
  636. without side effects */
  637. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  638. if (value != 0x12345678) {
  639. dprintk(3, "Firmware and/or mailbox pointer not initialized or corrupted, signature = 0x%x, cmd = %s\n",
  640. value, cmd_to_str(command));
  641. return -EIO;
  642. }
  643. /* This read looks at 32 bits, but flag is only 8 bits.
  644. * Seems we also bail if CMD or TIMEOUT bytes are set???
  645. */
  646. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  647. if (flag) {
  648. dprintk(3, "ERROR: Mailbox appears to be in use (%x), cmd = %s\n",
  649. flag, cmd_to_str(command));
  650. return -EBUSY;
  651. }
  652. flag |= 1; /* tell 'em we're working on it */
  653. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  654. /* write command + args + fill remaining with zeros */
  655. /* command code */
  656. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  657. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  658. IVTV_API_STD_TIMEOUT); /* timeout */
  659. for (i = 0; i < in; i++) {
  660. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  661. dprintk(3, "API Input %d = %d\n", i, data[i]);
  662. }
  663. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  664. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  665. flag |= 3; /* tell 'em we're done writing */
  666. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  667. /* wait for firmware to handle the API command */
  668. timeout = jiffies + msecs_to_jiffies(10);
  669. for (;;) {
  670. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  671. if (0 != (flag & 4))
  672. break;
  673. if (time_after(jiffies, timeout)) {
  674. dprintk(3, "ERROR: API Mailbox timeout\n");
  675. return -EIO;
  676. }
  677. udelay(10);
  678. }
  679. /* read output values */
  680. for (i = 0; i < out; i++) {
  681. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  682. dprintk(3, "API Output %d = %d\n", i, data[i]);
  683. }
  684. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  685. dprintk(3, "API result = %d\n", retval);
  686. flag = 0;
  687. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  688. return 0;
  689. }
  690. /* We don't need to call the API often, so using just one
  691. * mailbox will probably suffice
  692. */
  693. static int cx231xx_api_cmd(struct cx231xx *dev, u32 command,
  694. u32 inputcnt, u32 outputcnt, ...)
  695. {
  696. u32 data[CX2341X_MBOX_MAX_DATA];
  697. va_list vargs;
  698. int i, err;
  699. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  700. va_start(vargs, outputcnt);
  701. for (i = 0; i < inputcnt; i++)
  702. data[i] = va_arg(vargs, int);
  703. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  704. for (i = 0; i < outputcnt; i++) {
  705. int *vptr = va_arg(vargs, int *);
  706. *vptr = data[i];
  707. }
  708. va_end(vargs);
  709. return err;
  710. }
  711. static int cx231xx_find_mailbox(struct cx231xx *dev)
  712. {
  713. u32 signature[4] = {
  714. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  715. };
  716. int signaturecnt = 0;
  717. u32 value;
  718. int i;
  719. int ret = 0;
  720. dprintk(2, "%s()\n", __func__);
  721. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  722. ret = mc417_memory_read(dev, i, &value);
  723. if (ret < 0)
  724. return ret;
  725. if (value == signature[signaturecnt])
  726. signaturecnt++;
  727. else
  728. signaturecnt = 0;
  729. if (4 == signaturecnt) {
  730. dprintk(1, "Mailbox signature found at 0x%x\n", i + 1);
  731. return i + 1;
  732. }
  733. }
  734. dprintk(3, "Mailbox signature values not found!\n");
  735. return -1;
  736. }
  737. static void mci_write_memory_to_gpio(struct cx231xx *dev, u32 address, u32 value,
  738. u32 *p_fw_image)
  739. {
  740. u32 temp = 0;
  741. int i = 0;
  742. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  743. temp = temp << 10;
  744. *p_fw_image = temp;
  745. p_fw_image++;
  746. temp = temp | (0x05 << 10);
  747. *p_fw_image = temp;
  748. p_fw_image++;
  749. /*write data byte 1;*/
  750. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  751. temp = temp << 10;
  752. *p_fw_image = temp;
  753. p_fw_image++;
  754. temp = temp | (0x05 << 10);
  755. *p_fw_image = temp;
  756. p_fw_image++;
  757. /*write data byte 2;*/
  758. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  759. temp = temp << 10;
  760. *p_fw_image = temp;
  761. p_fw_image++;
  762. temp = temp | (0x05 << 10);
  763. *p_fw_image = temp;
  764. p_fw_image++;
  765. /*write data byte 3;*/
  766. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  767. temp = temp << 10;
  768. *p_fw_image = temp;
  769. p_fw_image++;
  770. temp = temp | (0x05 << 10);
  771. *p_fw_image = temp;
  772. p_fw_image++;
  773. /* write address byte 2;*/
  774. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  775. ((address & 0x003F0000) >> 8);
  776. temp = temp << 10;
  777. *p_fw_image = temp;
  778. p_fw_image++;
  779. temp = temp | (0x05 << 10);
  780. *p_fw_image = temp;
  781. p_fw_image++;
  782. /* write address byte 1;*/
  783. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  784. temp = temp << 10;
  785. *p_fw_image = temp;
  786. p_fw_image++;
  787. temp = temp | (0x05 << 10);
  788. *p_fw_image = temp;
  789. p_fw_image++;
  790. /* write address byte 0;*/
  791. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  792. temp = temp << 10;
  793. *p_fw_image = temp;
  794. p_fw_image++;
  795. temp = temp | (0x05 << 10);
  796. *p_fw_image = temp;
  797. p_fw_image++;
  798. for (i = 0; i < 6; i++) {
  799. *p_fw_image = 0xFFFFFFFF;
  800. p_fw_image++;
  801. }
  802. }
  803. static int cx231xx_load_firmware(struct cx231xx *dev)
  804. {
  805. static const unsigned char magic[8] = {
  806. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  807. };
  808. const struct firmware *firmware;
  809. int i, retval = 0;
  810. u32 value = 0;
  811. u32 gpio_output = 0;
  812. /*u32 checksum = 0;*/
  813. /*u32 *dataptr;*/
  814. u32 transfer_size = 0;
  815. u32 fw_data = 0;
  816. u32 address = 0;
  817. /*u32 current_fw[800];*/
  818. u32 *p_current_fw, *p_fw;
  819. u32 *p_fw_data;
  820. int frame = 0;
  821. u16 _buffer_size = 4096;
  822. u8 *p_buffer;
  823. p_current_fw = vmalloc(1884180 * 4);
  824. p_fw = p_current_fw;
  825. if (p_current_fw == NULL) {
  826. dprintk(2, "FAIL!!!\n");
  827. return -1;
  828. }
  829. p_buffer = vmalloc(4096);
  830. if (p_buffer == NULL) {
  831. dprintk(2, "FAIL!!!\n");
  832. return -1;
  833. }
  834. dprintk(2, "%s()\n", __func__);
  835. /* Save GPIO settings before reset of APU */
  836. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  837. retval |= mc417_memory_read(dev, 0x900C, &value);
  838. retval = mc417_register_write(dev,
  839. IVTV_REG_VPU, 0xFFFFFFED);
  840. retval |= mc417_register_write(dev,
  841. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  842. retval |= mc417_register_write(dev,
  843. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  844. retval |= mc417_register_write(dev,
  845. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  846. retval |= mc417_register_write(dev,
  847. IVTV_REG_APU, 0);
  848. if (retval != 0) {
  849. dev_err(dev->dev,
  850. "%s: Error with mc417_register_write\n", __func__);
  851. return -1;
  852. }
  853. retval = reject_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  854. dev->dev);
  855. if (retval != 0) {
  856. dev_err(dev->dev,
  857. "ERROR: Hotplug firmware request failed (%s).\n",
  858. CX231xx_FIRM_IMAGE_NAME);
  859. dev_err(dev->dev,
  860. "Please fix your hotplug setup, the board will not work without firmware loaded!\n");
  861. return -1;
  862. }
  863. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  864. dev_err(dev->dev,
  865. "ERROR: Firmware size mismatch (have %zd, expected %d)\n",
  866. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  867. release_firmware(firmware);
  868. return -1;
  869. }
  870. if (0 != memcmp(firmware->data, magic, 8)) {
  871. dev_err(dev->dev,
  872. "ERROR: Firmware magic mismatch, wrong file?\n");
  873. release_firmware(firmware);
  874. return -1;
  875. }
  876. initGPIO(dev);
  877. /* transfer to the chip */
  878. dprintk(2, "Loading firmware to GPIO...\n");
  879. p_fw_data = (u32 *)firmware->data;
  880. dprintk(2, "firmware->size=%zd\n", firmware->size);
  881. for (transfer_size = 0; transfer_size < firmware->size;
  882. transfer_size += 4) {
  883. fw_data = *p_fw_data;
  884. mci_write_memory_to_gpio(dev, address, fw_data, p_current_fw);
  885. address = address + 1;
  886. p_current_fw += 20;
  887. p_fw_data += 1;
  888. }
  889. /*download the firmware by ep5-out*/
  890. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  891. frame++) {
  892. for (i = 0; i < _buffer_size; i++) {
  893. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  894. i++;
  895. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  896. i++;
  897. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  898. i++;
  899. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  900. }
  901. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  902. }
  903. p_current_fw = p_fw;
  904. vfree(p_current_fw);
  905. p_current_fw = NULL;
  906. uninitGPIO(dev);
  907. release_firmware(firmware);
  908. dprintk(1, "Firmware upload successful.\n");
  909. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  910. IVTV_CMD_HW_BLOCKS_RST);
  911. if (retval < 0) {
  912. dev_err(dev->dev,
  913. "%s: Error with mc417_register_write\n",
  914. __func__);
  915. return retval;
  916. }
  917. /* F/W power up disturbs the GPIOs, restore state */
  918. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  919. retval |= mc417_register_write(dev, 0x900C, value);
  920. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  921. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  922. if (retval < 0) {
  923. dev_err(dev->dev,
  924. "%s: Error with mc417_register_write\n",
  925. __func__);
  926. return retval;
  927. }
  928. return 0;
  929. }
  930. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  931. {
  932. u32 status, seq;
  933. status = 0;
  934. seq = 0;
  935. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  936. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  937. }
  938. static void cx231xx_codec_settings(struct cx231xx *dev)
  939. {
  940. dprintk(1, "%s()\n", __func__);
  941. /* assign frame size */
  942. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  943. dev->ts1.height, dev->ts1.width);
  944. dev->mpeg_ctrl_handler.width = dev->ts1.width;
  945. dev->mpeg_ctrl_handler.height = dev->ts1.height;
  946. cx2341x_handler_setup(&dev->mpeg_ctrl_handler);
  947. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  948. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  949. }
  950. static int cx231xx_initialize_codec(struct cx231xx *dev)
  951. {
  952. int version;
  953. int retval;
  954. u32 i;
  955. u32 val = 0;
  956. dprintk(1, "%s()\n", __func__);
  957. cx231xx_disable656(dev);
  958. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  959. if (retval < 0) {
  960. dprintk(2, "%s: PING OK\n", __func__);
  961. retval = cx231xx_load_firmware(dev);
  962. if (retval < 0) {
  963. dev_err(dev->dev,
  964. "%s: f/w load failed\n", __func__);
  965. return retval;
  966. }
  967. retval = cx231xx_find_mailbox(dev);
  968. if (retval < 0) {
  969. dev_err(dev->dev, "%s: mailbox < 0, error\n",
  970. __func__);
  971. return -1;
  972. }
  973. dev->cx23417_mailbox = retval;
  974. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  975. if (retval < 0) {
  976. dev_err(dev->dev,
  977. "ERROR: cx23417 firmware ping failed!\n");
  978. return -1;
  979. }
  980. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  981. &version);
  982. if (retval < 0) {
  983. dev_err(dev->dev,
  984. "ERROR: cx23417 firmware get encoder: version failed!\n");
  985. return -1;
  986. }
  987. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  988. msleep(200);
  989. }
  990. for (i = 0; i < 1; i++) {
  991. retval = mc417_register_read(dev, 0x20f8, &val);
  992. dprintk(3, "***before enable656() VIM Capture Lines = %d ***\n",
  993. val);
  994. if (retval < 0)
  995. return retval;
  996. }
  997. cx231xx_enable656(dev);
  998. /* stop mpeg capture */
  999. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE, 3, 0, 1, 3, 4);
  1000. cx231xx_codec_settings(dev);
  1001. msleep(60);
  1002. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1003. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1004. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1005. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1006. 0, 0);
  1007. */
  1008. #if 0
  1009. /* TODO */
  1010. u32 data[7];
  1011. /* Setup to capture VBI */
  1012. data[0] = 0x0001BD00;
  1013. data[1] = 1; /* frames per interrupt */
  1014. data[2] = 4; /* total bufs */
  1015. data[3] = 0x91559155; /* start codes */
  1016. data[4] = 0x206080C0; /* stop codes */
  1017. data[5] = 6; /* lines */
  1018. data[6] = 64; /* BPL */
  1019. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1020. data[2], data[3], data[4], data[5], data[6]);
  1021. for (i = 2; i <= 24; i++) {
  1022. int valid;
  1023. valid = ((i >= 19) && (i <= 21));
  1024. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1025. valid, 0 , 0, 0);
  1026. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1027. i | 0x80000000, valid, 0, 0, 0);
  1028. }
  1029. #endif
  1030. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1031. msleep(60);
  1032. */
  1033. /* initialize the video input */
  1034. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1035. if (retval < 0)
  1036. return retval;
  1037. msleep(60);
  1038. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1039. mc417_memory_write(dev, 2120, 0x00000080);
  1040. /* start capturing to the host interface */
  1041. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1042. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1043. if (retval < 0)
  1044. return retval;
  1045. msleep(10);
  1046. for (i = 0; i < 1; i++) {
  1047. mc417_register_read(dev, 0x20f8, &val);
  1048. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1049. }
  1050. return 0;
  1051. }
  1052. /* ------------------------------------------------------------------ */
  1053. static int bb_buf_setup(struct videobuf_queue *q,
  1054. unsigned int *count, unsigned int *size)
  1055. {
  1056. struct cx231xx_fh *fh = q->priv_data;
  1057. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1058. fh->dev->ts1.ts_packet_count = mpeglines;
  1059. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1060. *count = mpegbufs;
  1061. return 0;
  1062. }
  1063. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1064. {
  1065. struct cx231xx_fh *fh = vq->priv_data;
  1066. struct cx231xx *dev = fh->dev;
  1067. unsigned long flags = 0;
  1068. BUG_ON(in_interrupt());
  1069. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1070. if (dev->USE_ISO) {
  1071. if (dev->video_mode.isoc_ctl.buf == buf)
  1072. dev->video_mode.isoc_ctl.buf = NULL;
  1073. } else {
  1074. if (dev->video_mode.bulk_ctl.buf == buf)
  1075. dev->video_mode.bulk_ctl.buf = NULL;
  1076. }
  1077. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1078. videobuf_waiton(vq, &buf->vb, 0, 0);
  1079. videobuf_vmalloc_free(&buf->vb);
  1080. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1081. }
  1082. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1083. struct cx231xx_dmaqueue *dma_q)
  1084. {
  1085. void *vbuf;
  1086. struct cx231xx_buffer *buf;
  1087. u32 tail_data = 0;
  1088. char *p_data;
  1089. if (dma_q->mpeg_buffer_done == 0) {
  1090. if (list_empty(&dma_q->active))
  1091. return;
  1092. buf = list_entry(dma_q->active.next,
  1093. struct cx231xx_buffer, vb.queue);
  1094. dev->video_mode.isoc_ctl.buf = buf;
  1095. dma_q->mpeg_buffer_done = 1;
  1096. }
  1097. /* Fill buffer */
  1098. buf = dev->video_mode.isoc_ctl.buf;
  1099. vbuf = videobuf_to_vmalloc(&buf->vb);
  1100. if ((dma_q->mpeg_buffer_completed+len) <
  1101. mpeglines*mpeglinesize) {
  1102. if (dma_q->add_ps_package_head ==
  1103. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1104. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1105. dma_q->ps_head, 3);
  1106. dma_q->mpeg_buffer_completed =
  1107. dma_q->mpeg_buffer_completed + 3;
  1108. dma_q->add_ps_package_head =
  1109. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1110. }
  1111. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1112. dma_q->mpeg_buffer_completed =
  1113. dma_q->mpeg_buffer_completed + len;
  1114. } else {
  1115. dma_q->mpeg_buffer_done = 0;
  1116. tail_data =
  1117. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1118. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1119. data, tail_data);
  1120. buf->vb.state = VIDEOBUF_DONE;
  1121. buf->vb.field_count++;
  1122. v4l2_get_timestamp(&buf->vb.ts);
  1123. list_del(&buf->vb.queue);
  1124. wake_up(&buf->vb.done);
  1125. dma_q->mpeg_buffer_completed = 0;
  1126. if (len - tail_data > 0) {
  1127. p_data = data + tail_data;
  1128. dma_q->left_data_count = len - tail_data;
  1129. memcpy(dma_q->p_left_data,
  1130. p_data, len - tail_data);
  1131. }
  1132. }
  1133. }
  1134. static void buffer_filled(char *data, int len, struct urb *urb,
  1135. struct cx231xx_dmaqueue *dma_q)
  1136. {
  1137. void *vbuf;
  1138. struct cx231xx_buffer *buf;
  1139. if (list_empty(&dma_q->active))
  1140. return;
  1141. buf = list_entry(dma_q->active.next,
  1142. struct cx231xx_buffer, vb.queue);
  1143. /* Fill buffer */
  1144. vbuf = videobuf_to_vmalloc(&buf->vb);
  1145. memcpy(vbuf, data, len);
  1146. buf->vb.state = VIDEOBUF_DONE;
  1147. buf->vb.field_count++;
  1148. v4l2_get_timestamp(&buf->vb.ts);
  1149. list_del(&buf->vb.queue);
  1150. wake_up(&buf->vb.done);
  1151. }
  1152. static int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1153. {
  1154. struct cx231xx_dmaqueue *dma_q = urb->context;
  1155. unsigned char *p_buffer;
  1156. u32 buffer_size = 0;
  1157. u32 i = 0;
  1158. for (i = 0; i < urb->number_of_packets; i++) {
  1159. if (dma_q->left_data_count > 0) {
  1160. buffer_copy(dev, dma_q->p_left_data,
  1161. dma_q->left_data_count, urb, dma_q);
  1162. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1163. dma_q->left_data_count = 0;
  1164. }
  1165. p_buffer = urb->transfer_buffer +
  1166. urb->iso_frame_desc[i].offset;
  1167. buffer_size = urb->iso_frame_desc[i].actual_length;
  1168. if (buffer_size > 0)
  1169. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1170. }
  1171. return 0;
  1172. }
  1173. static int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1174. {
  1175. struct cx231xx_dmaqueue *dma_q = urb->context;
  1176. unsigned char *p_buffer, *buffer;
  1177. u32 buffer_size = 0;
  1178. p_buffer = urb->transfer_buffer;
  1179. buffer_size = urb->actual_length;
  1180. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1181. memcpy(buffer, dma_q->ps_head, 3);
  1182. memcpy(buffer+3, p_buffer, buffer_size-3);
  1183. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1184. p_buffer = buffer;
  1185. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1186. kfree(buffer);
  1187. return 0;
  1188. }
  1189. static int bb_buf_prepare(struct videobuf_queue *q,
  1190. struct videobuf_buffer *vb, enum v4l2_field field)
  1191. {
  1192. struct cx231xx_fh *fh = q->priv_data;
  1193. struct cx231xx_buffer *buf =
  1194. container_of(vb, struct cx231xx_buffer, vb);
  1195. struct cx231xx *dev = fh->dev;
  1196. int rc = 0, urb_init = 0;
  1197. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1198. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1199. return -EINVAL;
  1200. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1201. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1202. buf->vb.size = size;
  1203. buf->vb.field = field;
  1204. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1205. rc = videobuf_iolock(q, &buf->vb, NULL);
  1206. if (rc < 0)
  1207. goto fail;
  1208. }
  1209. if (dev->USE_ISO) {
  1210. if (!dev->video_mode.isoc_ctl.num_bufs)
  1211. urb_init = 1;
  1212. } else {
  1213. if (!dev->video_mode.bulk_ctl.num_bufs)
  1214. urb_init = 1;
  1215. }
  1216. dev_dbg(dev->dev,
  1217. "urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1218. urb_init, dev->video_mode.max_pkt_size);
  1219. dev->mode_tv = 1;
  1220. if (urb_init) {
  1221. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1222. rc = cx231xx_unmute_audio(dev);
  1223. if (dev->USE_ISO) {
  1224. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1225. rc = cx231xx_init_isoc(dev, mpeglines,
  1226. mpegbufs,
  1227. dev->ts1_mode.max_pkt_size,
  1228. cx231xx_isoc_copy);
  1229. } else {
  1230. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1231. rc = cx231xx_init_bulk(dev, mpeglines,
  1232. mpegbufs,
  1233. dev->ts1_mode.max_pkt_size,
  1234. cx231xx_bulk_copy);
  1235. }
  1236. if (rc < 0)
  1237. goto fail;
  1238. }
  1239. buf->vb.state = VIDEOBUF_PREPARED;
  1240. return 0;
  1241. fail:
  1242. free_buffer(q, buf);
  1243. return rc;
  1244. }
  1245. static void bb_buf_queue(struct videobuf_queue *q,
  1246. struct videobuf_buffer *vb)
  1247. {
  1248. struct cx231xx_fh *fh = q->priv_data;
  1249. struct cx231xx_buffer *buf =
  1250. container_of(vb, struct cx231xx_buffer, vb);
  1251. struct cx231xx *dev = fh->dev;
  1252. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1253. buf->vb.state = VIDEOBUF_QUEUED;
  1254. list_add_tail(&buf->vb.queue, &vidq->active);
  1255. }
  1256. static void bb_buf_release(struct videobuf_queue *q,
  1257. struct videobuf_buffer *vb)
  1258. {
  1259. struct cx231xx_buffer *buf =
  1260. container_of(vb, struct cx231xx_buffer, vb);
  1261. /*struct cx231xx_fh *fh = q->priv_data;*/
  1262. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1263. free_buffer(q, buf);
  1264. }
  1265. static struct videobuf_queue_ops cx231xx_qops = {
  1266. .buf_setup = bb_buf_setup,
  1267. .buf_prepare = bb_buf_prepare,
  1268. .buf_queue = bb_buf_queue,
  1269. .buf_release = bb_buf_release,
  1270. };
  1271. /* ------------------------------------------------------------------ */
  1272. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1273. {
  1274. struct cx231xx_fh *fh = file->private_data;
  1275. struct cx231xx *dev = fh->dev;
  1276. *norm = dev->encodernorm.id;
  1277. return 0;
  1278. }
  1279. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id id)
  1280. {
  1281. struct cx231xx_fh *fh = file->private_data;
  1282. struct cx231xx *dev = fh->dev;
  1283. unsigned int i;
  1284. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1285. if (id & cx231xx_tvnorms[i].id)
  1286. break;
  1287. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1288. return -EINVAL;
  1289. dev->encodernorm = cx231xx_tvnorms[i];
  1290. if (dev->encodernorm.id & 0xb000) {
  1291. dprintk(3, "encodernorm set to NTSC\n");
  1292. dev->norm = V4L2_STD_NTSC;
  1293. dev->ts1.height = 480;
  1294. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1295. } else {
  1296. dprintk(3, "encodernorm set to PAL\n");
  1297. dev->norm = V4L2_STD_PAL_B;
  1298. dev->ts1.height = 576;
  1299. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, true);
  1300. }
  1301. call_all(dev, video, s_std, dev->norm);
  1302. /* do mode control overrides */
  1303. cx231xx_do_mode_ctrl_overrides(dev);
  1304. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1305. return 0;
  1306. }
  1307. static int vidioc_s_ctrl(struct file *file, void *priv,
  1308. struct v4l2_control *ctl)
  1309. {
  1310. struct cx231xx_fh *fh = file->private_data;
  1311. struct cx231xx *dev = fh->dev;
  1312. dprintk(3, "enter vidioc_s_ctrl()\n");
  1313. /* Update the A/V core */
  1314. call_all(dev, core, s_ctrl, ctl);
  1315. dprintk(3, "exit vidioc_s_ctrl()\n");
  1316. return 0;
  1317. }
  1318. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1319. struct v4l2_fmtdesc *f)
  1320. {
  1321. if (f->index != 0)
  1322. return -EINVAL;
  1323. strlcpy(f->description, "MPEG", sizeof(f->description));
  1324. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1325. return 0;
  1326. }
  1327. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1328. struct v4l2_format *f)
  1329. {
  1330. struct cx231xx_fh *fh = file->private_data;
  1331. struct cx231xx *dev = fh->dev;
  1332. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1333. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1334. f->fmt.pix.bytesperline = 0;
  1335. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1336. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1337. f->fmt.pix.width = dev->ts1.width;
  1338. f->fmt.pix.height = dev->ts1.height;
  1339. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1340. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d\n",
  1341. dev->ts1.width, dev->ts1.height);
  1342. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1343. return 0;
  1344. }
  1345. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1346. struct v4l2_format *f)
  1347. {
  1348. struct cx231xx_fh *fh = file->private_data;
  1349. struct cx231xx *dev = fh->dev;
  1350. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1351. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1352. f->fmt.pix.bytesperline = 0;
  1353. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1354. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1355. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1356. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d\n",
  1357. dev->ts1.width, dev->ts1.height);
  1358. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1359. return 0;
  1360. }
  1361. static int vidioc_reqbufs(struct file *file, void *priv,
  1362. struct v4l2_requestbuffers *p)
  1363. {
  1364. struct cx231xx_fh *fh = file->private_data;
  1365. return videobuf_reqbufs(&fh->vidq, p);
  1366. }
  1367. static int vidioc_querybuf(struct file *file, void *priv,
  1368. struct v4l2_buffer *p)
  1369. {
  1370. struct cx231xx_fh *fh = file->private_data;
  1371. return videobuf_querybuf(&fh->vidq, p);
  1372. }
  1373. static int vidioc_qbuf(struct file *file, void *priv,
  1374. struct v4l2_buffer *p)
  1375. {
  1376. struct cx231xx_fh *fh = file->private_data;
  1377. return videobuf_qbuf(&fh->vidq, p);
  1378. }
  1379. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1380. {
  1381. struct cx231xx_fh *fh = priv;
  1382. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1383. }
  1384. static int vidioc_streamon(struct file *file, void *priv,
  1385. enum v4l2_buf_type i)
  1386. {
  1387. struct cx231xx_fh *fh = file->private_data;
  1388. struct cx231xx *dev = fh->dev;
  1389. dprintk(3, "enter vidioc_streamon()\n");
  1390. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1391. cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1392. if (dev->USE_ISO)
  1393. cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1394. CX231XX_NUM_BUFS,
  1395. dev->video_mode.max_pkt_size,
  1396. cx231xx_isoc_copy);
  1397. else {
  1398. cx231xx_init_bulk(dev, 320,
  1399. 5,
  1400. dev->ts1_mode.max_pkt_size,
  1401. cx231xx_bulk_copy);
  1402. }
  1403. dprintk(3, "exit vidioc_streamon()\n");
  1404. return videobuf_streamon(&fh->vidq);
  1405. }
  1406. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1407. {
  1408. struct cx231xx_fh *fh = file->private_data;
  1409. return videobuf_streamoff(&fh->vidq);
  1410. }
  1411. static int vidioc_log_status(struct file *file, void *priv)
  1412. {
  1413. struct cx231xx_fh *fh = priv;
  1414. struct cx231xx *dev = fh->dev;
  1415. call_all(dev, core, log_status);
  1416. return v4l2_ctrl_log_status(file, priv);
  1417. }
  1418. static int mpeg_open(struct file *file)
  1419. {
  1420. struct video_device *vdev = video_devdata(file);
  1421. struct cx231xx *dev = video_drvdata(file);
  1422. struct cx231xx_fh *fh;
  1423. dprintk(2, "%s()\n", __func__);
  1424. if (mutex_lock_interruptible(&dev->lock))
  1425. return -ERESTARTSYS;
  1426. /* allocate + initialize per filehandle data */
  1427. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1428. if (NULL == fh) {
  1429. mutex_unlock(&dev->lock);
  1430. return -ENOMEM;
  1431. }
  1432. file->private_data = fh;
  1433. v4l2_fh_init(&fh->fh, vdev);
  1434. fh->dev = dev;
  1435. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1436. NULL, &dev->video_mode.slock,
  1437. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1438. sizeof(struct cx231xx_buffer), fh, &dev->lock);
  1439. /*
  1440. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1441. dev->dev, &dev->ts1.slock,
  1442. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1443. V4L2_FIELD_INTERLACED,
  1444. sizeof(struct cx231xx_buffer),
  1445. fh, &dev->lock);
  1446. */
  1447. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1448. cx231xx_set_gpio_value(dev, 2, 0);
  1449. cx231xx_initialize_codec(dev);
  1450. mutex_unlock(&dev->lock);
  1451. v4l2_fh_add(&fh->fh);
  1452. cx231xx_start_TS1(dev);
  1453. return 0;
  1454. }
  1455. static int mpeg_release(struct file *file)
  1456. {
  1457. struct cx231xx_fh *fh = file->private_data;
  1458. struct cx231xx *dev = fh->dev;
  1459. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1460. mutex_lock(&dev->lock);
  1461. cx231xx_stop_TS1(dev);
  1462. /* do this before setting alternate! */
  1463. if (dev->USE_ISO)
  1464. cx231xx_uninit_isoc(dev);
  1465. else
  1466. cx231xx_uninit_bulk(dev);
  1467. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1468. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1469. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1470. CX231xx_RAW_BITS_NONE);
  1471. /* FIXME: Review this crap */
  1472. /* Shut device down on last close */
  1473. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1474. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1475. /* stop mpeg capture */
  1476. msleep(500);
  1477. cx231xx_417_check_encoder(dev);
  1478. }
  1479. }
  1480. if (fh->vidq.streaming)
  1481. videobuf_streamoff(&fh->vidq);
  1482. if (fh->vidq.reading)
  1483. videobuf_read_stop(&fh->vidq);
  1484. videobuf_mmap_free(&fh->vidq);
  1485. v4l2_fh_del(&fh->fh);
  1486. v4l2_fh_exit(&fh->fh);
  1487. kfree(fh);
  1488. mutex_unlock(&dev->lock);
  1489. return 0;
  1490. }
  1491. static ssize_t mpeg_read(struct file *file, char __user *data,
  1492. size_t count, loff_t *ppos)
  1493. {
  1494. struct cx231xx_fh *fh = file->private_data;
  1495. struct cx231xx *dev = fh->dev;
  1496. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1497. /* Start mpeg encoder on first read. */
  1498. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1499. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1500. if (cx231xx_initialize_codec(dev) < 0)
  1501. return -EINVAL;
  1502. }
  1503. }
  1504. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1505. file->f_flags & O_NONBLOCK);
  1506. }
  1507. static unsigned int mpeg_poll(struct file *file,
  1508. struct poll_table_struct *wait)
  1509. {
  1510. unsigned long req_events = poll_requested_events(wait);
  1511. struct cx231xx_fh *fh = file->private_data;
  1512. struct cx231xx *dev = fh->dev;
  1513. unsigned int res = 0;
  1514. if (v4l2_event_pending(&fh->fh))
  1515. res |= POLLPRI;
  1516. else
  1517. poll_wait(file, &fh->fh.wait, wait);
  1518. if (!(req_events & (POLLIN | POLLRDNORM)))
  1519. return res;
  1520. mutex_lock(&dev->lock);
  1521. res |= videobuf_poll_stream(file, &fh->vidq, wait);
  1522. mutex_unlock(&dev->lock);
  1523. return res;
  1524. }
  1525. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1526. {
  1527. struct cx231xx_fh *fh = file->private_data;
  1528. dprintk(2, "%s()\n", __func__);
  1529. return videobuf_mmap_mapper(&fh->vidq, vma);
  1530. }
  1531. static struct v4l2_file_operations mpeg_fops = {
  1532. .owner = THIS_MODULE,
  1533. .open = mpeg_open,
  1534. .release = mpeg_release,
  1535. .read = mpeg_read,
  1536. .poll = mpeg_poll,
  1537. .mmap = mpeg_mmap,
  1538. .unlocked_ioctl = video_ioctl2,
  1539. };
  1540. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1541. .vidioc_s_std = vidioc_s_std,
  1542. .vidioc_g_std = vidioc_g_std,
  1543. .vidioc_g_tuner = cx231xx_g_tuner,
  1544. .vidioc_s_tuner = cx231xx_s_tuner,
  1545. .vidioc_g_frequency = cx231xx_g_frequency,
  1546. .vidioc_s_frequency = cx231xx_s_frequency,
  1547. .vidioc_enum_input = cx231xx_enum_input,
  1548. .vidioc_g_input = cx231xx_g_input,
  1549. .vidioc_s_input = cx231xx_s_input,
  1550. .vidioc_s_ctrl = vidioc_s_ctrl,
  1551. .vidioc_querycap = cx231xx_querycap,
  1552. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1553. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1554. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1555. .vidioc_s_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1556. .vidioc_reqbufs = vidioc_reqbufs,
  1557. .vidioc_querybuf = vidioc_querybuf,
  1558. .vidioc_qbuf = vidioc_qbuf,
  1559. .vidioc_dqbuf = vidioc_dqbuf,
  1560. .vidioc_streamon = vidioc_streamon,
  1561. .vidioc_streamoff = vidioc_streamoff,
  1562. .vidioc_log_status = vidioc_log_status,
  1563. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1564. .vidioc_g_register = cx231xx_g_register,
  1565. .vidioc_s_register = cx231xx_s_register,
  1566. #endif
  1567. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1568. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1569. };
  1570. static struct video_device cx231xx_mpeg_template = {
  1571. .name = "cx231xx",
  1572. .fops = &mpeg_fops,
  1573. .ioctl_ops = &mpeg_ioctl_ops,
  1574. .minor = -1,
  1575. .tvnorms = V4L2_STD_ALL,
  1576. };
  1577. void cx231xx_417_unregister(struct cx231xx *dev)
  1578. {
  1579. dprintk(1, "%s()\n", __func__);
  1580. dprintk(3, "%s()\n", __func__);
  1581. if (video_is_registered(&dev->v4l_device)) {
  1582. video_unregister_device(&dev->v4l_device);
  1583. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1584. }
  1585. }
  1586. static int cx231xx_s_video_encoding(struct cx2341x_handler *cxhdl, u32 val)
  1587. {
  1588. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1589. int is_mpeg1 = val == V4L2_MPEG_VIDEO_ENCODING_MPEG_1;
  1590. struct v4l2_subdev_format format = {
  1591. .which = V4L2_SUBDEV_FORMAT_ACTIVE,
  1592. };
  1593. /* fix videodecoder resolution */
  1594. format.format.width = cxhdl->width / (is_mpeg1 ? 2 : 1);
  1595. format.format.height = cxhdl->height;
  1596. format.format.code = MEDIA_BUS_FMT_FIXED;
  1597. v4l2_subdev_call(dev->sd_cx25840, pad, set_fmt, NULL, &format);
  1598. return 0;
  1599. }
  1600. static int cx231xx_s_audio_sampling_freq(struct cx2341x_handler *cxhdl, u32 idx)
  1601. {
  1602. static const u32 freqs[3] = { 44100, 48000, 32000 };
  1603. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1604. /* The audio clock of the digitizer must match the codec sample
  1605. rate otherwise you get some very strange effects. */
  1606. if (idx < ARRAY_SIZE(freqs))
  1607. call_all(dev, audio, s_clock_freq, freqs[idx]);
  1608. return 0;
  1609. }
  1610. static struct cx2341x_handler_ops cx231xx_ops = {
  1611. /* needed for the video clock freq */
  1612. .s_audio_sampling_freq = cx231xx_s_audio_sampling_freq,
  1613. /* needed for setting up the video resolution */
  1614. .s_video_encoding = cx231xx_s_video_encoding,
  1615. };
  1616. static void cx231xx_video_dev_init(
  1617. struct cx231xx *dev,
  1618. struct usb_device *usbdev,
  1619. struct video_device *vfd,
  1620. const struct video_device *template,
  1621. const char *type)
  1622. {
  1623. dprintk(1, "%s()\n", __func__);
  1624. *vfd = *template;
  1625. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1626. type, cx231xx_boards[dev->model].name);
  1627. vfd->v4l2_dev = &dev->v4l2_dev;
  1628. vfd->lock = &dev->lock;
  1629. vfd->release = video_device_release_empty;
  1630. vfd->ctrl_handler = &dev->mpeg_ctrl_handler.hdl;
  1631. video_set_drvdata(vfd, dev);
  1632. if (dev->tuner_type == TUNER_ABSENT) {
  1633. v4l2_disable_ioctl(vfd, VIDIOC_G_FREQUENCY);
  1634. v4l2_disable_ioctl(vfd, VIDIOC_S_FREQUENCY);
  1635. v4l2_disable_ioctl(vfd, VIDIOC_G_TUNER);
  1636. v4l2_disable_ioctl(vfd, VIDIOC_S_TUNER);
  1637. }
  1638. }
  1639. int cx231xx_417_register(struct cx231xx *dev)
  1640. {
  1641. /* FIXME: Port1 hardcoded here */
  1642. int err = -ENODEV;
  1643. struct cx231xx_tsport *tsport = &dev->ts1;
  1644. dprintk(1, "%s()\n", __func__);
  1645. /* Set default TV standard */
  1646. dev->encodernorm = cx231xx_tvnorms[0];
  1647. if (dev->encodernorm.id & V4L2_STD_525_60)
  1648. tsport->height = 480;
  1649. else
  1650. tsport->height = 576;
  1651. tsport->width = 720;
  1652. err = cx2341x_handler_init(&dev->mpeg_ctrl_handler, 50);
  1653. if (err) {
  1654. dprintk(3, "%s: can't init cx2341x controls\n", dev->name);
  1655. return err;
  1656. }
  1657. dev->mpeg_ctrl_handler.func = cx231xx_mbox_func;
  1658. dev->mpeg_ctrl_handler.priv = dev;
  1659. dev->mpeg_ctrl_handler.ops = &cx231xx_ops;
  1660. if (dev->sd_cx25840)
  1661. v4l2_ctrl_add_handler(&dev->mpeg_ctrl_handler.hdl,
  1662. dev->sd_cx25840->ctrl_handler, NULL);
  1663. if (dev->mpeg_ctrl_handler.hdl.error) {
  1664. err = dev->mpeg_ctrl_handler.hdl.error;
  1665. dprintk(3, "%s: can't add cx25840 controls\n", dev->name);
  1666. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1667. return err;
  1668. }
  1669. dev->norm = V4L2_STD_NTSC;
  1670. dev->mpeg_ctrl_handler.port = CX2341X_PORT_SERIAL;
  1671. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1672. /* Allocate and initialize V4L video device */
  1673. cx231xx_video_dev_init(dev, dev->udev,
  1674. &dev->v4l_device, &cx231xx_mpeg_template, "mpeg");
  1675. err = video_register_device(&dev->v4l_device,
  1676. VFL_TYPE_GRABBER, -1);
  1677. if (err < 0) {
  1678. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1679. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1680. return err;
  1681. }
  1682. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1683. dev->name, dev->v4l_device.num);
  1684. return 0;
  1685. }
  1686. /*(DEBLOBBED)*/