qib_init.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848
  1. /*
  2. * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/delay.h>
  38. #include <linux/idr.h>
  39. #include <linux/module.h>
  40. #include <linux/printk.h>
  41. #ifdef CONFIG_INFINIBAND_QIB_DCA
  42. #include <linux/dca.h>
  43. #endif
  44. #include "qib.h"
  45. #include "qib_common.h"
  46. #include "qib_mad.h"
  47. #ifdef CONFIG_DEBUG_FS
  48. #include "qib_debugfs.h"
  49. #include "qib_verbs.h"
  50. #endif
  51. #undef pr_fmt
  52. #define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
  53. /*
  54. * min buffers we want to have per context, after driver
  55. */
  56. #define QIB_MIN_USER_CTXT_BUFCNT 7
  57. #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
  58. #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
  59. #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
  60. /*
  61. * Number of ctxts we are configured to use (to allow for more pio
  62. * buffers per ctxt, etc.) Zero means use chip value.
  63. */
  64. ushort qib_cfgctxts;
  65. module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
  66. MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
  67. unsigned qib_numa_aware;
  68. module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
  69. MODULE_PARM_DESC(numa_aware,
  70. "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
  71. /*
  72. * If set, do not write to any regs if avoidable, hack to allow
  73. * check for deranged default register values.
  74. */
  75. ushort qib_mini_init;
  76. module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
  77. MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
  78. unsigned qib_n_krcv_queues;
  79. module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
  80. MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
  81. unsigned qib_cc_table_size;
  82. module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
  83. MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
  84. static void verify_interrupt(unsigned long);
  85. static struct idr qib_unit_table;
  86. u32 qib_cpulist_count;
  87. unsigned long *qib_cpulist;
  88. /* set number of contexts we'll actually use */
  89. void qib_set_ctxtcnt(struct qib_devdata *dd)
  90. {
  91. if (!qib_cfgctxts) {
  92. dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
  93. if (dd->cfgctxts > dd->ctxtcnt)
  94. dd->cfgctxts = dd->ctxtcnt;
  95. } else if (qib_cfgctxts < dd->num_pports)
  96. dd->cfgctxts = dd->ctxtcnt;
  97. else if (qib_cfgctxts <= dd->ctxtcnt)
  98. dd->cfgctxts = qib_cfgctxts;
  99. else
  100. dd->cfgctxts = dd->ctxtcnt;
  101. dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
  102. dd->cfgctxts - dd->first_user_ctxt;
  103. }
  104. /*
  105. * Common code for creating the receive context array.
  106. */
  107. int qib_create_ctxts(struct qib_devdata *dd)
  108. {
  109. unsigned i;
  110. int local_node_id = pcibus_to_node(dd->pcidev->bus);
  111. if (local_node_id < 0)
  112. local_node_id = numa_node_id();
  113. dd->assigned_node_id = local_node_id;
  114. /*
  115. * Allocate full ctxtcnt array, rather than just cfgctxts, because
  116. * cleanup iterates across all possible ctxts.
  117. */
  118. dd->rcd = kcalloc(dd->ctxtcnt, sizeof(*dd->rcd), GFP_KERNEL);
  119. if (!dd->rcd) {
  120. qib_dev_err(dd,
  121. "Unable to allocate ctxtdata array, failing\n");
  122. return -ENOMEM;
  123. }
  124. /* create (one or more) kctxt */
  125. for (i = 0; i < dd->first_user_ctxt; ++i) {
  126. struct qib_pportdata *ppd;
  127. struct qib_ctxtdata *rcd;
  128. if (dd->skip_kctxt_mask & (1 << i))
  129. continue;
  130. ppd = dd->pport + (i % dd->num_pports);
  131. rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
  132. if (!rcd) {
  133. qib_dev_err(dd,
  134. "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
  135. kfree(dd->rcd);
  136. dd->rcd = NULL;
  137. return -ENOMEM;
  138. }
  139. rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
  140. rcd->seq_cnt = 1;
  141. }
  142. return 0;
  143. }
  144. /*
  145. * Common code for user and kernel context setup.
  146. */
  147. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
  148. int node_id)
  149. {
  150. struct qib_devdata *dd = ppd->dd;
  151. struct qib_ctxtdata *rcd;
  152. rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
  153. if (rcd) {
  154. INIT_LIST_HEAD(&rcd->qp_wait_list);
  155. rcd->node_id = node_id;
  156. rcd->ppd = ppd;
  157. rcd->dd = dd;
  158. rcd->cnt = 1;
  159. rcd->ctxt = ctxt;
  160. dd->rcd[ctxt] = rcd;
  161. #ifdef CONFIG_DEBUG_FS
  162. if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
  163. rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
  164. GFP_KERNEL, node_id);
  165. if (!rcd->opstats) {
  166. kfree(rcd);
  167. qib_dev_err(dd,
  168. "Unable to allocate per ctxt stats buffer\n");
  169. return NULL;
  170. }
  171. }
  172. #endif
  173. dd->f_init_ctxt(rcd);
  174. /*
  175. * To avoid wasting a lot of memory, we allocate 32KB chunks
  176. * of physically contiguous memory, advance through it until
  177. * used up and then allocate more. Of course, we need
  178. * memory to store those extra pointers, now. 32KB seems to
  179. * be the most that is "safe" under memory pressure
  180. * (creating large files and then copying them over
  181. * NFS while doing lots of MPI jobs). The OOM killer can
  182. * get invoked, even though we say we can sleep and this can
  183. * cause significant system problems....
  184. */
  185. rcd->rcvegrbuf_size = 0x8000;
  186. rcd->rcvegrbufs_perchunk =
  187. rcd->rcvegrbuf_size / dd->rcvegrbufsize;
  188. rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
  189. rcd->rcvegrbufs_perchunk - 1) /
  190. rcd->rcvegrbufs_perchunk;
  191. BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
  192. rcd->rcvegrbufs_perchunk_shift =
  193. ilog2(rcd->rcvegrbufs_perchunk);
  194. }
  195. return rcd;
  196. }
  197. /*
  198. * Common code for initializing the physical port structure.
  199. */
  200. int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
  201. u8 hw_pidx, u8 port)
  202. {
  203. int size;
  204. ppd->dd = dd;
  205. ppd->hw_pidx = hw_pidx;
  206. ppd->port = port; /* IB port number, not index */
  207. spin_lock_init(&ppd->sdma_lock);
  208. spin_lock_init(&ppd->lflags_lock);
  209. spin_lock_init(&ppd->cc_shadow_lock);
  210. init_waitqueue_head(&ppd->state_wait);
  211. init_timer(&ppd->symerr_clear_timer);
  212. ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
  213. ppd->symerr_clear_timer.data = (unsigned long)ppd;
  214. ppd->qib_wq = NULL;
  215. ppd->ibport_data.pmastats =
  216. alloc_percpu(struct qib_pma_counters);
  217. if (!ppd->ibport_data.pmastats)
  218. return -ENOMEM;
  219. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
  220. goto bail;
  221. ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
  222. IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
  223. ppd->cc_max_table_entries =
  224. ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
  225. size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
  226. * IB_CCT_ENTRIES;
  227. ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
  228. if (!ppd->ccti_entries) {
  229. qib_dev_err(dd,
  230. "failed to allocate congestion control table for port %d!\n",
  231. port);
  232. goto bail;
  233. }
  234. size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
  235. ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
  236. if (!ppd->congestion_entries) {
  237. qib_dev_err(dd,
  238. "failed to allocate congestion setting list for port %d!\n",
  239. port);
  240. goto bail_1;
  241. }
  242. size = sizeof(struct cc_table_shadow);
  243. ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
  244. if (!ppd->ccti_entries_shadow) {
  245. qib_dev_err(dd,
  246. "failed to allocate shadow ccti list for port %d!\n",
  247. port);
  248. goto bail_2;
  249. }
  250. size = sizeof(struct ib_cc_congestion_setting_attr);
  251. ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
  252. if (!ppd->congestion_entries_shadow) {
  253. qib_dev_err(dd,
  254. "failed to allocate shadow congestion setting list for port %d!\n",
  255. port);
  256. goto bail_3;
  257. }
  258. return 0;
  259. bail_3:
  260. kfree(ppd->ccti_entries_shadow);
  261. ppd->ccti_entries_shadow = NULL;
  262. bail_2:
  263. kfree(ppd->congestion_entries);
  264. ppd->congestion_entries = NULL;
  265. bail_1:
  266. kfree(ppd->ccti_entries);
  267. ppd->ccti_entries = NULL;
  268. bail:
  269. /* User is intentionally disabling the congestion control agent */
  270. if (!qib_cc_table_size)
  271. return 0;
  272. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
  273. qib_cc_table_size = 0;
  274. qib_dev_err(dd,
  275. "Congestion Control table size %d less than minimum %d for port %d\n",
  276. qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
  277. }
  278. qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
  279. port);
  280. return 0;
  281. }
  282. static int init_pioavailregs(struct qib_devdata *dd)
  283. {
  284. int ret, pidx;
  285. u64 *status_page;
  286. dd->pioavailregs_dma = dma_alloc_coherent(
  287. &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
  288. GFP_KERNEL);
  289. if (!dd->pioavailregs_dma) {
  290. qib_dev_err(dd,
  291. "failed to allocate PIOavail reg area in memory\n");
  292. ret = -ENOMEM;
  293. goto done;
  294. }
  295. /*
  296. * We really want L2 cache aligned, but for current CPUs of
  297. * interest, they are the same.
  298. */
  299. status_page = (u64 *)
  300. ((char *) dd->pioavailregs_dma +
  301. ((2 * L1_CACHE_BYTES +
  302. dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  303. /* device status comes first, for backwards compatibility */
  304. dd->devstatusp = status_page;
  305. *status_page++ = 0;
  306. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  307. dd->pport[pidx].statusp = status_page;
  308. *status_page++ = 0;
  309. }
  310. /*
  311. * Setup buffer to hold freeze and other messages, accessible to
  312. * apps, following statusp. This is per-unit, not per port.
  313. */
  314. dd->freezemsg = (char *) status_page;
  315. *dd->freezemsg = 0;
  316. /* length of msg buffer is "whatever is left" */
  317. ret = (char *) status_page - (char *) dd->pioavailregs_dma;
  318. dd->freezelen = PAGE_SIZE - ret;
  319. ret = 0;
  320. done:
  321. return ret;
  322. }
  323. /**
  324. * init_shadow_tids - allocate the shadow TID array
  325. * @dd: the qlogic_ib device
  326. *
  327. * allocate the shadow TID array, so we can qib_munlock previous
  328. * entries. It may make more sense to move the pageshadow to the
  329. * ctxt data structure, so we only allocate memory for ctxts actually
  330. * in use, since we at 8k per ctxt, now.
  331. * We don't want failures here to prevent use of the driver/chip,
  332. * so no return value.
  333. */
  334. static void init_shadow_tids(struct qib_devdata *dd)
  335. {
  336. struct page **pages;
  337. dma_addr_t *addrs;
  338. pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  339. if (!pages) {
  340. qib_dev_err(dd,
  341. "failed to allocate shadow page * array, no expected sends!\n");
  342. goto bail;
  343. }
  344. addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  345. if (!addrs) {
  346. qib_dev_err(dd,
  347. "failed to allocate shadow dma handle array, no expected sends!\n");
  348. goto bail_free;
  349. }
  350. dd->pageshadow = pages;
  351. dd->physshadow = addrs;
  352. return;
  353. bail_free:
  354. vfree(pages);
  355. bail:
  356. dd->pageshadow = NULL;
  357. }
  358. /*
  359. * Do initialization for device that is only needed on
  360. * first detect, not on resets.
  361. */
  362. static int loadtime_init(struct qib_devdata *dd)
  363. {
  364. int ret = 0;
  365. if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
  366. QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
  367. qib_dev_err(dd,
  368. "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
  369. QIB_CHIP_SWVERSION,
  370. (int)(dd->revision >>
  371. QLOGIC_IB_R_SOFTWARE_SHIFT) &
  372. QLOGIC_IB_R_SOFTWARE_MASK,
  373. (unsigned long long) dd->revision);
  374. ret = -ENOSYS;
  375. goto done;
  376. }
  377. if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
  378. qib_devinfo(dd->pcidev, "%s", dd->boardversion);
  379. spin_lock_init(&dd->pioavail_lock);
  380. spin_lock_init(&dd->sendctrl_lock);
  381. spin_lock_init(&dd->uctxt_lock);
  382. spin_lock_init(&dd->qib_diag_trans_lock);
  383. spin_lock_init(&dd->eep_st_lock);
  384. mutex_init(&dd->eep_lock);
  385. if (qib_mini_init)
  386. goto done;
  387. ret = init_pioavailregs(dd);
  388. init_shadow_tids(dd);
  389. qib_get_eeprom_info(dd);
  390. /* setup time (don't start yet) to verify we got interrupt */
  391. init_timer(&dd->intrchk_timer);
  392. dd->intrchk_timer.function = verify_interrupt;
  393. dd->intrchk_timer.data = (unsigned long) dd;
  394. ret = qib_cq_init(dd);
  395. done:
  396. return ret;
  397. }
  398. /**
  399. * init_after_reset - re-initialize after a reset
  400. * @dd: the qlogic_ib device
  401. *
  402. * sanity check at least some of the values after reset, and
  403. * ensure no receive or transmit (explicitly, in case reset
  404. * failed
  405. */
  406. static int init_after_reset(struct qib_devdata *dd)
  407. {
  408. int i;
  409. /*
  410. * Ensure chip does no sends or receives, tail updates, or
  411. * pioavail updates while we re-initialize. This is mostly
  412. * for the driver data structures, not chip registers.
  413. */
  414. for (i = 0; i < dd->num_pports; ++i) {
  415. /*
  416. * ctxt == -1 means "all contexts". Only really safe for
  417. * _dis_abling things, as here.
  418. */
  419. dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
  420. QIB_RCVCTRL_INTRAVAIL_DIS |
  421. QIB_RCVCTRL_TAILUPD_DIS, -1);
  422. /* Redundant across ports for some, but no big deal. */
  423. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
  424. QIB_SENDCTRL_AVAIL_DIS);
  425. }
  426. return 0;
  427. }
  428. static void enable_chip(struct qib_devdata *dd)
  429. {
  430. u64 rcvmask;
  431. int i;
  432. /*
  433. * Enable PIO send, and update of PIOavail regs to memory.
  434. */
  435. for (i = 0; i < dd->num_pports; ++i)
  436. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
  437. QIB_SENDCTRL_AVAIL_ENB);
  438. /*
  439. * Enable kernel ctxts' receive and receive interrupt.
  440. * Other ctxts done as user opens and inits them.
  441. */
  442. rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
  443. rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
  444. QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
  445. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  446. struct qib_ctxtdata *rcd = dd->rcd[i];
  447. if (rcd)
  448. dd->f_rcvctrl(rcd->ppd, rcvmask, i);
  449. }
  450. }
  451. static void verify_interrupt(unsigned long opaque)
  452. {
  453. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  454. u64 int_counter;
  455. if (!dd)
  456. return; /* being torn down */
  457. /*
  458. * If we don't have a lid or any interrupts, let the user know and
  459. * don't bother checking again.
  460. */
  461. int_counter = qib_int_counter(dd) - dd->z_int_counter;
  462. if (int_counter == 0) {
  463. if (!dd->f_intr_fallback(dd))
  464. dev_err(&dd->pcidev->dev,
  465. "No interrupts detected, not usable.\n");
  466. else /* re-arm the timer to see if fallback works */
  467. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  468. }
  469. }
  470. static void init_piobuf_state(struct qib_devdata *dd)
  471. {
  472. int i, pidx;
  473. u32 uctxts;
  474. /*
  475. * Ensure all buffers are free, and fifos empty. Buffers
  476. * are common, so only do once for port 0.
  477. *
  478. * After enable and qib_chg_pioavailkernel so we can safely
  479. * enable pioavail updates and PIOENABLE. After this, packets
  480. * are ready and able to go out.
  481. */
  482. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
  483. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  484. dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
  485. /*
  486. * If not all sendbufs are used, add the one to each of the lower
  487. * numbered contexts. pbufsctxt and lastctxt_piobuf are
  488. * calculated in chip-specific code because it may cause some
  489. * chip-specific adjustments to be made.
  490. */
  491. uctxts = dd->cfgctxts - dd->first_user_ctxt;
  492. dd->ctxts_extrabuf = dd->pbufsctxt ?
  493. dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
  494. /*
  495. * Set up the shadow copies of the piobufavail registers,
  496. * which we compare against the chip registers for now, and
  497. * the in memory DMA'ed copies of the registers.
  498. * By now pioavail updates to memory should have occurred, so
  499. * copy them into our working/shadow registers; this is in
  500. * case something went wrong with abort, but mostly to get the
  501. * initial values of the generation bit correct.
  502. */
  503. for (i = 0; i < dd->pioavregs; i++) {
  504. __le64 tmp;
  505. tmp = dd->pioavailregs_dma[i];
  506. /*
  507. * Don't need to worry about pioavailkernel here
  508. * because we will call qib_chg_pioavailkernel() later
  509. * in initialization, to busy out buffers as needed.
  510. */
  511. dd->pioavailshadow[i] = le64_to_cpu(tmp);
  512. }
  513. while (i < ARRAY_SIZE(dd->pioavailshadow))
  514. dd->pioavailshadow[i++] = 0; /* for debugging sanity */
  515. /* after pioavailshadow is setup */
  516. qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
  517. TXCHK_CHG_TYPE_KERN, NULL);
  518. dd->f_initvl15_bufs(dd);
  519. }
  520. /**
  521. * qib_create_workqueues - create per port workqueues
  522. * @dd: the qlogic_ib device
  523. */
  524. static int qib_create_workqueues(struct qib_devdata *dd)
  525. {
  526. int pidx;
  527. struct qib_pportdata *ppd;
  528. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  529. ppd = dd->pport + pidx;
  530. if (!ppd->qib_wq) {
  531. char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
  532. snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
  533. dd->unit, pidx);
  534. ppd->qib_wq =
  535. create_singlethread_workqueue(wq_name);
  536. if (!ppd->qib_wq)
  537. goto wq_error;
  538. }
  539. }
  540. return 0;
  541. wq_error:
  542. pr_err("create_singlethread_workqueue failed for port %d\n",
  543. pidx + 1);
  544. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  545. ppd = dd->pport + pidx;
  546. if (ppd->qib_wq) {
  547. destroy_workqueue(ppd->qib_wq);
  548. ppd->qib_wq = NULL;
  549. }
  550. }
  551. return -ENOMEM;
  552. }
  553. static void qib_free_pportdata(struct qib_pportdata *ppd)
  554. {
  555. free_percpu(ppd->ibport_data.pmastats);
  556. ppd->ibport_data.pmastats = NULL;
  557. }
  558. /**
  559. * qib_init - do the actual initialization sequence on the chip
  560. * @dd: the qlogic_ib device
  561. * @reinit: reinitializing, so don't allocate new memory
  562. *
  563. * Do the actual initialization sequence on the chip. This is done
  564. * both from the init routine called from the PCI infrastructure, and
  565. * when we reset the chip, or detect that it was reset internally,
  566. * or it's administratively re-enabled.
  567. *
  568. * Memory allocation here and in called routines is only done in
  569. * the first case (reinit == 0). We have to be careful, because even
  570. * without memory allocation, we need to re-write all the chip registers
  571. * TIDs, etc. after the reset or enable has completed.
  572. */
  573. int qib_init(struct qib_devdata *dd, int reinit)
  574. {
  575. int ret = 0, pidx, lastfail = 0;
  576. u32 portok = 0;
  577. unsigned i;
  578. struct qib_ctxtdata *rcd;
  579. struct qib_pportdata *ppd;
  580. unsigned long flags;
  581. /* Set linkstate to unknown, so we can watch for a transition. */
  582. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  583. ppd = dd->pport + pidx;
  584. spin_lock_irqsave(&ppd->lflags_lock, flags);
  585. ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
  586. QIBL_LINKDOWN | QIBL_LINKINIT |
  587. QIBL_LINKV);
  588. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  589. }
  590. if (reinit)
  591. ret = init_after_reset(dd);
  592. else
  593. ret = loadtime_init(dd);
  594. if (ret)
  595. goto done;
  596. /* Bypass most chip-init, to get to device creation */
  597. if (qib_mini_init)
  598. return 0;
  599. ret = dd->f_late_initreg(dd);
  600. if (ret)
  601. goto done;
  602. /* dd->rcd can be NULL if early init failed */
  603. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  604. /*
  605. * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
  606. * re-init, the simplest way to handle this is to free
  607. * existing, and re-allocate.
  608. * Need to re-create rest of ctxt 0 ctxtdata as well.
  609. */
  610. rcd = dd->rcd[i];
  611. if (!rcd)
  612. continue;
  613. lastfail = qib_create_rcvhdrq(dd, rcd);
  614. if (!lastfail)
  615. lastfail = qib_setup_eagerbufs(rcd);
  616. if (lastfail) {
  617. qib_dev_err(dd,
  618. "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
  619. continue;
  620. }
  621. }
  622. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  623. int mtu;
  624. if (lastfail)
  625. ret = lastfail;
  626. ppd = dd->pport + pidx;
  627. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  628. if (mtu == -1) {
  629. mtu = QIB_DEFAULT_MTU;
  630. qib_ibmtu = 0; /* don't leave invalid value */
  631. }
  632. /* set max we can ever have for this driver load */
  633. ppd->init_ibmaxlen = min(mtu > 2048 ?
  634. dd->piosize4k : dd->piosize2k,
  635. dd->rcvegrbufsize +
  636. (dd->rcvhdrentsize << 2));
  637. /*
  638. * Have to initialize ibmaxlen, but this will normally
  639. * change immediately in qib_set_mtu().
  640. */
  641. ppd->ibmaxlen = ppd->init_ibmaxlen;
  642. qib_set_mtu(ppd, mtu);
  643. spin_lock_irqsave(&ppd->lflags_lock, flags);
  644. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  645. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  646. lastfail = dd->f_bringup_serdes(ppd);
  647. if (lastfail) {
  648. qib_devinfo(dd->pcidev,
  649. "Failed to bringup IB port %u\n", ppd->port);
  650. lastfail = -ENETDOWN;
  651. continue;
  652. }
  653. portok++;
  654. }
  655. if (!portok) {
  656. /* none of the ports initialized */
  657. if (!ret && lastfail)
  658. ret = lastfail;
  659. else if (!ret)
  660. ret = -ENETDOWN;
  661. /* but continue on, so we can debug cause */
  662. }
  663. enable_chip(dd);
  664. init_piobuf_state(dd);
  665. done:
  666. if (!ret) {
  667. /* chip is OK for user apps; mark it as initialized */
  668. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  669. ppd = dd->pport + pidx;
  670. /*
  671. * Set status even if port serdes is not initialized
  672. * so that diags will work.
  673. */
  674. *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
  675. QIB_STATUS_INITTED;
  676. if (!ppd->link_speed_enabled)
  677. continue;
  678. if (dd->flags & QIB_HAS_SEND_DMA)
  679. ret = qib_setup_sdma(ppd);
  680. init_timer(&ppd->hol_timer);
  681. ppd->hol_timer.function = qib_hol_event;
  682. ppd->hol_timer.data = (unsigned long)ppd;
  683. ppd->hol_state = QIB_HOL_UP;
  684. }
  685. /* now we can enable all interrupts from the chip */
  686. dd->f_set_intr_state(dd, 1);
  687. /*
  688. * Setup to verify we get an interrupt, and fallback
  689. * to an alternate if necessary and possible.
  690. */
  691. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  692. /* start stats retrieval timer */
  693. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  694. }
  695. /* if ret is non-zero, we probably should do some cleanup here... */
  696. return ret;
  697. }
  698. /*
  699. * These next two routines are placeholders in case we don't have per-arch
  700. * code for controlling write combining. If explicit control of write
  701. * combining is not available, performance will probably be awful.
  702. */
  703. int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
  704. {
  705. return -EOPNOTSUPP;
  706. }
  707. void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
  708. {
  709. }
  710. static inline struct qib_devdata *__qib_lookup(int unit)
  711. {
  712. return idr_find(&qib_unit_table, unit);
  713. }
  714. struct qib_devdata *qib_lookup(int unit)
  715. {
  716. struct qib_devdata *dd;
  717. unsigned long flags;
  718. spin_lock_irqsave(&qib_devs_lock, flags);
  719. dd = __qib_lookup(unit);
  720. spin_unlock_irqrestore(&qib_devs_lock, flags);
  721. return dd;
  722. }
  723. /*
  724. * Stop the timers during unit shutdown, or after an error late
  725. * in initialization.
  726. */
  727. static void qib_stop_timers(struct qib_devdata *dd)
  728. {
  729. struct qib_pportdata *ppd;
  730. int pidx;
  731. if (dd->stats_timer.data) {
  732. del_timer_sync(&dd->stats_timer);
  733. dd->stats_timer.data = 0;
  734. }
  735. if (dd->intrchk_timer.data) {
  736. del_timer_sync(&dd->intrchk_timer);
  737. dd->intrchk_timer.data = 0;
  738. }
  739. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  740. ppd = dd->pport + pidx;
  741. if (ppd->hol_timer.data)
  742. del_timer_sync(&ppd->hol_timer);
  743. if (ppd->led_override_timer.data) {
  744. del_timer_sync(&ppd->led_override_timer);
  745. atomic_set(&ppd->led_override_timer_active, 0);
  746. }
  747. if (ppd->symerr_clear_timer.data)
  748. del_timer_sync(&ppd->symerr_clear_timer);
  749. }
  750. }
  751. /**
  752. * qib_shutdown_device - shut down a device
  753. * @dd: the qlogic_ib device
  754. *
  755. * This is called to make the device quiet when we are about to
  756. * unload the driver, and also when the device is administratively
  757. * disabled. It does not free any data structures.
  758. * Everything it does has to be setup again by qib_init(dd, 1)
  759. */
  760. static void qib_shutdown_device(struct qib_devdata *dd)
  761. {
  762. struct qib_pportdata *ppd;
  763. unsigned pidx;
  764. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  765. ppd = dd->pport + pidx;
  766. spin_lock_irq(&ppd->lflags_lock);
  767. ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
  768. QIBL_LINKARMED | QIBL_LINKACTIVE |
  769. QIBL_LINKV);
  770. spin_unlock_irq(&ppd->lflags_lock);
  771. *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
  772. }
  773. dd->flags &= ~QIB_INITTED;
  774. /* mask interrupts, but not errors */
  775. dd->f_set_intr_state(dd, 0);
  776. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  777. ppd = dd->pport + pidx;
  778. dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
  779. QIB_RCVCTRL_CTXT_DIS |
  780. QIB_RCVCTRL_INTRAVAIL_DIS |
  781. QIB_RCVCTRL_PKEY_ENB, -1);
  782. /*
  783. * Gracefully stop all sends allowing any in progress to
  784. * trickle out first.
  785. */
  786. dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
  787. }
  788. /*
  789. * Enough for anything that's going to trickle out to have actually
  790. * done so.
  791. */
  792. udelay(20);
  793. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  794. ppd = dd->pport + pidx;
  795. dd->f_setextled(ppd, 0); /* make sure LEDs are off */
  796. if (dd->flags & QIB_HAS_SEND_DMA)
  797. qib_teardown_sdma(ppd);
  798. dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
  799. QIB_SENDCTRL_SEND_DIS);
  800. /*
  801. * Clear SerdesEnable.
  802. * We can't count on interrupts since we are stopping.
  803. */
  804. dd->f_quiet_serdes(ppd);
  805. if (ppd->qib_wq) {
  806. destroy_workqueue(ppd->qib_wq);
  807. ppd->qib_wq = NULL;
  808. }
  809. qib_free_pportdata(ppd);
  810. }
  811. }
  812. /**
  813. * qib_free_ctxtdata - free a context's allocated data
  814. * @dd: the qlogic_ib device
  815. * @rcd: the ctxtdata structure
  816. *
  817. * free up any allocated data for a context
  818. * This should not touch anything that would affect a simultaneous
  819. * re-allocation of context data, because it is called after qib_mutex
  820. * is released (and can be called from reinit as well).
  821. * It should never change any chip state, or global driver state.
  822. */
  823. void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  824. {
  825. if (!rcd)
  826. return;
  827. if (rcd->rcvhdrq) {
  828. dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
  829. rcd->rcvhdrq, rcd->rcvhdrq_phys);
  830. rcd->rcvhdrq = NULL;
  831. if (rcd->rcvhdrtail_kvaddr) {
  832. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  833. rcd->rcvhdrtail_kvaddr,
  834. rcd->rcvhdrqtailaddr_phys);
  835. rcd->rcvhdrtail_kvaddr = NULL;
  836. }
  837. }
  838. if (rcd->rcvegrbuf) {
  839. unsigned e;
  840. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  841. void *base = rcd->rcvegrbuf[e];
  842. size_t size = rcd->rcvegrbuf_size;
  843. dma_free_coherent(&dd->pcidev->dev, size,
  844. base, rcd->rcvegrbuf_phys[e]);
  845. }
  846. kfree(rcd->rcvegrbuf);
  847. rcd->rcvegrbuf = NULL;
  848. kfree(rcd->rcvegrbuf_phys);
  849. rcd->rcvegrbuf_phys = NULL;
  850. rcd->rcvegrbuf_chunks = 0;
  851. }
  852. kfree(rcd->tid_pg_list);
  853. vfree(rcd->user_event_mask);
  854. vfree(rcd->subctxt_uregbase);
  855. vfree(rcd->subctxt_rcvegrbuf);
  856. vfree(rcd->subctxt_rcvhdr_base);
  857. #ifdef CONFIG_DEBUG_FS
  858. kfree(rcd->opstats);
  859. rcd->opstats = NULL;
  860. #endif
  861. kfree(rcd);
  862. }
  863. /*
  864. * Perform a PIO buffer bandwidth write test, to verify proper system
  865. * configuration. Even when all the setup calls work, occasionally
  866. * BIOS or other issues can prevent write combining from working, or
  867. * can cause other bandwidth problems to the chip.
  868. *
  869. * This test simply writes the same buffer over and over again, and
  870. * measures close to the peak bandwidth to the chip (not testing
  871. * data bandwidth to the wire). On chips that use an address-based
  872. * trigger to send packets to the wire, this is easy. On chips that
  873. * use a count to trigger, we want to make sure that the packet doesn't
  874. * go out on the wire, or trigger flow control checks.
  875. */
  876. static void qib_verify_pioperf(struct qib_devdata *dd)
  877. {
  878. u32 pbnum, cnt, lcnt;
  879. u32 __iomem *piobuf;
  880. u32 *addr;
  881. u64 msecs, emsecs;
  882. piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
  883. if (!piobuf) {
  884. qib_devinfo(dd->pcidev,
  885. "No PIObufs for checking perf, skipping\n");
  886. return;
  887. }
  888. /*
  889. * Enough to give us a reasonable test, less than piobuf size, and
  890. * likely multiple of store buffer length.
  891. */
  892. cnt = 1024;
  893. addr = vmalloc(cnt);
  894. if (!addr) {
  895. qib_devinfo(dd->pcidev,
  896. "Couldn't get memory for checking PIO perf, skipping\n");
  897. goto done;
  898. }
  899. preempt_disable(); /* we want reasonably accurate elapsed time */
  900. msecs = 1 + jiffies_to_msecs(jiffies);
  901. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  902. /* wait until we cross msec boundary */
  903. if (jiffies_to_msecs(jiffies) >= msecs)
  904. break;
  905. udelay(1);
  906. }
  907. dd->f_set_armlaunch(dd, 0);
  908. /*
  909. * length 0, no dwords actually sent
  910. */
  911. writeq(0, piobuf);
  912. qib_flush_wc();
  913. /*
  914. * This is only roughly accurate, since even with preempt we
  915. * still take interrupts that could take a while. Running for
  916. * >= 5 msec seems to get us "close enough" to accurate values.
  917. */
  918. msecs = jiffies_to_msecs(jiffies);
  919. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  920. qib_pio_copy(piobuf + 64, addr, cnt >> 2);
  921. emsecs = jiffies_to_msecs(jiffies) - msecs;
  922. }
  923. /* 1 GiB/sec, slightly over IB SDR line rate */
  924. if (lcnt < (emsecs * 1024U))
  925. qib_dev_err(dd,
  926. "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
  927. lcnt / (u32) emsecs);
  928. preempt_enable();
  929. vfree(addr);
  930. done:
  931. /* disarm piobuf, so it's available again */
  932. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
  933. qib_sendbuf_done(dd, pbnum);
  934. dd->f_set_armlaunch(dd, 1);
  935. }
  936. void qib_free_devdata(struct qib_devdata *dd)
  937. {
  938. unsigned long flags;
  939. spin_lock_irqsave(&qib_devs_lock, flags);
  940. idr_remove(&qib_unit_table, dd->unit);
  941. list_del(&dd->list);
  942. spin_unlock_irqrestore(&qib_devs_lock, flags);
  943. #ifdef CONFIG_DEBUG_FS
  944. qib_dbg_ibdev_exit(&dd->verbs_dev);
  945. #endif
  946. free_percpu(dd->int_counter);
  947. ib_dealloc_device(&dd->verbs_dev.ibdev);
  948. }
  949. u64 qib_int_counter(struct qib_devdata *dd)
  950. {
  951. int cpu;
  952. u64 int_counter = 0;
  953. for_each_possible_cpu(cpu)
  954. int_counter += *per_cpu_ptr(dd->int_counter, cpu);
  955. return int_counter;
  956. }
  957. u64 qib_sps_ints(void)
  958. {
  959. unsigned long flags;
  960. struct qib_devdata *dd;
  961. u64 sps_ints = 0;
  962. spin_lock_irqsave(&qib_devs_lock, flags);
  963. list_for_each_entry(dd, &qib_dev_list, list) {
  964. sps_ints += qib_int_counter(dd);
  965. }
  966. spin_unlock_irqrestore(&qib_devs_lock, flags);
  967. return sps_ints;
  968. }
  969. /*
  970. * Allocate our primary per-unit data structure. Must be done via verbs
  971. * allocator, because the verbs cleanup process both does cleanup and
  972. * free of the data structure.
  973. * "extra" is for chip-specific data.
  974. *
  975. * Use the idr mechanism to get a unit number for this unit.
  976. */
  977. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
  978. {
  979. unsigned long flags;
  980. struct qib_devdata *dd;
  981. int ret;
  982. dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
  983. if (!dd)
  984. return ERR_PTR(-ENOMEM);
  985. INIT_LIST_HEAD(&dd->list);
  986. idr_preload(GFP_KERNEL);
  987. spin_lock_irqsave(&qib_devs_lock, flags);
  988. ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
  989. if (ret >= 0) {
  990. dd->unit = ret;
  991. list_add(&dd->list, &qib_dev_list);
  992. }
  993. spin_unlock_irqrestore(&qib_devs_lock, flags);
  994. idr_preload_end();
  995. if (ret < 0) {
  996. qib_early_err(&pdev->dev,
  997. "Could not allocate unit ID: error %d\n", -ret);
  998. goto bail;
  999. }
  1000. dd->int_counter = alloc_percpu(u64);
  1001. if (!dd->int_counter) {
  1002. ret = -ENOMEM;
  1003. qib_early_err(&pdev->dev,
  1004. "Could not allocate per-cpu int_counter\n");
  1005. goto bail;
  1006. }
  1007. if (!qib_cpulist_count) {
  1008. u32 count = num_online_cpus();
  1009. qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
  1010. sizeof(long), GFP_KERNEL);
  1011. if (qib_cpulist)
  1012. qib_cpulist_count = count;
  1013. else
  1014. qib_early_err(&pdev->dev,
  1015. "Could not alloc cpulist info, cpu affinity might be wrong\n");
  1016. }
  1017. #ifdef CONFIG_DEBUG_FS
  1018. qib_dbg_ibdev_init(&dd->verbs_dev);
  1019. #endif
  1020. return dd;
  1021. bail:
  1022. if (!list_empty(&dd->list))
  1023. list_del_init(&dd->list);
  1024. ib_dealloc_device(&dd->verbs_dev.ibdev);
  1025. return ERR_PTR(ret);
  1026. }
  1027. /*
  1028. * Called from freeze mode handlers, and from PCI error
  1029. * reporting code. Should be paranoid about state of
  1030. * system and data structures.
  1031. */
  1032. void qib_disable_after_error(struct qib_devdata *dd)
  1033. {
  1034. if (dd->flags & QIB_INITTED) {
  1035. u32 pidx;
  1036. dd->flags &= ~QIB_INITTED;
  1037. if (dd->pport)
  1038. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  1039. struct qib_pportdata *ppd;
  1040. ppd = dd->pport + pidx;
  1041. if (dd->flags & QIB_PRESENT) {
  1042. qib_set_linkstate(ppd,
  1043. QIB_IB_LINKDOWN_DISABLE);
  1044. dd->f_setextled(ppd, 0);
  1045. }
  1046. *ppd->statusp &= ~QIB_STATUS_IB_READY;
  1047. }
  1048. }
  1049. /*
  1050. * Mark as having had an error for driver, and also
  1051. * for /sys and status word mapped to user programs.
  1052. * This marks unit as not usable, until reset.
  1053. */
  1054. if (dd->devstatusp)
  1055. *dd->devstatusp |= QIB_STATUS_HWERROR;
  1056. }
  1057. static void qib_remove_one(struct pci_dev *);
  1058. static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
  1059. #define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
  1060. #define PFX QIB_DRV_NAME ": "
  1061. static const struct pci_device_id qib_pci_tbl[] = {
  1062. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
  1063. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
  1064. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
  1065. { 0, }
  1066. };
  1067. MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
  1068. static struct pci_driver qib_driver = {
  1069. .name = QIB_DRV_NAME,
  1070. .probe = qib_init_one,
  1071. .remove = qib_remove_one,
  1072. .id_table = qib_pci_tbl,
  1073. .err_handler = &qib_pci_err_handler,
  1074. };
  1075. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1076. static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
  1077. static struct notifier_block dca_notifier = {
  1078. .notifier_call = qib_notify_dca,
  1079. .next = NULL,
  1080. .priority = 0
  1081. };
  1082. static int qib_notify_dca_device(struct device *device, void *data)
  1083. {
  1084. struct qib_devdata *dd = dev_get_drvdata(device);
  1085. unsigned long event = *(unsigned long *)data;
  1086. return dd->f_notify_dca(dd, event);
  1087. }
  1088. static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
  1089. void *p)
  1090. {
  1091. int rval;
  1092. rval = driver_for_each_device(&qib_driver.driver, NULL,
  1093. &event, qib_notify_dca_device);
  1094. return rval ? NOTIFY_BAD : NOTIFY_DONE;
  1095. }
  1096. #endif
  1097. /*
  1098. * Do all the generic driver unit- and chip-independent memory
  1099. * allocation and initialization.
  1100. */
  1101. static int __init qib_ib_init(void)
  1102. {
  1103. int ret;
  1104. ret = qib_dev_init();
  1105. if (ret)
  1106. goto bail;
  1107. /*
  1108. * These must be called before the driver is registered with
  1109. * the PCI subsystem.
  1110. */
  1111. idr_init(&qib_unit_table);
  1112. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1113. dca_register_notify(&dca_notifier);
  1114. #endif
  1115. #ifdef CONFIG_DEBUG_FS
  1116. qib_dbg_init();
  1117. #endif
  1118. ret = pci_register_driver(&qib_driver);
  1119. if (ret < 0) {
  1120. pr_err("Unable to register driver: error %d\n", -ret);
  1121. goto bail_dev;
  1122. }
  1123. /* not fatal if it doesn't work */
  1124. if (qib_init_qibfs())
  1125. pr_err("Unable to register ipathfs\n");
  1126. goto bail; /* all OK */
  1127. bail_dev:
  1128. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1129. dca_unregister_notify(&dca_notifier);
  1130. #endif
  1131. #ifdef CONFIG_DEBUG_FS
  1132. qib_dbg_exit();
  1133. #endif
  1134. idr_destroy(&qib_unit_table);
  1135. qib_dev_cleanup();
  1136. bail:
  1137. return ret;
  1138. }
  1139. module_init(qib_ib_init);
  1140. /*
  1141. * Do the non-unit driver cleanup, memory free, etc. at unload.
  1142. */
  1143. static void __exit qib_ib_cleanup(void)
  1144. {
  1145. int ret;
  1146. ret = qib_exit_qibfs();
  1147. if (ret)
  1148. pr_err(
  1149. "Unable to cleanup counter filesystem: error %d\n",
  1150. -ret);
  1151. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1152. dca_unregister_notify(&dca_notifier);
  1153. #endif
  1154. pci_unregister_driver(&qib_driver);
  1155. #ifdef CONFIG_DEBUG_FS
  1156. qib_dbg_exit();
  1157. #endif
  1158. qib_cpulist_count = 0;
  1159. kfree(qib_cpulist);
  1160. idr_destroy(&qib_unit_table);
  1161. qib_dev_cleanup();
  1162. }
  1163. module_exit(qib_ib_cleanup);
  1164. /* this can only be called after a successful initialization */
  1165. static void cleanup_device_data(struct qib_devdata *dd)
  1166. {
  1167. int ctxt;
  1168. int pidx;
  1169. struct qib_ctxtdata **tmp;
  1170. unsigned long flags;
  1171. /* users can't do anything more with chip */
  1172. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  1173. if (dd->pport[pidx].statusp)
  1174. *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
  1175. spin_lock(&dd->pport[pidx].cc_shadow_lock);
  1176. kfree(dd->pport[pidx].congestion_entries);
  1177. dd->pport[pidx].congestion_entries = NULL;
  1178. kfree(dd->pport[pidx].ccti_entries);
  1179. dd->pport[pidx].ccti_entries = NULL;
  1180. kfree(dd->pport[pidx].ccti_entries_shadow);
  1181. dd->pport[pidx].ccti_entries_shadow = NULL;
  1182. kfree(dd->pport[pidx].congestion_entries_shadow);
  1183. dd->pport[pidx].congestion_entries_shadow = NULL;
  1184. spin_unlock(&dd->pport[pidx].cc_shadow_lock);
  1185. }
  1186. qib_disable_wc(dd);
  1187. if (dd->pioavailregs_dma) {
  1188. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1189. (void *) dd->pioavailregs_dma,
  1190. dd->pioavailregs_phys);
  1191. dd->pioavailregs_dma = NULL;
  1192. }
  1193. if (dd->pageshadow) {
  1194. struct page **tmpp = dd->pageshadow;
  1195. dma_addr_t *tmpd = dd->physshadow;
  1196. int i;
  1197. for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
  1198. int ctxt_tidbase = ctxt * dd->rcvtidcnt;
  1199. int maxtid = ctxt_tidbase + dd->rcvtidcnt;
  1200. for (i = ctxt_tidbase; i < maxtid; i++) {
  1201. if (!tmpp[i])
  1202. continue;
  1203. pci_unmap_page(dd->pcidev, tmpd[i],
  1204. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1205. qib_release_user_pages(&tmpp[i], 1);
  1206. tmpp[i] = NULL;
  1207. }
  1208. }
  1209. dd->pageshadow = NULL;
  1210. vfree(tmpp);
  1211. dd->physshadow = NULL;
  1212. vfree(tmpd);
  1213. }
  1214. /*
  1215. * Free any resources still in use (usually just kernel contexts)
  1216. * at unload; we do for ctxtcnt, because that's what we allocate.
  1217. * We acquire lock to be really paranoid that rcd isn't being
  1218. * accessed from some interrupt-related code (that should not happen,
  1219. * but best to be sure).
  1220. */
  1221. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1222. tmp = dd->rcd;
  1223. dd->rcd = NULL;
  1224. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1225. for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
  1226. struct qib_ctxtdata *rcd = tmp[ctxt];
  1227. tmp[ctxt] = NULL; /* debugging paranoia */
  1228. qib_free_ctxtdata(dd, rcd);
  1229. }
  1230. kfree(tmp);
  1231. kfree(dd->boardname);
  1232. qib_cq_exit(dd);
  1233. }
  1234. /*
  1235. * Clean up on unit shutdown, or error during unit load after
  1236. * successful initialization.
  1237. */
  1238. static void qib_postinit_cleanup(struct qib_devdata *dd)
  1239. {
  1240. /*
  1241. * Clean up chip-specific stuff.
  1242. * We check for NULL here, because it's outside
  1243. * the kregbase check, and we need to call it
  1244. * after the free_irq. Thus it's possible that
  1245. * the function pointers were never initialized.
  1246. */
  1247. if (dd->f_cleanup)
  1248. dd->f_cleanup(dd);
  1249. qib_pcie_ddcleanup(dd);
  1250. cleanup_device_data(dd);
  1251. qib_free_devdata(dd);
  1252. }
  1253. static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1254. {
  1255. int ret, j, pidx, initfail;
  1256. struct qib_devdata *dd = NULL;
  1257. ret = qib_pcie_init(pdev, ent);
  1258. if (ret)
  1259. goto bail;
  1260. /*
  1261. * Do device-specific initialiation, function table setup, dd
  1262. * allocation, etc.
  1263. */
  1264. switch (ent->device) {
  1265. case PCI_DEVICE_ID_QLOGIC_IB_6120:
  1266. #ifdef CONFIG_PCI_MSI
  1267. dd = qib_init_iba6120_funcs(pdev, ent);
  1268. #else
  1269. qib_early_err(&pdev->dev,
  1270. "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
  1271. ent->device);
  1272. dd = ERR_PTR(-ENODEV);
  1273. #endif
  1274. break;
  1275. case PCI_DEVICE_ID_QLOGIC_IB_7220:
  1276. dd = qib_init_iba7220_funcs(pdev, ent);
  1277. break;
  1278. case PCI_DEVICE_ID_QLOGIC_IB_7322:
  1279. dd = qib_init_iba7322_funcs(pdev, ent);
  1280. break;
  1281. default:
  1282. qib_early_err(&pdev->dev,
  1283. "Failing on unknown Intel deviceid 0x%x\n",
  1284. ent->device);
  1285. ret = -ENODEV;
  1286. }
  1287. if (IS_ERR(dd))
  1288. ret = PTR_ERR(dd);
  1289. if (ret)
  1290. goto bail; /* error already printed */
  1291. ret = qib_create_workqueues(dd);
  1292. if (ret)
  1293. goto bail;
  1294. /* do the generic initialization */
  1295. initfail = qib_init(dd, 0);
  1296. ret = qib_register_ib_device(dd);
  1297. /*
  1298. * Now ready for use. this should be cleared whenever we
  1299. * detect a reset, or initiate one. If earlier failure,
  1300. * we still create devices, so diags, etc. can be used
  1301. * to determine cause of problem.
  1302. */
  1303. if (!qib_mini_init && !initfail && !ret)
  1304. dd->flags |= QIB_INITTED;
  1305. j = qib_device_create(dd);
  1306. if (j)
  1307. qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
  1308. j = qibfs_add(dd);
  1309. if (j)
  1310. qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
  1311. -j);
  1312. if (qib_mini_init || initfail || ret) {
  1313. qib_stop_timers(dd);
  1314. flush_workqueue(ib_wq);
  1315. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  1316. dd->f_quiet_serdes(dd->pport + pidx);
  1317. if (qib_mini_init)
  1318. goto bail;
  1319. if (!j) {
  1320. (void) qibfs_remove(dd);
  1321. qib_device_remove(dd);
  1322. }
  1323. if (!ret)
  1324. qib_unregister_ib_device(dd);
  1325. qib_postinit_cleanup(dd);
  1326. if (initfail)
  1327. ret = initfail;
  1328. goto bail;
  1329. }
  1330. ret = qib_enable_wc(dd);
  1331. if (ret) {
  1332. qib_dev_err(dd,
  1333. "Write combining not enabled (err %d): performance may be poor\n",
  1334. -ret);
  1335. ret = 0;
  1336. }
  1337. qib_verify_pioperf(dd);
  1338. bail:
  1339. return ret;
  1340. }
  1341. static void qib_remove_one(struct pci_dev *pdev)
  1342. {
  1343. struct qib_devdata *dd = pci_get_drvdata(pdev);
  1344. int ret;
  1345. /* unregister from IB core */
  1346. qib_unregister_ib_device(dd);
  1347. /*
  1348. * Disable the IB link, disable interrupts on the device,
  1349. * clear dma engines, etc.
  1350. */
  1351. if (!qib_mini_init)
  1352. qib_shutdown_device(dd);
  1353. qib_stop_timers(dd);
  1354. /* wait until all of our (qsfp) queue_work() calls complete */
  1355. flush_workqueue(ib_wq);
  1356. ret = qibfs_remove(dd);
  1357. if (ret)
  1358. qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
  1359. -ret);
  1360. qib_device_remove(dd);
  1361. qib_postinit_cleanup(dd);
  1362. }
  1363. /**
  1364. * qib_create_rcvhdrq - create a receive header queue
  1365. * @dd: the qlogic_ib device
  1366. * @rcd: the context data
  1367. *
  1368. * This must be contiguous memory (from an i/o perspective), and must be
  1369. * DMA'able (which means for some systems, it will go through an IOMMU,
  1370. * or be forced into a low address range).
  1371. */
  1372. int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  1373. {
  1374. unsigned amt;
  1375. int old_node_id;
  1376. if (!rcd->rcvhdrq) {
  1377. dma_addr_t phys_hdrqtail;
  1378. gfp_t gfp_flags;
  1379. amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1380. sizeof(u32), PAGE_SIZE);
  1381. gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
  1382. GFP_USER : GFP_KERNEL;
  1383. old_node_id = dev_to_node(&dd->pcidev->dev);
  1384. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1385. rcd->rcvhdrq = dma_alloc_coherent(
  1386. &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
  1387. gfp_flags | __GFP_COMP);
  1388. set_dev_node(&dd->pcidev->dev, old_node_id);
  1389. if (!rcd->rcvhdrq) {
  1390. qib_dev_err(dd,
  1391. "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
  1392. amt, rcd->ctxt);
  1393. goto bail;
  1394. }
  1395. if (rcd->ctxt >= dd->first_user_ctxt) {
  1396. rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
  1397. if (!rcd->user_event_mask)
  1398. goto bail_free_hdrq;
  1399. }
  1400. if (!(dd->flags & QIB_NODMA_RTAIL)) {
  1401. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1402. rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
  1403. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
  1404. gfp_flags);
  1405. set_dev_node(&dd->pcidev->dev, old_node_id);
  1406. if (!rcd->rcvhdrtail_kvaddr)
  1407. goto bail_free;
  1408. rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
  1409. }
  1410. rcd->rcvhdrq_size = amt;
  1411. }
  1412. /* clear for security and sanity on each use */
  1413. memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
  1414. if (rcd->rcvhdrtail_kvaddr)
  1415. memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1416. return 0;
  1417. bail_free:
  1418. qib_dev_err(dd,
  1419. "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
  1420. rcd->ctxt);
  1421. vfree(rcd->user_event_mask);
  1422. rcd->user_event_mask = NULL;
  1423. bail_free_hdrq:
  1424. dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
  1425. rcd->rcvhdrq_phys);
  1426. rcd->rcvhdrq = NULL;
  1427. bail:
  1428. return -ENOMEM;
  1429. }
  1430. /**
  1431. * allocate eager buffers, both kernel and user contexts.
  1432. * @rcd: the context we are setting up.
  1433. *
  1434. * Allocate the eager TID buffers and program them into hip.
  1435. * They are no longer completely contiguous, we do multiple allocation
  1436. * calls. Otherwise we get the OOM code involved, by asking for too
  1437. * much per call, with disastrous results on some kernels.
  1438. */
  1439. int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
  1440. {
  1441. struct qib_devdata *dd = rcd->dd;
  1442. unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
  1443. size_t size;
  1444. gfp_t gfp_flags;
  1445. int old_node_id;
  1446. /*
  1447. * GFP_USER, but without GFP_FS, so buffer cache can be
  1448. * coalesced (we hope); otherwise, even at order 4,
  1449. * heavy filesystem activity makes these fail, and we can
  1450. * use compound pages.
  1451. */
  1452. gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
  1453. egrcnt = rcd->rcvegrcnt;
  1454. egroff = rcd->rcvegr_tid_base;
  1455. egrsize = dd->rcvegrbufsize;
  1456. chunk = rcd->rcvegrbuf_chunks;
  1457. egrperchunk = rcd->rcvegrbufs_perchunk;
  1458. size = rcd->rcvegrbuf_size;
  1459. if (!rcd->rcvegrbuf) {
  1460. rcd->rcvegrbuf =
  1461. kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
  1462. GFP_KERNEL, rcd->node_id);
  1463. if (!rcd->rcvegrbuf)
  1464. goto bail;
  1465. }
  1466. if (!rcd->rcvegrbuf_phys) {
  1467. rcd->rcvegrbuf_phys =
  1468. kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
  1469. GFP_KERNEL, rcd->node_id);
  1470. if (!rcd->rcvegrbuf_phys)
  1471. goto bail_rcvegrbuf;
  1472. }
  1473. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  1474. if (rcd->rcvegrbuf[e])
  1475. continue;
  1476. old_node_id = dev_to_node(&dd->pcidev->dev);
  1477. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1478. rcd->rcvegrbuf[e] =
  1479. dma_alloc_coherent(&dd->pcidev->dev, size,
  1480. &rcd->rcvegrbuf_phys[e],
  1481. gfp_flags);
  1482. set_dev_node(&dd->pcidev->dev, old_node_id);
  1483. if (!rcd->rcvegrbuf[e])
  1484. goto bail_rcvegrbuf_phys;
  1485. }
  1486. rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
  1487. for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
  1488. dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
  1489. unsigned i;
  1490. /* clear for security and sanity on each use */
  1491. memset(rcd->rcvegrbuf[chunk], 0, size);
  1492. for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
  1493. dd->f_put_tid(dd, e + egroff +
  1494. (u64 __iomem *)
  1495. ((char __iomem *)
  1496. dd->kregbase +
  1497. dd->rcvegrbase),
  1498. RCVHQ_RCV_TYPE_EAGER, pa);
  1499. pa += egrsize;
  1500. }
  1501. cond_resched(); /* don't hog the cpu */
  1502. }
  1503. return 0;
  1504. bail_rcvegrbuf_phys:
  1505. for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
  1506. dma_free_coherent(&dd->pcidev->dev, size,
  1507. rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
  1508. kfree(rcd->rcvegrbuf_phys);
  1509. rcd->rcvegrbuf_phys = NULL;
  1510. bail_rcvegrbuf:
  1511. kfree(rcd->rcvegrbuf);
  1512. rcd->rcvegrbuf = NULL;
  1513. bail:
  1514. return -ENOMEM;
  1515. }
  1516. /*
  1517. * Note: Changes to this routine should be mirrored
  1518. * for the diagnostics routine qib_remap_ioaddr32().
  1519. * There is also related code for VL15 buffers in qib_init_7322_variables().
  1520. * The teardown code that unmaps is in qib_pcie_ddcleanup()
  1521. */
  1522. int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
  1523. {
  1524. u64 __iomem *qib_kregbase = NULL;
  1525. void __iomem *qib_piobase = NULL;
  1526. u64 __iomem *qib_userbase = NULL;
  1527. u64 qib_kreglen;
  1528. u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
  1529. u64 qib_pio4koffset = dd->piobufbase >> 32;
  1530. u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
  1531. u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
  1532. u64 qib_physaddr = dd->physaddr;
  1533. u64 qib_piolen;
  1534. u64 qib_userlen = 0;
  1535. /*
  1536. * Free the old mapping because the kernel will try to reuse the
  1537. * old mapping and not create a new mapping with the
  1538. * write combining attribute.
  1539. */
  1540. iounmap(dd->kregbase);
  1541. dd->kregbase = NULL;
  1542. /*
  1543. * Assumes chip address space looks like:
  1544. * - kregs + sregs + cregs + uregs (in any order)
  1545. * - piobufs (2K and 4K bufs in either order)
  1546. * or:
  1547. * - kregs + sregs + cregs (in any order)
  1548. * - piobufs (2K and 4K bufs in either order)
  1549. * - uregs
  1550. */
  1551. if (dd->piobcnt4k == 0) {
  1552. qib_kreglen = qib_pio2koffset;
  1553. qib_piolen = qib_pio2klen;
  1554. } else if (qib_pio2koffset < qib_pio4koffset) {
  1555. qib_kreglen = qib_pio2koffset;
  1556. qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
  1557. } else {
  1558. qib_kreglen = qib_pio4koffset;
  1559. qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
  1560. }
  1561. qib_piolen += vl15buflen;
  1562. /* Map just the configured ports (not all hw ports) */
  1563. if (dd->uregbase > qib_kreglen)
  1564. qib_userlen = dd->ureg_align * dd->cfgctxts;
  1565. /* Sanity checks passed, now create the new mappings */
  1566. qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
  1567. if (!qib_kregbase)
  1568. goto bail;
  1569. qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
  1570. if (!qib_piobase)
  1571. goto bail_kregbase;
  1572. if (qib_userlen) {
  1573. qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
  1574. qib_userlen);
  1575. if (!qib_userbase)
  1576. goto bail_piobase;
  1577. }
  1578. dd->kregbase = qib_kregbase;
  1579. dd->kregend = (u64 __iomem *)
  1580. ((char __iomem *) qib_kregbase + qib_kreglen);
  1581. dd->piobase = qib_piobase;
  1582. dd->pio2kbase = (void __iomem *)
  1583. (((char __iomem *) dd->piobase) +
  1584. qib_pio2koffset - qib_kreglen);
  1585. if (dd->piobcnt4k)
  1586. dd->pio4kbase = (void __iomem *)
  1587. (((char __iomem *) dd->piobase) +
  1588. qib_pio4koffset - qib_kreglen);
  1589. if (qib_userlen)
  1590. /* ureg will now be accessed relative to dd->userbase */
  1591. dd->userbase = qib_userbase;
  1592. return 0;
  1593. bail_piobase:
  1594. iounmap(qib_piobase);
  1595. bail_kregbase:
  1596. iounmap(qib_kregbase);
  1597. bail:
  1598. return -ENOMEM;
  1599. }