ocrdma_hw.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include "ocrdma.h"
  34. #include "ocrdma_hw.h"
  35. #include "ocrdma_verbs.h"
  36. #include "ocrdma_ah.h"
  37. enum mbx_status {
  38. OCRDMA_MBX_STATUS_FAILED = 1,
  39. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  40. OCRDMA_MBX_STATUS_OOR = 100,
  41. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  42. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  43. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  44. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  45. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  46. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  47. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  48. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  49. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  50. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  51. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  52. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  53. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  54. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  55. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  56. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  57. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  58. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  59. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  60. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  62. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  63. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  64. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  65. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  66. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  67. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  68. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  69. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  70. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  71. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  72. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  73. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  74. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  76. };
  77. enum additional_status {
  78. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  79. };
  80. enum cqe_status {
  81. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  82. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  83. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  84. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  85. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  86. };
  87. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  88. {
  89. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  90. }
  91. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  92. {
  93. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  94. }
  95. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  96. {
  97. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  98. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  99. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  100. return NULL;
  101. return cqe;
  102. }
  103. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  104. {
  105. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  106. }
  107. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  108. {
  109. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  110. }
  111. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  112. {
  113. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  114. }
  115. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  116. {
  117. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  118. }
  119. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  120. {
  121. switch (qps) {
  122. case OCRDMA_QPS_RST:
  123. return IB_QPS_RESET;
  124. case OCRDMA_QPS_INIT:
  125. return IB_QPS_INIT;
  126. case OCRDMA_QPS_RTR:
  127. return IB_QPS_RTR;
  128. case OCRDMA_QPS_RTS:
  129. return IB_QPS_RTS;
  130. case OCRDMA_QPS_SQD:
  131. case OCRDMA_QPS_SQ_DRAINING:
  132. return IB_QPS_SQD;
  133. case OCRDMA_QPS_SQE:
  134. return IB_QPS_SQE;
  135. case OCRDMA_QPS_ERR:
  136. return IB_QPS_ERR;
  137. }
  138. return IB_QPS_ERR;
  139. }
  140. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  141. {
  142. switch (qps) {
  143. case IB_QPS_RESET:
  144. return OCRDMA_QPS_RST;
  145. case IB_QPS_INIT:
  146. return OCRDMA_QPS_INIT;
  147. case IB_QPS_RTR:
  148. return OCRDMA_QPS_RTR;
  149. case IB_QPS_RTS:
  150. return OCRDMA_QPS_RTS;
  151. case IB_QPS_SQD:
  152. return OCRDMA_QPS_SQD;
  153. case IB_QPS_SQE:
  154. return OCRDMA_QPS_SQE;
  155. case IB_QPS_ERR:
  156. return OCRDMA_QPS_ERR;
  157. }
  158. return OCRDMA_QPS_ERR;
  159. }
  160. static int ocrdma_get_mbx_errno(u32 status)
  161. {
  162. int err_num;
  163. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  164. OCRDMA_MBX_RSP_STATUS_SHIFT;
  165. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  166. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  167. switch (mbox_status) {
  168. case OCRDMA_MBX_STATUS_OOR:
  169. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  170. err_num = -EAGAIN;
  171. break;
  172. case OCRDMA_MBX_STATUS_INVALID_PD:
  173. case OCRDMA_MBX_STATUS_INVALID_CQ:
  174. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  175. case OCRDMA_MBX_STATUS_INVALID_QP:
  176. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  177. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  178. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  179. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  181. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  182. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  183. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  184. case OCRDMA_MBX_STATUS_INVALID_VA:
  185. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  186. case OCRDMA_MBX_STATUS_INVALID_FBO:
  187. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  188. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  189. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  190. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  191. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  192. err_num = -EINVAL;
  193. break;
  194. case OCRDMA_MBX_STATUS_PD_INUSE:
  195. case OCRDMA_MBX_STATUS_QP_BOUND:
  196. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_BOUND:
  198. err_num = -EBUSY;
  199. break;
  200. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  201. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  209. err_num = -ENOBUFS;
  210. break;
  211. case OCRDMA_MBX_STATUS_FAILED:
  212. switch (add_status) {
  213. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  214. err_num = -EAGAIN;
  215. break;
  216. }
  217. default:
  218. err_num = -EFAULT;
  219. }
  220. return err_num;
  221. }
  222. char *port_speed_string(struct ocrdma_dev *dev)
  223. {
  224. char *str = "";
  225. u16 speeds_supported;
  226. speeds_supported = dev->phy.fixed_speeds_supported |
  227. dev->phy.auto_speeds_supported;
  228. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  229. str = "40Gbps ";
  230. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  231. str = "10Gbps ";
  232. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  233. str = "1Gbps ";
  234. return str;
  235. }
  236. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  237. {
  238. int err_num = -EINVAL;
  239. switch (cqe_status) {
  240. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  241. err_num = -EPERM;
  242. break;
  243. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  244. err_num = -EINVAL;
  245. break;
  246. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  247. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  248. err_num = -EINVAL;
  249. break;
  250. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  251. default:
  252. err_num = -EINVAL;
  253. break;
  254. }
  255. return err_num;
  256. }
  257. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  258. bool solicited, u16 cqe_popped)
  259. {
  260. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  261. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  262. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  263. if (armed)
  264. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  265. if (solicited)
  266. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  267. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  268. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  269. }
  270. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  271. {
  272. u32 val = 0;
  273. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  274. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  275. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  276. }
  277. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  278. bool arm, bool clear_int, u16 num_eqe)
  279. {
  280. u32 val = 0;
  281. val |= eq_id & OCRDMA_EQ_ID_MASK;
  282. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  283. if (arm)
  284. val |= (1 << OCRDMA_REARM_SHIFT);
  285. if (clear_int)
  286. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  287. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  288. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  289. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  290. }
  291. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  292. u8 opcode, u8 subsys, u32 cmd_len)
  293. {
  294. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  295. cmd_hdr->timeout = 20; /* seconds */
  296. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  297. }
  298. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  299. {
  300. struct ocrdma_mqe *mqe;
  301. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  302. if (!mqe)
  303. return NULL;
  304. mqe->hdr.spcl_sge_cnt_emb |=
  305. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  306. OCRDMA_MQE_HDR_EMB_MASK;
  307. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  308. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  309. mqe->hdr.pyld_len);
  310. return mqe;
  311. }
  312. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  313. {
  314. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  315. }
  316. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  317. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  318. {
  319. memset(q, 0, sizeof(*q));
  320. q->len = len;
  321. q->entry_size = entry_size;
  322. q->size = len * entry_size;
  323. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  324. &q->dma, GFP_KERNEL);
  325. if (!q->va)
  326. return -ENOMEM;
  327. memset(q->va, 0, q->size);
  328. return 0;
  329. }
  330. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  331. dma_addr_t host_pa, int hw_page_size)
  332. {
  333. int i;
  334. for (i = 0; i < cnt; i++) {
  335. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  336. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  337. host_pa += hw_page_size;
  338. }
  339. }
  340. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  341. struct ocrdma_queue_info *q, int queue_type)
  342. {
  343. u8 opcode = 0;
  344. int status;
  345. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  346. switch (queue_type) {
  347. case QTYPE_MCCQ:
  348. opcode = OCRDMA_CMD_DELETE_MQ;
  349. break;
  350. case QTYPE_CQ:
  351. opcode = OCRDMA_CMD_DELETE_CQ;
  352. break;
  353. case QTYPE_EQ:
  354. opcode = OCRDMA_CMD_DELETE_EQ;
  355. break;
  356. default:
  357. BUG();
  358. }
  359. memset(cmd, 0, sizeof(*cmd));
  360. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  361. cmd->id = q->id;
  362. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  363. cmd, sizeof(*cmd), NULL, NULL);
  364. if (!status)
  365. q->created = false;
  366. return status;
  367. }
  368. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  369. {
  370. int status;
  371. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  372. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  373. memset(cmd, 0, sizeof(*cmd));
  374. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  375. sizeof(*cmd));
  376. cmd->req.rsvd_version = 2;
  377. cmd->num_pages = 4;
  378. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  379. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  380. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  381. PAGE_SIZE_4K);
  382. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  383. NULL);
  384. if (!status) {
  385. eq->q.id = rsp->vector_eqid & 0xffff;
  386. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  387. eq->q.created = true;
  388. }
  389. return status;
  390. }
  391. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  392. struct ocrdma_eq *eq, u16 q_len)
  393. {
  394. int status;
  395. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  396. sizeof(struct ocrdma_eqe));
  397. if (status)
  398. return status;
  399. status = ocrdma_mbx_create_eq(dev, eq);
  400. if (status)
  401. goto mbx_err;
  402. eq->dev = dev;
  403. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  404. return 0;
  405. mbx_err:
  406. ocrdma_free_q(dev, &eq->q);
  407. return status;
  408. }
  409. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  410. {
  411. int irq;
  412. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  413. irq = dev->nic_info.pdev->irq;
  414. else
  415. irq = dev->nic_info.msix.vector_list[eq->vector];
  416. return irq;
  417. }
  418. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  419. {
  420. if (eq->q.created) {
  421. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  422. ocrdma_free_q(dev, &eq->q);
  423. }
  424. }
  425. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  426. {
  427. int irq;
  428. /* disarm EQ so that interrupts are not generated
  429. * during freeing and EQ delete is in progress.
  430. */
  431. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  432. irq = ocrdma_get_irq(dev, eq);
  433. free_irq(irq, eq);
  434. _ocrdma_destroy_eq(dev, eq);
  435. }
  436. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  437. {
  438. int i;
  439. for (i = 0; i < dev->eq_cnt; i++)
  440. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  441. }
  442. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  443. struct ocrdma_queue_info *cq,
  444. struct ocrdma_queue_info *eq)
  445. {
  446. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  447. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  448. int status;
  449. memset(cmd, 0, sizeof(*cmd));
  450. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  451. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  452. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  453. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  454. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  455. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  456. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  457. cmd->eqn = eq->id;
  458. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  459. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  460. cq->dma, PAGE_SIZE_4K);
  461. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  462. cmd, sizeof(*cmd), NULL, NULL);
  463. if (!status) {
  464. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  465. cq->created = true;
  466. }
  467. return status;
  468. }
  469. static u32 ocrdma_encoded_q_len(int q_len)
  470. {
  471. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  472. if (len_encoded == 16)
  473. len_encoded = 0;
  474. return len_encoded;
  475. }
  476. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  477. struct ocrdma_queue_info *mq,
  478. struct ocrdma_queue_info *cq)
  479. {
  480. int num_pages, status;
  481. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  482. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  483. struct ocrdma_pa *pa;
  484. memset(cmd, 0, sizeof(*cmd));
  485. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  486. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  487. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  488. cmd->req.rsvd_version = 1;
  489. cmd->cqid_pages = num_pages;
  490. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  491. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  492. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  493. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  494. cmd->async_cqid_ringsize = cq->id;
  495. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  496. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  497. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  498. pa = &cmd->pa[0];
  499. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  500. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  501. cmd, sizeof(*cmd), NULL, NULL);
  502. if (!status) {
  503. mq->id = rsp->id;
  504. mq->created = true;
  505. }
  506. return status;
  507. }
  508. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  509. {
  510. int status;
  511. /* Alloc completion queue for Mailbox queue */
  512. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  513. sizeof(struct ocrdma_mcqe));
  514. if (status)
  515. goto alloc_err;
  516. dev->eq_tbl[0].cq_cnt++;
  517. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  518. if (status)
  519. goto mbx_cq_free;
  520. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  521. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  522. mutex_init(&dev->mqe_ctx.lock);
  523. /* Alloc Mailbox queue */
  524. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  525. sizeof(struct ocrdma_mqe));
  526. if (status)
  527. goto mbx_cq_destroy;
  528. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  529. if (status)
  530. goto mbx_q_free;
  531. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  532. return 0;
  533. mbx_q_free:
  534. ocrdma_free_q(dev, &dev->mq.sq);
  535. mbx_cq_destroy:
  536. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  537. mbx_cq_free:
  538. ocrdma_free_q(dev, &dev->mq.cq);
  539. alloc_err:
  540. return status;
  541. }
  542. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  543. {
  544. struct ocrdma_queue_info *mbxq, *cq;
  545. /* mqe_ctx lock synchronizes with any other pending cmds. */
  546. mutex_lock(&dev->mqe_ctx.lock);
  547. mbxq = &dev->mq.sq;
  548. if (mbxq->created) {
  549. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  550. ocrdma_free_q(dev, mbxq);
  551. }
  552. mutex_unlock(&dev->mqe_ctx.lock);
  553. cq = &dev->mq.cq;
  554. if (cq->created) {
  555. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  556. ocrdma_free_q(dev, cq);
  557. }
  558. }
  559. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  560. struct ocrdma_qp *qp)
  561. {
  562. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  563. enum ib_qp_state old_ib_qps;
  564. if (qp == NULL)
  565. BUG();
  566. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  567. }
  568. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  569. struct ocrdma_ae_mcqe *cqe)
  570. {
  571. struct ocrdma_qp *qp = NULL;
  572. struct ocrdma_cq *cq = NULL;
  573. struct ib_event ib_evt;
  574. int cq_event = 0;
  575. int qp_event = 1;
  576. int srq_event = 0;
  577. int dev_event = 0;
  578. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  579. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  580. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  581. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  582. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  583. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  584. memset(&ib_evt, 0, sizeof(ib_evt));
  585. ib_evt.device = &dev->ibdev;
  586. switch (type) {
  587. case OCRDMA_CQ_ERROR:
  588. ib_evt.element.cq = &cq->ibcq;
  589. ib_evt.event = IB_EVENT_CQ_ERR;
  590. cq_event = 1;
  591. qp_event = 0;
  592. break;
  593. case OCRDMA_CQ_OVERRUN_ERROR:
  594. ib_evt.element.cq = &cq->ibcq;
  595. ib_evt.event = IB_EVENT_CQ_ERR;
  596. cq_event = 1;
  597. qp_event = 0;
  598. break;
  599. case OCRDMA_CQ_QPCAT_ERROR:
  600. ib_evt.element.qp = &qp->ibqp;
  601. ib_evt.event = IB_EVENT_QP_FATAL;
  602. ocrdma_process_qpcat_error(dev, qp);
  603. break;
  604. case OCRDMA_QP_ACCESS_ERROR:
  605. ib_evt.element.qp = &qp->ibqp;
  606. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  607. break;
  608. case OCRDMA_QP_COMM_EST_EVENT:
  609. ib_evt.element.qp = &qp->ibqp;
  610. ib_evt.event = IB_EVENT_COMM_EST;
  611. break;
  612. case OCRDMA_SQ_DRAINED_EVENT:
  613. ib_evt.element.qp = &qp->ibqp;
  614. ib_evt.event = IB_EVENT_SQ_DRAINED;
  615. break;
  616. case OCRDMA_DEVICE_FATAL_EVENT:
  617. ib_evt.element.port_num = 1;
  618. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  619. qp_event = 0;
  620. dev_event = 1;
  621. break;
  622. case OCRDMA_SRQCAT_ERROR:
  623. ib_evt.element.srq = &qp->srq->ibsrq;
  624. ib_evt.event = IB_EVENT_SRQ_ERR;
  625. srq_event = 1;
  626. qp_event = 0;
  627. break;
  628. case OCRDMA_SRQ_LIMIT_EVENT:
  629. ib_evt.element.srq = &qp->srq->ibsrq;
  630. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  631. srq_event = 1;
  632. qp_event = 0;
  633. break;
  634. case OCRDMA_QP_LAST_WQE_EVENT:
  635. ib_evt.element.qp = &qp->ibqp;
  636. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  637. break;
  638. default:
  639. cq_event = 0;
  640. qp_event = 0;
  641. srq_event = 0;
  642. dev_event = 0;
  643. pr_err("%s() unknown type=0x%x\n", __func__, type);
  644. break;
  645. }
  646. if (type < OCRDMA_MAX_ASYNC_ERRORS)
  647. atomic_inc(&dev->async_err_stats[type]);
  648. if (qp_event) {
  649. if (qp->ibqp.event_handler)
  650. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  651. } else if (cq_event) {
  652. if (cq->ibcq.event_handler)
  653. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  654. } else if (srq_event) {
  655. if (qp->srq->ibsrq.event_handler)
  656. qp->srq->ibsrq.event_handler(&ib_evt,
  657. qp->srq->ibsrq.
  658. srq_context);
  659. } else if (dev_event) {
  660. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  661. ib_dispatch_event(&ib_evt);
  662. }
  663. }
  664. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  665. struct ocrdma_ae_mcqe *cqe)
  666. {
  667. struct ocrdma_ae_pvid_mcqe *evt;
  668. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  669. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  670. switch (type) {
  671. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  672. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  673. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  674. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  675. dev->pvid = ((evt->tag_enabled &
  676. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  677. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  678. break;
  679. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  680. atomic_set(&dev->update_sl, 1);
  681. break;
  682. default:
  683. /* Not interested evts. */
  684. break;
  685. }
  686. }
  687. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  688. {
  689. /* async CQE processing */
  690. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  691. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  692. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  693. if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
  694. ocrdma_dispatch_ibevent(dev, cqe);
  695. else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
  696. ocrdma_process_grp5_aync(dev, cqe);
  697. else
  698. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  699. dev->id, evt_code);
  700. }
  701. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  702. {
  703. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  704. dev->mqe_ctx.cqe_status = (cqe->status &
  705. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  706. dev->mqe_ctx.ext_status =
  707. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  708. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  709. dev->mqe_ctx.cmd_done = true;
  710. wake_up(&dev->mqe_ctx.cmd_wait);
  711. } else
  712. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  713. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  714. }
  715. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  716. {
  717. u16 cqe_popped = 0;
  718. struct ocrdma_mcqe *cqe;
  719. while (1) {
  720. cqe = ocrdma_get_mcqe(dev);
  721. if (cqe == NULL)
  722. break;
  723. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  724. cqe_popped += 1;
  725. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  726. ocrdma_process_acqe(dev, cqe);
  727. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  728. ocrdma_process_mcqe(dev, cqe);
  729. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  730. ocrdma_mcq_inc_tail(dev);
  731. }
  732. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  733. return 0;
  734. }
  735. static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  736. struct ocrdma_cq *cq, bool sq)
  737. {
  738. struct ocrdma_qp *qp;
  739. struct list_head *cur;
  740. struct ocrdma_cq *bcq = NULL;
  741. struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
  742. list_for_each(cur, head) {
  743. if (sq)
  744. qp = list_entry(cur, struct ocrdma_qp, sq_entry);
  745. else
  746. qp = list_entry(cur, struct ocrdma_qp, rq_entry);
  747. if (qp->srq)
  748. continue;
  749. /* if wq and rq share the same cq, than comp_handler
  750. * is already invoked.
  751. */
  752. if (qp->sq_cq == qp->rq_cq)
  753. continue;
  754. /* if completion came on sq, rq's cq is buddy cq.
  755. * if completion came on rq, sq's cq is buddy cq.
  756. */
  757. if (qp->sq_cq == cq)
  758. bcq = qp->rq_cq;
  759. else
  760. bcq = qp->sq_cq;
  761. return bcq;
  762. }
  763. return NULL;
  764. }
  765. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  766. struct ocrdma_cq *cq)
  767. {
  768. unsigned long flags;
  769. struct ocrdma_cq *bcq = NULL;
  770. /* Go through list of QPs in error state which are using this CQ
  771. * and invoke its callback handler to trigger CQE processing for
  772. * error/flushed CQE. It is rare to find more than few entries in
  773. * this list as most consumers stops after getting error CQE.
  774. * List is traversed only once when a matching buddy cq found for a QP.
  775. */
  776. spin_lock_irqsave(&dev->flush_q_lock, flags);
  777. /* Check if buddy CQ is present.
  778. * true - Check for SQ CQ
  779. * false - Check for RQ CQ
  780. */
  781. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
  782. if (bcq == NULL)
  783. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
  784. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  785. /* if there is valid buddy cq, look for its completion handler */
  786. if (bcq && bcq->ibcq.comp_handler) {
  787. spin_lock_irqsave(&bcq->comp_handler_lock, flags);
  788. (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
  789. spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
  790. }
  791. }
  792. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  793. {
  794. unsigned long flags;
  795. struct ocrdma_cq *cq;
  796. if (cq_idx >= OCRDMA_MAX_CQ)
  797. BUG();
  798. cq = dev->cq_tbl[cq_idx];
  799. if (cq == NULL)
  800. return;
  801. if (cq->ibcq.comp_handler) {
  802. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  803. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  804. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  805. }
  806. ocrdma_qp_buddy_cq_handler(dev, cq);
  807. }
  808. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  809. {
  810. /* process the MQ-CQE. */
  811. if (cq_id == dev->mq.cq.id)
  812. ocrdma_mq_cq_handler(dev, cq_id);
  813. else
  814. ocrdma_qp_cq_handler(dev, cq_id);
  815. }
  816. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  817. {
  818. struct ocrdma_eq *eq = handle;
  819. struct ocrdma_dev *dev = eq->dev;
  820. struct ocrdma_eqe eqe;
  821. struct ocrdma_eqe *ptr;
  822. u16 cq_id;
  823. u8 mcode;
  824. int budget = eq->cq_cnt;
  825. do {
  826. ptr = ocrdma_get_eqe(eq);
  827. eqe = *ptr;
  828. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  829. mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
  830. >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
  831. if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
  832. pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
  833. eq->q.id, eqe.id_valid);
  834. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  835. break;
  836. ptr->id_valid = 0;
  837. /* ring eq doorbell as soon as its consumed. */
  838. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  839. /* check whether its CQE or not. */
  840. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  841. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  842. ocrdma_cq_handler(dev, cq_id);
  843. }
  844. ocrdma_eq_inc_tail(eq);
  845. /* There can be a stale EQE after the last bound CQ is
  846. * destroyed. EQE valid and budget == 0 implies this.
  847. */
  848. if (budget)
  849. budget--;
  850. } while (budget);
  851. eq->aic_obj.eq_intr_cnt++;
  852. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  853. return IRQ_HANDLED;
  854. }
  855. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  856. {
  857. struct ocrdma_mqe *mqe;
  858. dev->mqe_ctx.tag = dev->mq.sq.head;
  859. dev->mqe_ctx.cmd_done = false;
  860. mqe = ocrdma_get_mqe(dev);
  861. cmd->hdr.tag_lo = dev->mq.sq.head;
  862. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  863. /* make sure descriptor is written before ringing doorbell */
  864. wmb();
  865. ocrdma_mq_inc_head(dev);
  866. ocrdma_ring_mq_db(dev);
  867. }
  868. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  869. {
  870. long status;
  871. /* 30 sec timeout */
  872. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  873. (dev->mqe_ctx.cmd_done != false),
  874. msecs_to_jiffies(30000));
  875. if (status)
  876. return 0;
  877. else {
  878. dev->mqe_ctx.fw_error_state = true;
  879. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  880. __func__, dev->id);
  881. return -1;
  882. }
  883. }
  884. /* issue a mailbox command on the MQ */
  885. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  886. {
  887. int status = 0;
  888. u16 cqe_status, ext_status;
  889. struct ocrdma_mqe *rsp_mqe;
  890. struct ocrdma_mbx_rsp *rsp = NULL;
  891. mutex_lock(&dev->mqe_ctx.lock);
  892. if (dev->mqe_ctx.fw_error_state)
  893. goto mbx_err;
  894. ocrdma_post_mqe(dev, mqe);
  895. status = ocrdma_wait_mqe_cmpl(dev);
  896. if (status)
  897. goto mbx_err;
  898. cqe_status = dev->mqe_ctx.cqe_status;
  899. ext_status = dev->mqe_ctx.ext_status;
  900. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  901. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  902. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  903. OCRDMA_MQE_HDR_EMB_SHIFT)
  904. rsp = &mqe->u.rsp;
  905. if (cqe_status || ext_status) {
  906. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  907. __func__, cqe_status, ext_status);
  908. if (rsp) {
  909. /* This is for embedded cmds. */
  910. pr_err("opcode=0x%x, subsystem=0x%x\n",
  911. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  912. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  913. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  914. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  915. }
  916. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  917. goto mbx_err;
  918. }
  919. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  920. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  921. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  922. mbx_err:
  923. mutex_unlock(&dev->mqe_ctx.lock);
  924. return status;
  925. }
  926. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  927. void *payload_va)
  928. {
  929. int status = 0;
  930. struct ocrdma_mbx_rsp *rsp = payload_va;
  931. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  932. OCRDMA_MQE_HDR_EMB_SHIFT)
  933. BUG();
  934. status = ocrdma_mbx_cmd(dev, mqe);
  935. if (!status)
  936. /* For non embedded, only CQE failures are handled in
  937. * ocrdma_mbx_cmd. We need to check for RSP errors.
  938. */
  939. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  940. status = ocrdma_get_mbx_errno(rsp->status);
  941. if (status)
  942. pr_err("opcode=0x%x, subsystem=0x%x\n",
  943. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  944. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  945. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  946. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  947. return status;
  948. }
  949. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  950. struct ocrdma_dev_attr *attr,
  951. struct ocrdma_mbx_query_config *rsp)
  952. {
  953. attr->max_pd =
  954. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  955. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  956. attr->max_dpp_pds =
  957. (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
  958. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
  959. attr->max_qp =
  960. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  961. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  962. attr->max_srq =
  963. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  964. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  965. attr->max_send_sge = ((rsp->max_write_send_sge &
  966. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  967. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  968. attr->max_recv_sge = (rsp->max_write_send_sge &
  969. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  970. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  971. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  972. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  973. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  974. attr->max_rdma_sge = (rsp->max_write_send_sge &
  975. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  976. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  977. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  978. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  979. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  980. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  981. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  982. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  983. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  984. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  985. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  986. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  987. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  988. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  989. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  990. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  991. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  992. attr->max_mw = rsp->max_mw;
  993. attr->max_mr = rsp->max_mr;
  994. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  995. rsp->max_mr_size_lo;
  996. attr->max_fmr = 0;
  997. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  998. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  999. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  1000. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  1001. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  1002. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  1003. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  1004. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1005. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  1006. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  1007. OCRDMA_WQE_STRIDE;
  1008. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1009. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  1010. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  1011. OCRDMA_WQE_STRIDE;
  1012. attr->max_inline_data =
  1013. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  1014. sizeof(struct ocrdma_sge));
  1015. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1016. attr->ird = 1;
  1017. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  1018. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  1019. }
  1020. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  1021. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  1022. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  1023. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  1024. }
  1025. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  1026. struct ocrdma_fw_conf_rsp *conf)
  1027. {
  1028. u32 fn_mode;
  1029. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1030. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1031. return -EINVAL;
  1032. dev->base_eqid = conf->base_eqid;
  1033. dev->max_eq = conf->max_eq;
  1034. return 0;
  1035. }
  1036. /* can be issued only during init time. */
  1037. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1038. {
  1039. int status = -ENOMEM;
  1040. struct ocrdma_mqe *cmd;
  1041. struct ocrdma_fw_ver_rsp *rsp;
  1042. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1043. if (!cmd)
  1044. return -ENOMEM;
  1045. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1046. OCRDMA_CMD_GET_FW_VER,
  1047. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1048. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1049. if (status)
  1050. goto mbx_err;
  1051. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1052. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1053. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1054. sizeof(rsp->running_ver));
  1055. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1056. mbx_err:
  1057. kfree(cmd);
  1058. return status;
  1059. }
  1060. /* can be issued only during init time. */
  1061. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1062. {
  1063. int status = -ENOMEM;
  1064. struct ocrdma_mqe *cmd;
  1065. struct ocrdma_fw_conf_rsp *rsp;
  1066. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1067. if (!cmd)
  1068. return -ENOMEM;
  1069. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1070. OCRDMA_CMD_GET_FW_CONFIG,
  1071. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1072. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1073. if (status)
  1074. goto mbx_err;
  1075. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1076. status = ocrdma_check_fw_config(dev, rsp);
  1077. mbx_err:
  1078. kfree(cmd);
  1079. return status;
  1080. }
  1081. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1082. {
  1083. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1084. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1085. struct ocrdma_rdma_stats_resp *old_stats;
  1086. int status;
  1087. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1088. if (old_stats == NULL)
  1089. return -ENOMEM;
  1090. memset(mqe, 0, sizeof(*mqe));
  1091. mqe->hdr.pyld_len = dev->stats_mem.size;
  1092. mqe->hdr.spcl_sge_cnt_emb |=
  1093. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1094. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1095. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1096. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1097. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1098. /* Cache the old stats */
  1099. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1100. memset(req, 0, dev->stats_mem.size);
  1101. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1102. OCRDMA_CMD_GET_RDMA_STATS,
  1103. OCRDMA_SUBSYS_ROCE,
  1104. dev->stats_mem.size);
  1105. if (reset)
  1106. req->reset_stats = reset;
  1107. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1108. if (status)
  1109. /* Copy from cache, if mbox fails */
  1110. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1111. else
  1112. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1113. kfree(old_stats);
  1114. return status;
  1115. }
  1116. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1117. {
  1118. int status = -ENOMEM;
  1119. struct ocrdma_dma_mem dma;
  1120. struct ocrdma_mqe *mqe;
  1121. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1122. struct mgmt_hba_attribs *hba_attribs;
  1123. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1124. if (!mqe)
  1125. return status;
  1126. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1127. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1128. dma.size, &dma.pa, GFP_KERNEL);
  1129. if (!dma.va)
  1130. goto free_mqe;
  1131. mqe->hdr.pyld_len = dma.size;
  1132. mqe->hdr.spcl_sge_cnt_emb |=
  1133. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1134. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1135. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1136. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1137. mqe->u.nonemb_req.sge[0].len = dma.size;
  1138. memset(dma.va, 0, dma.size);
  1139. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1140. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1141. OCRDMA_SUBSYS_COMMON,
  1142. dma.size);
  1143. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1144. if (!status) {
  1145. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1146. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1147. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1148. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1149. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1150. strncpy(dev->model_number,
  1151. hba_attribs->controller_model_number, 31);
  1152. }
  1153. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1154. free_mqe:
  1155. kfree(mqe);
  1156. return status;
  1157. }
  1158. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1159. {
  1160. int status = -ENOMEM;
  1161. struct ocrdma_mbx_query_config *rsp;
  1162. struct ocrdma_mqe *cmd;
  1163. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1164. if (!cmd)
  1165. return status;
  1166. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1167. if (status)
  1168. goto mbx_err;
  1169. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1170. ocrdma_get_attr(dev, &dev->attr, rsp);
  1171. mbx_err:
  1172. kfree(cmd);
  1173. return status;
  1174. }
  1175. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
  1176. {
  1177. int status = -ENOMEM;
  1178. struct ocrdma_get_link_speed_rsp *rsp;
  1179. struct ocrdma_mqe *cmd;
  1180. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1181. sizeof(*cmd));
  1182. if (!cmd)
  1183. return status;
  1184. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1185. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1186. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1187. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1188. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1189. if (status)
  1190. goto mbx_err;
  1191. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1192. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1193. >> OCRDMA_PHY_PS_SHIFT;
  1194. mbx_err:
  1195. kfree(cmd);
  1196. return status;
  1197. }
  1198. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1199. {
  1200. int status = -ENOMEM;
  1201. struct ocrdma_mqe *cmd;
  1202. struct ocrdma_get_phy_info_rsp *rsp;
  1203. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1204. if (!cmd)
  1205. return status;
  1206. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1207. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1208. sizeof(*cmd));
  1209. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1210. if (status)
  1211. goto mbx_err;
  1212. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1213. dev->phy.phy_type =
  1214. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1215. dev->phy.interface_type =
  1216. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1217. >> OCRDMA_IF_TYPE_SHIFT;
  1218. dev->phy.auto_speeds_supported =
  1219. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1220. dev->phy.fixed_speeds_supported =
  1221. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1222. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1223. mbx_err:
  1224. kfree(cmd);
  1225. return status;
  1226. }
  1227. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1228. {
  1229. int status = -ENOMEM;
  1230. struct ocrdma_alloc_pd *cmd;
  1231. struct ocrdma_alloc_pd_rsp *rsp;
  1232. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1233. if (!cmd)
  1234. return status;
  1235. if (pd->dpp_enabled)
  1236. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1237. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1238. if (status)
  1239. goto mbx_err;
  1240. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1241. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1242. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1243. pd->dpp_enabled = true;
  1244. pd->dpp_page = rsp->dpp_page_pdid >>
  1245. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1246. } else {
  1247. pd->dpp_enabled = false;
  1248. pd->num_dpp_qp = 0;
  1249. }
  1250. mbx_err:
  1251. kfree(cmd);
  1252. return status;
  1253. }
  1254. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1255. {
  1256. int status = -ENOMEM;
  1257. struct ocrdma_dealloc_pd *cmd;
  1258. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1259. if (!cmd)
  1260. return status;
  1261. cmd->id = pd->id;
  1262. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1263. kfree(cmd);
  1264. return status;
  1265. }
  1266. static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
  1267. {
  1268. int status = -ENOMEM;
  1269. size_t pd_bitmap_size;
  1270. struct ocrdma_alloc_pd_range *cmd;
  1271. struct ocrdma_alloc_pd_range_rsp *rsp;
  1272. /* Pre allocate the DPP PDs */
  1273. if (dev->attr.max_dpp_pds) {
  1274. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
  1275. sizeof(*cmd));
  1276. if (!cmd)
  1277. return -ENOMEM;
  1278. cmd->pd_count = dev->attr.max_dpp_pds;
  1279. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1280. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1281. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1282. if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
  1283. rsp->pd_count) {
  1284. dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
  1285. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1286. dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
  1287. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1288. dev->pd_mgr->max_dpp_pd = rsp->pd_count;
  1289. pd_bitmap_size =
  1290. BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1291. dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
  1292. GFP_KERNEL);
  1293. }
  1294. kfree(cmd);
  1295. }
  1296. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
  1297. if (!cmd)
  1298. return -ENOMEM;
  1299. cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
  1300. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1301. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1302. if (!status && rsp->pd_count) {
  1303. dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
  1304. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1305. dev->pd_mgr->max_normal_pd = rsp->pd_count;
  1306. pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1307. dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
  1308. GFP_KERNEL);
  1309. }
  1310. kfree(cmd);
  1311. if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
  1312. /* Enable PD resource manager */
  1313. dev->pd_mgr->pd_prealloc_valid = true;
  1314. return 0;
  1315. }
  1316. return status;
  1317. }
  1318. static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
  1319. {
  1320. struct ocrdma_dealloc_pd_range *cmd;
  1321. /* return normal PDs to firmware */
  1322. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
  1323. if (!cmd)
  1324. goto mbx_err;
  1325. if (dev->pd_mgr->max_normal_pd) {
  1326. cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
  1327. cmd->pd_count = dev->pd_mgr->max_normal_pd;
  1328. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1329. }
  1330. if (dev->pd_mgr->max_dpp_pd) {
  1331. kfree(cmd);
  1332. /* return DPP PDs to firmware */
  1333. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
  1334. sizeof(*cmd));
  1335. if (!cmd)
  1336. goto mbx_err;
  1337. cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
  1338. cmd->pd_count = dev->pd_mgr->max_dpp_pd;
  1339. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1340. }
  1341. mbx_err:
  1342. kfree(cmd);
  1343. }
  1344. void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
  1345. {
  1346. int status;
  1347. dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
  1348. GFP_KERNEL);
  1349. if (!dev->pd_mgr) {
  1350. pr_err("%s(%d)Memory allocation failure.\n", __func__, dev->id);
  1351. return;
  1352. }
  1353. status = ocrdma_mbx_alloc_pd_range(dev);
  1354. if (status) {
  1355. pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
  1356. __func__, dev->id);
  1357. }
  1358. }
  1359. static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
  1360. {
  1361. ocrdma_mbx_dealloc_pd_range(dev);
  1362. kfree(dev->pd_mgr->pd_norm_bitmap);
  1363. kfree(dev->pd_mgr->pd_dpp_bitmap);
  1364. kfree(dev->pd_mgr);
  1365. }
  1366. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1367. int *num_pages, int *page_size)
  1368. {
  1369. int i;
  1370. int mem_size;
  1371. *num_entries = roundup_pow_of_two(*num_entries);
  1372. mem_size = *num_entries * entry_size;
  1373. /* find the possible lowest possible multiplier */
  1374. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1375. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1376. break;
  1377. }
  1378. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1379. return -EINVAL;
  1380. mem_size = roundup(mem_size,
  1381. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1382. *num_pages =
  1383. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1384. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1385. *num_entries = mem_size / entry_size;
  1386. return 0;
  1387. }
  1388. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1389. {
  1390. int i;
  1391. int status = 0;
  1392. int max_ah;
  1393. struct ocrdma_create_ah_tbl *cmd;
  1394. struct ocrdma_create_ah_tbl_rsp *rsp;
  1395. struct pci_dev *pdev = dev->nic_info.pdev;
  1396. dma_addr_t pa;
  1397. struct ocrdma_pbe *pbes;
  1398. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1399. if (!cmd)
  1400. return status;
  1401. max_ah = OCRDMA_MAX_AH;
  1402. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1403. /* number of PBEs in PBL */
  1404. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1405. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1406. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1407. /* page size */
  1408. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1409. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1410. break;
  1411. }
  1412. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1413. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1414. /* ah_entry size */
  1415. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1416. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1417. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1418. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1419. &dev->av_tbl.pbl.pa,
  1420. GFP_KERNEL);
  1421. if (dev->av_tbl.pbl.va == NULL)
  1422. goto mem_err;
  1423. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1424. &pa, GFP_KERNEL);
  1425. if (dev->av_tbl.va == NULL)
  1426. goto mem_err_ah;
  1427. dev->av_tbl.pa = pa;
  1428. dev->av_tbl.num_ah = max_ah;
  1429. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1430. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1431. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1432. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1433. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1434. pa += PAGE_SIZE;
  1435. }
  1436. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1437. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1438. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1439. if (status)
  1440. goto mbx_err;
  1441. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1442. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1443. kfree(cmd);
  1444. return 0;
  1445. mbx_err:
  1446. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1447. dev->av_tbl.pa);
  1448. dev->av_tbl.va = NULL;
  1449. mem_err_ah:
  1450. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1451. dev->av_tbl.pbl.pa);
  1452. dev->av_tbl.pbl.va = NULL;
  1453. dev->av_tbl.size = 0;
  1454. mem_err:
  1455. kfree(cmd);
  1456. return status;
  1457. }
  1458. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1459. {
  1460. struct ocrdma_delete_ah_tbl *cmd;
  1461. struct pci_dev *pdev = dev->nic_info.pdev;
  1462. if (dev->av_tbl.va == NULL)
  1463. return;
  1464. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1465. if (!cmd)
  1466. return;
  1467. cmd->ahid = dev->av_tbl.ahid;
  1468. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1469. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1470. dev->av_tbl.pa);
  1471. dev->av_tbl.va = NULL;
  1472. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1473. dev->av_tbl.pbl.pa);
  1474. kfree(cmd);
  1475. }
  1476. /* Multiple CQs uses the EQ. This routine returns least used
  1477. * EQ to associate with CQ. This will distributes the interrupt
  1478. * processing and CPU load to associated EQ, vector and so to that CPU.
  1479. */
  1480. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1481. {
  1482. int i, selected_eq = 0, cq_cnt = 0;
  1483. u16 eq_id;
  1484. mutex_lock(&dev->dev_lock);
  1485. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1486. eq_id = dev->eq_tbl[0].q.id;
  1487. /* find the EQ which is has the least number of
  1488. * CQs associated with it.
  1489. */
  1490. for (i = 0; i < dev->eq_cnt; i++) {
  1491. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1492. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1493. eq_id = dev->eq_tbl[i].q.id;
  1494. selected_eq = i;
  1495. }
  1496. }
  1497. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1498. mutex_unlock(&dev->dev_lock);
  1499. return eq_id;
  1500. }
  1501. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1502. {
  1503. int i;
  1504. mutex_lock(&dev->dev_lock);
  1505. i = ocrdma_get_eq_table_index(dev, eq_id);
  1506. if (i == -EINVAL)
  1507. BUG();
  1508. dev->eq_tbl[i].cq_cnt -= 1;
  1509. mutex_unlock(&dev->dev_lock);
  1510. }
  1511. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1512. int entries, int dpp_cq, u16 pd_id)
  1513. {
  1514. int status = -ENOMEM; int max_hw_cqe;
  1515. struct pci_dev *pdev = dev->nic_info.pdev;
  1516. struct ocrdma_create_cq *cmd;
  1517. struct ocrdma_create_cq_rsp *rsp;
  1518. u32 hw_pages, cqe_size, page_size, cqe_count;
  1519. if (entries > dev->attr.max_cqe) {
  1520. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1521. __func__, dev->id, dev->attr.max_cqe, entries);
  1522. return -EINVAL;
  1523. }
  1524. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1525. return -EINVAL;
  1526. if (dpp_cq) {
  1527. cq->max_hw_cqe = 1;
  1528. max_hw_cqe = 1;
  1529. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1530. hw_pages = 1;
  1531. } else {
  1532. cq->max_hw_cqe = dev->attr.max_cqe;
  1533. max_hw_cqe = dev->attr.max_cqe;
  1534. cqe_size = sizeof(struct ocrdma_cqe);
  1535. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1536. }
  1537. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1538. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1539. if (!cmd)
  1540. return -ENOMEM;
  1541. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1542. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1543. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1544. if (!cq->va) {
  1545. status = -ENOMEM;
  1546. goto mem_err;
  1547. }
  1548. memset(cq->va, 0, cq->len);
  1549. page_size = cq->len / hw_pages;
  1550. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1551. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1552. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1553. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1554. cq->eqn = ocrdma_bind_eq(dev);
  1555. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1556. cqe_count = cq->len / cqe_size;
  1557. cq->cqe_cnt = cqe_count;
  1558. if (cqe_count > 1024) {
  1559. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1560. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1561. } else {
  1562. u8 count = 0;
  1563. switch (cqe_count) {
  1564. case 256:
  1565. count = 0;
  1566. break;
  1567. case 512:
  1568. count = 1;
  1569. break;
  1570. case 1024:
  1571. count = 2;
  1572. break;
  1573. default:
  1574. goto mbx_err;
  1575. }
  1576. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1577. }
  1578. /* shared eq between all the consumer cqs. */
  1579. cmd->cmd.eqn = cq->eqn;
  1580. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1581. if (dpp_cq)
  1582. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1583. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1584. cq->phase_change = false;
  1585. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1586. } else {
  1587. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1588. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1589. cq->phase_change = true;
  1590. }
  1591. /* pd_id valid only for v3 */
  1592. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1593. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1594. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1595. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1596. if (status)
  1597. goto mbx_err;
  1598. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1599. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1600. kfree(cmd);
  1601. return 0;
  1602. mbx_err:
  1603. ocrdma_unbind_eq(dev, cq->eqn);
  1604. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1605. mem_err:
  1606. kfree(cmd);
  1607. return status;
  1608. }
  1609. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1610. {
  1611. int status = -ENOMEM;
  1612. struct ocrdma_destroy_cq *cmd;
  1613. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1614. if (!cmd)
  1615. return status;
  1616. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1617. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1618. cmd->bypass_flush_qid |=
  1619. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1620. OCRDMA_DESTROY_CQ_QID_MASK;
  1621. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1622. ocrdma_unbind_eq(dev, cq->eqn);
  1623. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1624. kfree(cmd);
  1625. return status;
  1626. }
  1627. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1628. u32 pdid, int addr_check)
  1629. {
  1630. int status = -ENOMEM;
  1631. struct ocrdma_alloc_lkey *cmd;
  1632. struct ocrdma_alloc_lkey_rsp *rsp;
  1633. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1634. if (!cmd)
  1635. return status;
  1636. cmd->pdid = pdid;
  1637. cmd->pbl_sz_flags |= addr_check;
  1638. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1639. cmd->pbl_sz_flags |=
  1640. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1641. cmd->pbl_sz_flags |=
  1642. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1643. cmd->pbl_sz_flags |=
  1644. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1645. cmd->pbl_sz_flags |=
  1646. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1647. cmd->pbl_sz_flags |=
  1648. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1649. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1650. if (status)
  1651. goto mbx_err;
  1652. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1653. hwmr->lkey = rsp->lrkey;
  1654. mbx_err:
  1655. kfree(cmd);
  1656. return status;
  1657. }
  1658. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1659. {
  1660. int status = -ENOMEM;
  1661. struct ocrdma_dealloc_lkey *cmd;
  1662. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1663. if (!cmd)
  1664. return -ENOMEM;
  1665. cmd->lkey = lkey;
  1666. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1667. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1668. if (status)
  1669. goto mbx_err;
  1670. mbx_err:
  1671. kfree(cmd);
  1672. return status;
  1673. }
  1674. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1675. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1676. {
  1677. int status = -ENOMEM;
  1678. int i;
  1679. struct ocrdma_reg_nsmr *cmd;
  1680. struct ocrdma_reg_nsmr_rsp *rsp;
  1681. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1682. if (!cmd)
  1683. return -ENOMEM;
  1684. cmd->num_pbl_pdid =
  1685. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1686. cmd->fr_mr = hwmr->fr_mr;
  1687. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1688. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1689. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1690. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1691. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1692. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1693. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1694. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1695. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1696. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1697. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1698. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1699. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1700. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1701. cmd->totlen_low = hwmr->len;
  1702. cmd->totlen_high = upper_32_bits(hwmr->len);
  1703. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1704. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1705. cmd->va_loaddr = (u32) hwmr->va;
  1706. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1707. for (i = 0; i < pbl_cnt; i++) {
  1708. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1709. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1710. }
  1711. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1712. if (status)
  1713. goto mbx_err;
  1714. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1715. hwmr->lkey = rsp->lrkey;
  1716. mbx_err:
  1717. kfree(cmd);
  1718. return status;
  1719. }
  1720. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1721. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1722. u32 pbl_offset, u32 last)
  1723. {
  1724. int status = -ENOMEM;
  1725. int i;
  1726. struct ocrdma_reg_nsmr_cont *cmd;
  1727. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1728. if (!cmd)
  1729. return -ENOMEM;
  1730. cmd->lrkey = hwmr->lkey;
  1731. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1732. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1733. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1734. for (i = 0; i < pbl_cnt; i++) {
  1735. cmd->pbl[i].lo =
  1736. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1737. cmd->pbl[i].hi =
  1738. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1739. }
  1740. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1741. if (status)
  1742. goto mbx_err;
  1743. mbx_err:
  1744. kfree(cmd);
  1745. return status;
  1746. }
  1747. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1748. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1749. {
  1750. int status;
  1751. u32 last = 0;
  1752. u32 cur_pbl_cnt, pbl_offset;
  1753. u32 pending_pbl_cnt = hwmr->num_pbls;
  1754. pbl_offset = 0;
  1755. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1756. if (cur_pbl_cnt == pending_pbl_cnt)
  1757. last = 1;
  1758. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1759. cur_pbl_cnt, hwmr->pbe_size, last);
  1760. if (status) {
  1761. pr_err("%s() status=%d\n", __func__, status);
  1762. return status;
  1763. }
  1764. /* if there is no more pbls to register then exit. */
  1765. if (last)
  1766. return 0;
  1767. while (!last) {
  1768. pbl_offset += cur_pbl_cnt;
  1769. pending_pbl_cnt -= cur_pbl_cnt;
  1770. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1771. /* if we reach the end of the pbls, then need to set the last
  1772. * bit, indicating no more pbls to register for this memory key.
  1773. */
  1774. if (cur_pbl_cnt == pending_pbl_cnt)
  1775. last = 1;
  1776. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1777. pbl_offset, last);
  1778. if (status)
  1779. break;
  1780. }
  1781. if (status)
  1782. pr_err("%s() err. status=%d\n", __func__, status);
  1783. return status;
  1784. }
  1785. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1786. {
  1787. struct ocrdma_qp *tmp;
  1788. bool found = false;
  1789. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1790. if (qp == tmp) {
  1791. found = true;
  1792. break;
  1793. }
  1794. }
  1795. return found;
  1796. }
  1797. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1798. {
  1799. struct ocrdma_qp *tmp;
  1800. bool found = false;
  1801. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1802. if (qp == tmp) {
  1803. found = true;
  1804. break;
  1805. }
  1806. }
  1807. return found;
  1808. }
  1809. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1810. {
  1811. bool found;
  1812. unsigned long flags;
  1813. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  1814. spin_lock_irqsave(&dev->flush_q_lock, flags);
  1815. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1816. if (!found)
  1817. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1818. if (!qp->srq) {
  1819. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1820. if (!found)
  1821. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1822. }
  1823. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  1824. }
  1825. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1826. {
  1827. qp->sq.head = 0;
  1828. qp->sq.tail = 0;
  1829. qp->rq.head = 0;
  1830. qp->rq.tail = 0;
  1831. }
  1832. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1833. enum ib_qp_state *old_ib_state)
  1834. {
  1835. unsigned long flags;
  1836. int status = 0;
  1837. enum ocrdma_qp_state new_state;
  1838. new_state = get_ocrdma_qp_state(new_ib_state);
  1839. /* sync with wqe and rqe posting */
  1840. spin_lock_irqsave(&qp->q_lock, flags);
  1841. if (old_ib_state)
  1842. *old_ib_state = get_ibqp_state(qp->state);
  1843. if (new_state == qp->state) {
  1844. spin_unlock_irqrestore(&qp->q_lock, flags);
  1845. return 1;
  1846. }
  1847. if (new_state == OCRDMA_QPS_INIT) {
  1848. ocrdma_init_hwq_ptr(qp);
  1849. ocrdma_del_flush_qp(qp);
  1850. } else if (new_state == OCRDMA_QPS_ERR) {
  1851. ocrdma_flush_qp(qp);
  1852. }
  1853. qp->state = new_state;
  1854. spin_unlock_irqrestore(&qp->q_lock, flags);
  1855. return status;
  1856. }
  1857. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1858. {
  1859. u32 flags = 0;
  1860. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1861. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1862. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1863. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1864. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1865. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1866. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1867. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1868. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1869. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1870. return flags;
  1871. }
  1872. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1873. struct ib_qp_init_attr *attrs,
  1874. struct ocrdma_qp *qp)
  1875. {
  1876. int status;
  1877. u32 len, hw_pages, hw_page_size;
  1878. dma_addr_t pa;
  1879. struct ocrdma_pd *pd = qp->pd;
  1880. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1881. struct pci_dev *pdev = dev->nic_info.pdev;
  1882. u32 max_wqe_allocated;
  1883. u32 max_sges = attrs->cap.max_send_sge;
  1884. /* QP1 may exceed 127 */
  1885. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1886. dev->attr.max_wqe);
  1887. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1888. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1889. if (status) {
  1890. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1891. max_wqe_allocated);
  1892. return -EINVAL;
  1893. }
  1894. qp->sq.max_cnt = max_wqe_allocated;
  1895. len = (hw_pages * hw_page_size);
  1896. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1897. if (!qp->sq.va)
  1898. return -EINVAL;
  1899. memset(qp->sq.va, 0, len);
  1900. qp->sq.len = len;
  1901. qp->sq.pa = pa;
  1902. qp->sq.entry_size = dev->attr.wqe_size;
  1903. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1904. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1905. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1906. cmd->num_wq_rq_pages |= (hw_pages <<
  1907. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1908. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1909. cmd->max_sge_send_write |= (max_sges <<
  1910. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1911. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1912. cmd->max_sge_send_write |= (max_sges <<
  1913. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1914. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1915. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1916. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1917. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1918. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1919. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1920. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1921. return 0;
  1922. }
  1923. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1924. struct ib_qp_init_attr *attrs,
  1925. struct ocrdma_qp *qp)
  1926. {
  1927. int status;
  1928. u32 len, hw_pages, hw_page_size;
  1929. dma_addr_t pa = 0;
  1930. struct ocrdma_pd *pd = qp->pd;
  1931. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1932. struct pci_dev *pdev = dev->nic_info.pdev;
  1933. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1934. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1935. &hw_pages, &hw_page_size);
  1936. if (status) {
  1937. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1938. attrs->cap.max_recv_wr + 1);
  1939. return status;
  1940. }
  1941. qp->rq.max_cnt = max_rqe_allocated;
  1942. len = (hw_pages * hw_page_size);
  1943. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1944. if (!qp->rq.va)
  1945. return -ENOMEM;
  1946. memset(qp->rq.va, 0, len);
  1947. qp->rq.pa = pa;
  1948. qp->rq.len = len;
  1949. qp->rq.entry_size = dev->attr.rqe_size;
  1950. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1951. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1952. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1953. cmd->num_wq_rq_pages |=
  1954. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1955. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1956. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1957. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1958. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1959. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1960. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1961. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1962. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1963. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1964. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1965. return 0;
  1966. }
  1967. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1968. struct ocrdma_pd *pd,
  1969. struct ocrdma_qp *qp,
  1970. u8 enable_dpp_cq, u16 dpp_cq_id)
  1971. {
  1972. pd->num_dpp_qp--;
  1973. qp->dpp_enabled = true;
  1974. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1975. if (!enable_dpp_cq)
  1976. return;
  1977. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1978. cmd->dpp_credits_cqid = dpp_cq_id;
  1979. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1980. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1981. }
  1982. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1983. struct ocrdma_qp *qp)
  1984. {
  1985. struct ocrdma_pd *pd = qp->pd;
  1986. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1987. struct pci_dev *pdev = dev->nic_info.pdev;
  1988. dma_addr_t pa = 0;
  1989. int ird_page_size = dev->attr.ird_page_size;
  1990. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1991. struct ocrdma_hdr_wqe *rqe;
  1992. int i = 0;
  1993. if (dev->attr.ird == 0)
  1994. return 0;
  1995. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1996. &pa, GFP_KERNEL);
  1997. if (!qp->ird_q_va)
  1998. return -ENOMEM;
  1999. memset(qp->ird_q_va, 0, ird_q_len);
  2000. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  2001. pa, ird_page_size);
  2002. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  2003. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  2004. (i * dev->attr.rqe_size));
  2005. rqe->cw = 0;
  2006. rqe->cw |= 2;
  2007. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  2008. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  2009. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  2010. }
  2011. return 0;
  2012. }
  2013. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  2014. struct ocrdma_qp *qp,
  2015. struct ib_qp_init_attr *attrs,
  2016. u16 *dpp_offset, u16 *dpp_credit_lmt)
  2017. {
  2018. u32 max_wqe_allocated, max_rqe_allocated;
  2019. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  2020. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  2021. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  2022. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  2023. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  2024. qp->dpp_enabled = false;
  2025. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  2026. qp->dpp_enabled = true;
  2027. *dpp_credit_lmt = (rsp->dpp_response &
  2028. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  2029. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  2030. *dpp_offset = (rsp->dpp_response &
  2031. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  2032. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  2033. }
  2034. max_wqe_allocated =
  2035. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  2036. max_wqe_allocated = 1 << max_wqe_allocated;
  2037. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  2038. qp->sq.max_cnt = max_wqe_allocated;
  2039. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  2040. if (!attrs->srq) {
  2041. qp->rq.max_cnt = max_rqe_allocated;
  2042. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  2043. }
  2044. }
  2045. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  2046. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  2047. u16 *dpp_credit_lmt)
  2048. {
  2049. int status = -ENOMEM;
  2050. u32 flags = 0;
  2051. struct ocrdma_pd *pd = qp->pd;
  2052. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2053. struct pci_dev *pdev = dev->nic_info.pdev;
  2054. struct ocrdma_cq *cq;
  2055. struct ocrdma_create_qp_req *cmd;
  2056. struct ocrdma_create_qp_rsp *rsp;
  2057. int qptype;
  2058. switch (attrs->qp_type) {
  2059. case IB_QPT_GSI:
  2060. qptype = OCRDMA_QPT_GSI;
  2061. break;
  2062. case IB_QPT_RC:
  2063. qptype = OCRDMA_QPT_RC;
  2064. break;
  2065. case IB_QPT_UD:
  2066. qptype = OCRDMA_QPT_UD;
  2067. break;
  2068. default:
  2069. return -EINVAL;
  2070. }
  2071. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  2072. if (!cmd)
  2073. return status;
  2074. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  2075. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  2076. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  2077. if (status)
  2078. goto sq_err;
  2079. if (attrs->srq) {
  2080. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  2081. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  2082. cmd->rq_addr[0].lo = srq->id;
  2083. qp->srq = srq;
  2084. } else {
  2085. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  2086. if (status)
  2087. goto rq_err;
  2088. }
  2089. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  2090. if (status)
  2091. goto mbx_err;
  2092. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  2093. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  2094. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  2095. cmd->max_sge_recv_flags |= flags;
  2096. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  2097. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  2098. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  2099. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  2100. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  2101. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  2102. cq = get_ocrdma_cq(attrs->send_cq);
  2103. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  2104. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  2105. qp->sq_cq = cq;
  2106. cq = get_ocrdma_cq(attrs->recv_cq);
  2107. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  2108. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  2109. qp->rq_cq = cq;
  2110. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  2111. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  2112. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  2113. dpp_cq_id);
  2114. }
  2115. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2116. if (status)
  2117. goto mbx_err;
  2118. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  2119. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  2120. qp->state = OCRDMA_QPS_RST;
  2121. kfree(cmd);
  2122. return 0;
  2123. mbx_err:
  2124. if (qp->rq.va)
  2125. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2126. rq_err:
  2127. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  2128. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2129. sq_err:
  2130. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  2131. kfree(cmd);
  2132. return status;
  2133. }
  2134. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2135. struct ocrdma_qp_params *param)
  2136. {
  2137. int status = -ENOMEM;
  2138. struct ocrdma_query_qp *cmd;
  2139. struct ocrdma_query_qp_rsp *rsp;
  2140. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
  2141. if (!cmd)
  2142. return status;
  2143. cmd->qp_id = qp->id;
  2144. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2145. if (status)
  2146. goto mbx_err;
  2147. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2148. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2149. mbx_err:
  2150. kfree(cmd);
  2151. return status;
  2152. }
  2153. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2154. struct ocrdma_modify_qp *cmd,
  2155. struct ib_qp_attr *attrs,
  2156. int attr_mask)
  2157. {
  2158. int status;
  2159. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  2160. union ib_gid sgid, zgid;
  2161. u32 vlan_id = 0xFFFF;
  2162. u8 mac_addr[6];
  2163. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2164. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  2165. return -EINVAL;
  2166. if (atomic_cmpxchg(&dev->update_sl, 1, 0))
  2167. ocrdma_init_service_level(dev);
  2168. cmd->params.tclass_sq_psn |=
  2169. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2170. cmd->params.rnt_rc_sl_fl |=
  2171. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2172. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  2173. cmd->params.hop_lmt_rq_psn |=
  2174. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2175. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2176. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  2177. sizeof(cmd->params.dgid));
  2178. status = ocrdma_query_gid(&dev->ibdev, 1,
  2179. ah_attr->grh.sgid_index, &sgid);
  2180. if (status)
  2181. return status;
  2182. memset(&zgid, 0, sizeof(zgid));
  2183. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2184. return -EINVAL;
  2185. qp->sgid_idx = ah_attr->grh.sgid_index;
  2186. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2187. status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
  2188. if (status)
  2189. return status;
  2190. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2191. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2192. /* convert them to LE format. */
  2193. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2194. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2195. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2196. if (attr_mask & IB_QP_VID) {
  2197. vlan_id = attrs->vlan_id;
  2198. } else if (dev->pfc_state) {
  2199. vlan_id = 0;
  2200. pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
  2201. dev->id);
  2202. pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
  2203. dev->id);
  2204. }
  2205. if (vlan_id < 0x1000) {
  2206. cmd->params.vlan_dmac_b4_to_b5 |=
  2207. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2208. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2209. cmd->params.rnt_rc_sl_fl |=
  2210. (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2211. }
  2212. return 0;
  2213. }
  2214. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2215. struct ocrdma_modify_qp *cmd,
  2216. struct ib_qp_attr *attrs, int attr_mask)
  2217. {
  2218. int status = 0;
  2219. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2220. if (attr_mask & IB_QP_PKEY_INDEX) {
  2221. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2222. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2223. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2224. }
  2225. if (attr_mask & IB_QP_QKEY) {
  2226. qp->qkey = attrs->qkey;
  2227. cmd->params.qkey = attrs->qkey;
  2228. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2229. }
  2230. if (attr_mask & IB_QP_AV) {
  2231. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2232. if (status)
  2233. return status;
  2234. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2235. /* set the default mac address for UD, GSI QPs */
  2236. cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
  2237. (dev->nic_info.mac_addr[1] << 8) |
  2238. (dev->nic_info.mac_addr[2] << 16) |
  2239. (dev->nic_info.mac_addr[3] << 24);
  2240. cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
  2241. (dev->nic_info.mac_addr[5] << 8);
  2242. }
  2243. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2244. attrs->en_sqd_async_notify) {
  2245. cmd->params.max_sge_recv_flags |=
  2246. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2247. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2248. }
  2249. if (attr_mask & IB_QP_DEST_QPN) {
  2250. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2251. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2252. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2253. }
  2254. if (attr_mask & IB_QP_PATH_MTU) {
  2255. if (attrs->path_mtu < IB_MTU_512 ||
  2256. attrs->path_mtu > IB_MTU_4096) {
  2257. pr_err("ocrdma%d: IB MTU %d is not supported\n",
  2258. dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
  2259. status = -EINVAL;
  2260. goto pmtu_err;
  2261. }
  2262. cmd->params.path_mtu_pkey_indx |=
  2263. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2264. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2265. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2266. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2267. }
  2268. if (attr_mask & IB_QP_TIMEOUT) {
  2269. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2270. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2271. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2272. }
  2273. if (attr_mask & IB_QP_RETRY_CNT) {
  2274. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2275. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2276. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2277. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2278. }
  2279. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2280. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2281. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2282. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2283. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2284. }
  2285. if (attr_mask & IB_QP_RNR_RETRY) {
  2286. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2287. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2288. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2289. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2290. }
  2291. if (attr_mask & IB_QP_SQ_PSN) {
  2292. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2293. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2294. }
  2295. if (attr_mask & IB_QP_RQ_PSN) {
  2296. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2297. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2298. }
  2299. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2300. if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
  2301. status = -EINVAL;
  2302. goto pmtu_err;
  2303. }
  2304. qp->max_ord = attrs->max_rd_atomic;
  2305. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2306. }
  2307. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2308. if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
  2309. status = -EINVAL;
  2310. goto pmtu_err;
  2311. }
  2312. qp->max_ird = attrs->max_dest_rd_atomic;
  2313. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2314. }
  2315. cmd->params.max_ord_ird = (qp->max_ord <<
  2316. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2317. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2318. pmtu_err:
  2319. return status;
  2320. }
  2321. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2322. struct ib_qp_attr *attrs, int attr_mask)
  2323. {
  2324. int status = -ENOMEM;
  2325. struct ocrdma_modify_qp *cmd;
  2326. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2327. if (!cmd)
  2328. return status;
  2329. cmd->params.id = qp->id;
  2330. cmd->flags = 0;
  2331. if (attr_mask & IB_QP_STATE) {
  2332. cmd->params.max_sge_recv_flags |=
  2333. (get_ocrdma_qp_state(attrs->qp_state) <<
  2334. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2335. OCRDMA_QP_PARAMS_STATE_MASK;
  2336. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2337. } else {
  2338. cmd->params.max_sge_recv_flags |=
  2339. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2340. OCRDMA_QP_PARAMS_STATE_MASK;
  2341. }
  2342. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2343. if (status)
  2344. goto mbx_err;
  2345. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2346. if (status)
  2347. goto mbx_err;
  2348. mbx_err:
  2349. kfree(cmd);
  2350. return status;
  2351. }
  2352. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2353. {
  2354. int status = -ENOMEM;
  2355. struct ocrdma_destroy_qp *cmd;
  2356. struct pci_dev *pdev = dev->nic_info.pdev;
  2357. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2358. if (!cmd)
  2359. return status;
  2360. cmd->qp_id = qp->id;
  2361. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2362. if (status)
  2363. goto mbx_err;
  2364. mbx_err:
  2365. kfree(cmd);
  2366. if (qp->sq.va)
  2367. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2368. if (!qp->srq && qp->rq.va)
  2369. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2370. if (qp->dpp_enabled)
  2371. qp->pd->num_dpp_qp++;
  2372. return status;
  2373. }
  2374. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2375. struct ib_srq_init_attr *srq_attr,
  2376. struct ocrdma_pd *pd)
  2377. {
  2378. int status = -ENOMEM;
  2379. int hw_pages, hw_page_size;
  2380. int len;
  2381. struct ocrdma_create_srq_rsp *rsp;
  2382. struct ocrdma_create_srq *cmd;
  2383. dma_addr_t pa;
  2384. struct pci_dev *pdev = dev->nic_info.pdev;
  2385. u32 max_rqe_allocated;
  2386. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2387. if (!cmd)
  2388. return status;
  2389. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2390. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2391. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2392. dev->attr.rqe_size,
  2393. &hw_pages, &hw_page_size);
  2394. if (status) {
  2395. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2396. srq_attr->attr.max_wr);
  2397. status = -EINVAL;
  2398. goto ret;
  2399. }
  2400. len = hw_pages * hw_page_size;
  2401. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2402. if (!srq->rq.va) {
  2403. status = -ENOMEM;
  2404. goto ret;
  2405. }
  2406. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2407. srq->rq.entry_size = dev->attr.rqe_size;
  2408. srq->rq.pa = pa;
  2409. srq->rq.len = len;
  2410. srq->rq.max_cnt = max_rqe_allocated;
  2411. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2412. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2413. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2414. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2415. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2416. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2417. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2418. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2419. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2420. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2421. if (status)
  2422. goto mbx_err;
  2423. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2424. srq->id = rsp->id;
  2425. srq->rq.dbid = rsp->id;
  2426. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2427. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2428. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2429. max_rqe_allocated = (1 << max_rqe_allocated);
  2430. srq->rq.max_cnt = max_rqe_allocated;
  2431. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2432. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2433. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2434. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2435. goto ret;
  2436. mbx_err:
  2437. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2438. ret:
  2439. kfree(cmd);
  2440. return status;
  2441. }
  2442. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2443. {
  2444. int status = -ENOMEM;
  2445. struct ocrdma_modify_srq *cmd;
  2446. struct ocrdma_pd *pd = srq->pd;
  2447. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2448. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2449. if (!cmd)
  2450. return status;
  2451. cmd->id = srq->id;
  2452. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2453. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2454. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2455. kfree(cmd);
  2456. return status;
  2457. }
  2458. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2459. {
  2460. int status = -ENOMEM;
  2461. struct ocrdma_query_srq *cmd;
  2462. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2463. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2464. if (!cmd)
  2465. return status;
  2466. cmd->id = srq->rq.dbid;
  2467. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2468. if (status == 0) {
  2469. struct ocrdma_query_srq_rsp *rsp =
  2470. (struct ocrdma_query_srq_rsp *)cmd;
  2471. srq_attr->max_sge =
  2472. rsp->srq_lmt_max_sge &
  2473. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2474. srq_attr->max_wr =
  2475. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2476. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2477. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2478. }
  2479. kfree(cmd);
  2480. return status;
  2481. }
  2482. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2483. {
  2484. int status = -ENOMEM;
  2485. struct ocrdma_destroy_srq *cmd;
  2486. struct pci_dev *pdev = dev->nic_info.pdev;
  2487. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2488. if (!cmd)
  2489. return status;
  2490. cmd->id = srq->id;
  2491. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2492. if (srq->rq.va)
  2493. dma_free_coherent(&pdev->dev, srq->rq.len,
  2494. srq->rq.va, srq->rq.pa);
  2495. kfree(cmd);
  2496. return status;
  2497. }
  2498. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2499. struct ocrdma_dcbx_cfg *dcbxcfg)
  2500. {
  2501. int status = 0;
  2502. dma_addr_t pa;
  2503. struct ocrdma_mqe cmd;
  2504. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2505. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2506. struct pci_dev *pdev = dev->nic_info.pdev;
  2507. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2508. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2509. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2510. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2511. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2512. if (!req) {
  2513. status = -ENOMEM;
  2514. goto mem_err;
  2515. }
  2516. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2517. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2518. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2519. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2520. mqe_sge->len = cmd.hdr.pyld_len;
  2521. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2522. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2523. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2524. req->param_type = ptype;
  2525. status = ocrdma_mbx_cmd(dev, &cmd);
  2526. if (status)
  2527. goto mbx_err;
  2528. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2529. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2530. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2531. mbx_err:
  2532. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2533. mem_err:
  2534. return status;
  2535. }
  2536. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2537. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2538. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2539. struct ocrdma_dcbx_cfg *dcbxcfg,
  2540. u8 *srvc_lvl)
  2541. {
  2542. int status = -EINVAL, indx, slindx;
  2543. int ventry_cnt;
  2544. struct ocrdma_app_parameter *app_param;
  2545. u8 valid, proto_sel;
  2546. u8 app_prio, pfc_prio;
  2547. u16 proto;
  2548. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2549. pr_info("%s ocrdma%d DCBX is disabled\n",
  2550. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2551. goto out;
  2552. }
  2553. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2554. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2555. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2556. (ptype > 0 ? "operational" : "admin"),
  2557. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2558. "enabled" : "disabled",
  2559. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2560. "" : ", not sync'ed");
  2561. goto out;
  2562. } else {
  2563. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2564. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2565. }
  2566. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2567. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2568. & OCRDMA_DCBX_STATE_MASK;
  2569. for (indx = 0; indx < ventry_cnt; indx++) {
  2570. app_param = &dcbxcfg->app_param[indx];
  2571. valid = (app_param->valid_proto_app >>
  2572. OCRDMA_APP_PARAM_VALID_SHIFT)
  2573. & OCRDMA_APP_PARAM_VALID_MASK;
  2574. proto_sel = (app_param->valid_proto_app
  2575. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2576. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2577. proto = app_param->valid_proto_app &
  2578. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2579. if (
  2580. valid && proto == OCRDMA_APP_PROTO_ROCE &&
  2581. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2582. for (slindx = 0; slindx <
  2583. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2584. app_prio = ocrdma_get_app_prio(
  2585. (u8 *)app_param->app_prio,
  2586. slindx);
  2587. pfc_prio = ocrdma_get_pfc_prio(
  2588. (u8 *)dcbxcfg->pfc_prio,
  2589. slindx);
  2590. if (app_prio && pfc_prio) {
  2591. *srvc_lvl = slindx;
  2592. status = 0;
  2593. goto out;
  2594. }
  2595. }
  2596. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2597. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2598. dev_name(&dev->nic_info.pdev->dev),
  2599. dev->id, proto);
  2600. }
  2601. }
  2602. }
  2603. out:
  2604. return status;
  2605. }
  2606. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2607. {
  2608. int status = 0, indx;
  2609. struct ocrdma_dcbx_cfg dcbxcfg;
  2610. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2611. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2612. for (indx = 0; indx < 2; indx++) {
  2613. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2614. if (status) {
  2615. pr_err("%s(): status=%d\n", __func__, status);
  2616. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2617. continue;
  2618. }
  2619. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2620. &dcbxcfg, &srvc_lvl);
  2621. if (status) {
  2622. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2623. continue;
  2624. }
  2625. break;
  2626. }
  2627. if (status)
  2628. pr_info("%s ocrdma%d service level default\n",
  2629. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2630. else
  2631. pr_info("%s ocrdma%d service level %d\n",
  2632. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2633. srvc_lvl);
  2634. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2635. dev->sl = srvc_lvl;
  2636. }
  2637. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2638. {
  2639. int i;
  2640. int status = -EINVAL;
  2641. struct ocrdma_av *av;
  2642. unsigned long flags;
  2643. av = dev->av_tbl.va;
  2644. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2645. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2646. if (av->valid == 0) {
  2647. av->valid = OCRDMA_AV_VALID;
  2648. ah->av = av;
  2649. ah->id = i;
  2650. status = 0;
  2651. break;
  2652. }
  2653. av++;
  2654. }
  2655. if (i == dev->av_tbl.num_ah)
  2656. status = -EAGAIN;
  2657. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2658. return status;
  2659. }
  2660. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2661. {
  2662. unsigned long flags;
  2663. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2664. ah->av->valid = 0;
  2665. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2666. return 0;
  2667. }
  2668. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2669. {
  2670. int num_eq, i, status = 0;
  2671. int irq;
  2672. unsigned long flags = 0;
  2673. num_eq = dev->nic_info.msix.num_vectors -
  2674. dev->nic_info.msix.start_vector;
  2675. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2676. num_eq = 1;
  2677. flags = IRQF_SHARED;
  2678. } else {
  2679. num_eq = min_t(u32, num_eq, num_online_cpus());
  2680. }
  2681. if (!num_eq)
  2682. return -EINVAL;
  2683. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2684. if (!dev->eq_tbl)
  2685. return -ENOMEM;
  2686. for (i = 0; i < num_eq; i++) {
  2687. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2688. OCRDMA_EQ_LEN);
  2689. if (status) {
  2690. status = -EINVAL;
  2691. break;
  2692. }
  2693. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2694. dev->id, i);
  2695. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2696. status = request_irq(irq, ocrdma_irq_handler, flags,
  2697. dev->eq_tbl[i].irq_name,
  2698. &dev->eq_tbl[i]);
  2699. if (status)
  2700. goto done;
  2701. dev->eq_cnt += 1;
  2702. }
  2703. /* one eq is sufficient for data path to work */
  2704. return 0;
  2705. done:
  2706. ocrdma_destroy_eqs(dev);
  2707. return status;
  2708. }
  2709. static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2710. int num)
  2711. {
  2712. int i, status = -ENOMEM;
  2713. struct ocrdma_modify_eqd_req *cmd;
  2714. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
  2715. if (!cmd)
  2716. return status;
  2717. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
  2718. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  2719. cmd->cmd.num_eq = num;
  2720. for (i = 0; i < num; i++) {
  2721. cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
  2722. cmd->cmd.set_eqd[i].phase = 0;
  2723. cmd->cmd.set_eqd[i].delay_multiplier =
  2724. (eq[i].aic_obj.prev_eqd * 65)/100;
  2725. }
  2726. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2727. if (status)
  2728. goto mbx_err;
  2729. mbx_err:
  2730. kfree(cmd);
  2731. return status;
  2732. }
  2733. static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2734. int num)
  2735. {
  2736. int num_eqs, i = 0;
  2737. if (num > 8) {
  2738. while (num) {
  2739. num_eqs = min(num, 8);
  2740. ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
  2741. i += num_eqs;
  2742. num -= num_eqs;
  2743. }
  2744. } else {
  2745. ocrdma_mbx_modify_eqd(dev, eq, num);
  2746. }
  2747. return 0;
  2748. }
  2749. void ocrdma_eqd_set_task(struct work_struct *work)
  2750. {
  2751. struct ocrdma_dev *dev =
  2752. container_of(work, struct ocrdma_dev, eqd_work.work);
  2753. struct ocrdma_eq *eq = 0;
  2754. int i, num = 0, status = -EINVAL;
  2755. u64 eq_intr;
  2756. for (i = 0; i < dev->eq_cnt; i++) {
  2757. eq = &dev->eq_tbl[i];
  2758. if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
  2759. eq_intr = eq->aic_obj.eq_intr_cnt -
  2760. eq->aic_obj.prev_eq_intr_cnt;
  2761. if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
  2762. (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
  2763. eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
  2764. num++;
  2765. } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
  2766. (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
  2767. eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
  2768. num++;
  2769. }
  2770. }
  2771. eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
  2772. }
  2773. if (num)
  2774. status = ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
  2775. schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
  2776. }
  2777. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2778. {
  2779. int status;
  2780. /* create the eqs */
  2781. status = ocrdma_create_eqs(dev);
  2782. if (status)
  2783. goto qpeq_err;
  2784. status = ocrdma_create_mq(dev);
  2785. if (status)
  2786. goto mq_err;
  2787. status = ocrdma_mbx_query_fw_config(dev);
  2788. if (status)
  2789. goto conf_err;
  2790. status = ocrdma_mbx_query_dev(dev);
  2791. if (status)
  2792. goto conf_err;
  2793. status = ocrdma_mbx_query_fw_ver(dev);
  2794. if (status)
  2795. goto conf_err;
  2796. status = ocrdma_mbx_create_ah_tbl(dev);
  2797. if (status)
  2798. goto conf_err;
  2799. status = ocrdma_mbx_get_phy_info(dev);
  2800. if (status)
  2801. goto info_attrb_err;
  2802. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2803. if (status)
  2804. goto info_attrb_err;
  2805. return 0;
  2806. info_attrb_err:
  2807. ocrdma_mbx_delete_ah_tbl(dev);
  2808. conf_err:
  2809. ocrdma_destroy_mq(dev);
  2810. mq_err:
  2811. ocrdma_destroy_eqs(dev);
  2812. qpeq_err:
  2813. pr_err("%s() status=%d\n", __func__, status);
  2814. return status;
  2815. }
  2816. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2817. {
  2818. ocrdma_free_pd_pool(dev);
  2819. ocrdma_mbx_delete_ah_tbl(dev);
  2820. /* cleanup the control path */
  2821. ocrdma_destroy_mq(dev);
  2822. /* cleanup the eqs */
  2823. ocrdma_destroy_eqs(dev);
  2824. }