qp.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. static int is_qp0(enum ib_qp_type qp_type)
  67. {
  68. return qp_type == IB_QPT_SMI;
  69. }
  70. static int is_qp1(enum ib_qp_type qp_type)
  71. {
  72. return qp_type == IB_QPT_GSI;
  73. }
  74. static int is_sqp(enum ib_qp_type qp_type)
  75. {
  76. return is_qp0(qp_type) || is_qp1(qp_type);
  77. }
  78. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  79. {
  80. return mlx5_buf_offset(&qp->buf, offset);
  81. }
  82. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  83. {
  84. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  85. }
  86. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  87. {
  88. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  89. }
  90. /**
  91. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  92. *
  93. * @qp: QP to copy from.
  94. * @send: copy from the send queue when non-zero, use the receive queue
  95. * otherwise.
  96. * @wqe_index: index to start copying from. For send work queues, the
  97. * wqe_index is in units of MLX5_SEND_WQE_BB.
  98. * For receive work queue, it is the number of work queue
  99. * element in the queue.
  100. * @buffer: destination buffer.
  101. * @length: maximum number of bytes to copy.
  102. *
  103. * Copies at least a single WQE, but may copy more data.
  104. *
  105. * Return: the number of bytes copied, or an error code.
  106. */
  107. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  108. void *buffer, u32 length)
  109. {
  110. struct ib_device *ibdev = qp->ibqp.device;
  111. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  112. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  113. size_t offset;
  114. size_t wq_end;
  115. struct ib_umem *umem = qp->umem;
  116. u32 first_copy_length;
  117. int wqe_length;
  118. int ret;
  119. if (wq->wqe_cnt == 0) {
  120. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  121. qp->ibqp.qp_type);
  122. return -EINVAL;
  123. }
  124. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  125. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  126. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  127. return -EINVAL;
  128. if (offset > umem->length ||
  129. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  130. return -EINVAL;
  131. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  132. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  133. if (ret)
  134. return ret;
  135. if (send) {
  136. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  137. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  138. wqe_length = ds * MLX5_WQE_DS_UNITS;
  139. } else {
  140. wqe_length = 1 << wq->wqe_shift;
  141. }
  142. if (wqe_length <= first_copy_length)
  143. return first_copy_length;
  144. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  145. wqe_length - first_copy_length);
  146. if (ret)
  147. return ret;
  148. return wqe_length;
  149. }
  150. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  151. {
  152. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  153. struct ib_event event;
  154. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  155. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  156. if (ibqp->event_handler) {
  157. event.device = ibqp->device;
  158. event.element.qp = ibqp;
  159. switch (type) {
  160. case MLX5_EVENT_TYPE_PATH_MIG:
  161. event.event = IB_EVENT_PATH_MIG;
  162. break;
  163. case MLX5_EVENT_TYPE_COMM_EST:
  164. event.event = IB_EVENT_COMM_EST;
  165. break;
  166. case MLX5_EVENT_TYPE_SQ_DRAINED:
  167. event.event = IB_EVENT_SQ_DRAINED;
  168. break;
  169. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  170. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  171. break;
  172. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  173. event.event = IB_EVENT_QP_FATAL;
  174. break;
  175. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  176. event.event = IB_EVENT_PATH_MIG_ERR;
  177. break;
  178. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  179. event.event = IB_EVENT_QP_REQ_ERR;
  180. break;
  181. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  182. event.event = IB_EVENT_QP_ACCESS_ERR;
  183. break;
  184. default:
  185. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  186. return;
  187. }
  188. ibqp->event_handler(&event, ibqp->qp_context);
  189. }
  190. }
  191. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  192. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  193. {
  194. int wqe_size;
  195. int wq_size;
  196. /* Sanity check RQ size before proceeding */
  197. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  198. return -EINVAL;
  199. if (!has_rq) {
  200. qp->rq.max_gs = 0;
  201. qp->rq.wqe_cnt = 0;
  202. qp->rq.wqe_shift = 0;
  203. } else {
  204. if (ucmd) {
  205. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  206. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  207. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  208. qp->rq.max_post = qp->rq.wqe_cnt;
  209. } else {
  210. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  211. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  212. wqe_size = roundup_pow_of_two(wqe_size);
  213. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  214. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  215. qp->rq.wqe_cnt = wq_size / wqe_size;
  216. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  217. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  218. wqe_size,
  219. MLX5_CAP_GEN(dev->mdev,
  220. max_wqe_sz_rq));
  221. return -EINVAL;
  222. }
  223. qp->rq.wqe_shift = ilog2(wqe_size);
  224. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  225. qp->rq.max_post = qp->rq.wqe_cnt;
  226. }
  227. }
  228. return 0;
  229. }
  230. static int sq_overhead(enum ib_qp_type qp_type)
  231. {
  232. int size = 0;
  233. switch (qp_type) {
  234. case IB_QPT_XRC_INI:
  235. size += sizeof(struct mlx5_wqe_xrc_seg);
  236. /* fall through */
  237. case IB_QPT_RC:
  238. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  239. sizeof(struct mlx5_wqe_atomic_seg) +
  240. sizeof(struct mlx5_wqe_raddr_seg);
  241. break;
  242. case IB_QPT_XRC_TGT:
  243. return 0;
  244. case IB_QPT_UC:
  245. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  246. sizeof(struct mlx5_wqe_raddr_seg) +
  247. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  248. sizeof(struct mlx5_mkey_seg);
  249. break;
  250. case IB_QPT_UD:
  251. case IB_QPT_SMI:
  252. case IB_QPT_GSI:
  253. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  254. sizeof(struct mlx5_wqe_datagram_seg);
  255. break;
  256. case MLX5_IB_QPT_REG_UMR:
  257. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  258. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  259. sizeof(struct mlx5_mkey_seg);
  260. break;
  261. default:
  262. return -EINVAL;
  263. }
  264. return size;
  265. }
  266. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  267. {
  268. int inl_size = 0;
  269. int size;
  270. size = sq_overhead(attr->qp_type);
  271. if (size < 0)
  272. return size;
  273. if (attr->cap.max_inline_data) {
  274. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  275. attr->cap.max_inline_data;
  276. }
  277. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  278. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  279. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  280. return MLX5_SIG_WQE_SIZE;
  281. else
  282. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  283. }
  284. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  285. struct mlx5_ib_qp *qp)
  286. {
  287. int wqe_size;
  288. int wq_size;
  289. if (!attr->cap.max_send_wr)
  290. return 0;
  291. wqe_size = calc_send_wqe(attr);
  292. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  293. if (wqe_size < 0)
  294. return wqe_size;
  295. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  296. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  297. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  298. return -EINVAL;
  299. }
  300. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  301. sizeof(struct mlx5_wqe_inline_seg);
  302. attr->cap.max_inline_data = qp->max_inline_data;
  303. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  304. qp->signature_en = true;
  305. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  306. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  307. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  308. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  309. qp->sq.wqe_cnt,
  310. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  311. return -ENOMEM;
  312. }
  313. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  314. qp->sq.max_gs = attr->cap.max_send_sge;
  315. qp->sq.max_post = wq_size / wqe_size;
  316. attr->cap.max_send_wr = qp->sq.max_post;
  317. return wq_size;
  318. }
  319. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  320. struct mlx5_ib_qp *qp,
  321. struct mlx5_ib_create_qp *ucmd)
  322. {
  323. int desc_sz = 1 << qp->sq.wqe_shift;
  324. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  325. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  326. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  327. return -EINVAL;
  328. }
  329. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  330. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  331. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  332. return -EINVAL;
  333. }
  334. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  335. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  336. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  337. qp->sq.wqe_cnt,
  338. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  339. return -EINVAL;
  340. }
  341. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  342. (qp->sq.wqe_cnt << 6);
  343. return 0;
  344. }
  345. static int qp_has_rq(struct ib_qp_init_attr *attr)
  346. {
  347. if (attr->qp_type == IB_QPT_XRC_INI ||
  348. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  349. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  350. !attr->cap.max_recv_wr)
  351. return 0;
  352. return 1;
  353. }
  354. static int first_med_uuar(void)
  355. {
  356. return 1;
  357. }
  358. static int next_uuar(int n)
  359. {
  360. n++;
  361. while (((n % 4) & 2))
  362. n++;
  363. return n;
  364. }
  365. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  366. {
  367. int n;
  368. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  369. uuari->num_low_latency_uuars - 1;
  370. return n >= 0 ? n : 0;
  371. }
  372. static int max_uuari(struct mlx5_uuar_info *uuari)
  373. {
  374. return uuari->num_uars * 4;
  375. }
  376. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  377. {
  378. int med;
  379. int i;
  380. int t;
  381. med = num_med_uuar(uuari);
  382. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  383. t++;
  384. if (t == med)
  385. return next_uuar(i);
  386. }
  387. return 0;
  388. }
  389. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  390. {
  391. int i;
  392. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  393. if (!test_bit(i, uuari->bitmap)) {
  394. set_bit(i, uuari->bitmap);
  395. uuari->count[i]++;
  396. return i;
  397. }
  398. }
  399. return -ENOMEM;
  400. }
  401. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  402. {
  403. int minidx = first_med_uuar();
  404. int i;
  405. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  406. if (uuari->count[i] < uuari->count[minidx])
  407. minidx = i;
  408. }
  409. uuari->count[minidx]++;
  410. return minidx;
  411. }
  412. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  413. enum mlx5_ib_latency_class lat)
  414. {
  415. int uuarn = -EINVAL;
  416. mutex_lock(&uuari->lock);
  417. switch (lat) {
  418. case MLX5_IB_LATENCY_CLASS_LOW:
  419. uuarn = 0;
  420. uuari->count[uuarn]++;
  421. break;
  422. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  423. if (uuari->ver < 2)
  424. uuarn = -ENOMEM;
  425. else
  426. uuarn = alloc_med_class_uuar(uuari);
  427. break;
  428. case MLX5_IB_LATENCY_CLASS_HIGH:
  429. if (uuari->ver < 2)
  430. uuarn = -ENOMEM;
  431. else
  432. uuarn = alloc_high_class_uuar(uuari);
  433. break;
  434. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  435. uuarn = 2;
  436. break;
  437. }
  438. mutex_unlock(&uuari->lock);
  439. return uuarn;
  440. }
  441. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  442. {
  443. clear_bit(uuarn, uuari->bitmap);
  444. --uuari->count[uuarn];
  445. }
  446. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  447. {
  448. clear_bit(uuarn, uuari->bitmap);
  449. --uuari->count[uuarn];
  450. }
  451. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  452. {
  453. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  454. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  455. mutex_lock(&uuari->lock);
  456. if (uuarn == 0) {
  457. --uuari->count[uuarn];
  458. goto out;
  459. }
  460. if (uuarn < high_uuar) {
  461. free_med_class_uuar(uuari, uuarn);
  462. goto out;
  463. }
  464. free_high_class_uuar(uuari, uuarn);
  465. out:
  466. mutex_unlock(&uuari->lock);
  467. }
  468. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  469. {
  470. switch (state) {
  471. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  472. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  473. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  474. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  475. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  476. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  477. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  478. default: return -1;
  479. }
  480. }
  481. static int to_mlx5_st(enum ib_qp_type type)
  482. {
  483. switch (type) {
  484. case IB_QPT_RC: return MLX5_QP_ST_RC;
  485. case IB_QPT_UC: return MLX5_QP_ST_UC;
  486. case IB_QPT_UD: return MLX5_QP_ST_UD;
  487. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  488. case IB_QPT_XRC_INI:
  489. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  490. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  491. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  492. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  493. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  494. case IB_QPT_RAW_PACKET:
  495. case IB_QPT_MAX:
  496. default: return -EINVAL;
  497. }
  498. }
  499. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  500. {
  501. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  502. }
  503. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  504. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  505. struct mlx5_create_qp_mbox_in **in,
  506. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  507. {
  508. struct mlx5_ib_ucontext *context;
  509. struct mlx5_ib_create_qp ucmd;
  510. int page_shift = 0;
  511. int uar_index;
  512. int npages;
  513. u32 offset = 0;
  514. int uuarn;
  515. int ncont = 0;
  516. int err;
  517. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  518. if (err) {
  519. mlx5_ib_dbg(dev, "copy failed\n");
  520. return err;
  521. }
  522. context = to_mucontext(pd->uobject->context);
  523. /*
  524. * TBD: should come from the verbs when we have the API
  525. */
  526. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  527. if (uuarn < 0) {
  528. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  529. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  530. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  531. if (uuarn < 0) {
  532. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  533. mlx5_ib_dbg(dev, "reverting to high latency\n");
  534. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  535. if (uuarn < 0) {
  536. mlx5_ib_warn(dev, "uuar allocation failed\n");
  537. return uuarn;
  538. }
  539. }
  540. }
  541. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  542. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  543. qp->rq.offset = 0;
  544. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  545. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  546. err = set_user_buf_size(dev, qp, &ucmd);
  547. if (err)
  548. goto err_uuar;
  549. if (ucmd.buf_addr && qp->buf_size) {
  550. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  551. qp->buf_size, 0, 0);
  552. if (IS_ERR(qp->umem)) {
  553. mlx5_ib_dbg(dev, "umem_get failed\n");
  554. err = PTR_ERR(qp->umem);
  555. goto err_uuar;
  556. }
  557. } else {
  558. qp->umem = NULL;
  559. }
  560. if (qp->umem) {
  561. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  562. &ncont, NULL);
  563. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  564. if (err) {
  565. mlx5_ib_warn(dev, "bad offset\n");
  566. goto err_umem;
  567. }
  568. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  569. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  570. }
  571. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  572. *in = mlx5_vzalloc(*inlen);
  573. if (!*in) {
  574. err = -ENOMEM;
  575. goto err_umem;
  576. }
  577. if (qp->umem)
  578. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  579. (*in)->ctx.log_pg_sz_remote_qpn =
  580. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  581. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  582. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  583. resp->uuar_index = uuarn;
  584. qp->uuarn = uuarn;
  585. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  586. if (err) {
  587. mlx5_ib_dbg(dev, "map failed\n");
  588. goto err_free;
  589. }
  590. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  591. if (err) {
  592. mlx5_ib_dbg(dev, "copy failed\n");
  593. goto err_unmap;
  594. }
  595. qp->create_type = MLX5_QP_USER;
  596. return 0;
  597. err_unmap:
  598. mlx5_ib_db_unmap_user(context, &qp->db);
  599. err_free:
  600. kvfree(*in);
  601. err_umem:
  602. if (qp->umem)
  603. ib_umem_release(qp->umem);
  604. err_uuar:
  605. free_uuar(&context->uuari, uuarn);
  606. return err;
  607. }
  608. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  609. {
  610. struct mlx5_ib_ucontext *context;
  611. context = to_mucontext(pd->uobject->context);
  612. mlx5_ib_db_unmap_user(context, &qp->db);
  613. if (qp->umem)
  614. ib_umem_release(qp->umem);
  615. free_uuar(&context->uuari, qp->uuarn);
  616. }
  617. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  618. struct ib_qp_init_attr *init_attr,
  619. struct mlx5_ib_qp *qp,
  620. struct mlx5_create_qp_mbox_in **in, int *inlen)
  621. {
  622. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  623. struct mlx5_uuar_info *uuari;
  624. int uar_index;
  625. int uuarn;
  626. int err;
  627. uuari = &dev->mdev->priv.uuari;
  628. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  629. return -EINVAL;
  630. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  631. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  632. uuarn = alloc_uuar(uuari, lc);
  633. if (uuarn < 0) {
  634. mlx5_ib_dbg(dev, "\n");
  635. return -ENOMEM;
  636. }
  637. qp->bf = &uuari->bfs[uuarn];
  638. uar_index = qp->bf->uar->index;
  639. err = calc_sq_size(dev, init_attr, qp);
  640. if (err < 0) {
  641. mlx5_ib_dbg(dev, "err %d\n", err);
  642. goto err_uuar;
  643. }
  644. qp->rq.offset = 0;
  645. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  646. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  647. err = mlx5_buf_alloc(dev->mdev, qp->buf_size, &qp->buf);
  648. if (err) {
  649. mlx5_ib_dbg(dev, "err %d\n", err);
  650. goto err_uuar;
  651. }
  652. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  653. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  654. *in = mlx5_vzalloc(*inlen);
  655. if (!*in) {
  656. err = -ENOMEM;
  657. goto err_buf;
  658. }
  659. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  660. (*in)->ctx.log_pg_sz_remote_qpn =
  661. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  662. /* Set "fast registration enabled" for all kernel QPs */
  663. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  664. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  665. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  666. err = mlx5_db_alloc(dev->mdev, &qp->db);
  667. if (err) {
  668. mlx5_ib_dbg(dev, "err %d\n", err);
  669. goto err_free;
  670. }
  671. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  672. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  673. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  674. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  675. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  676. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  677. !qp->sq.w_list || !qp->sq.wqe_head) {
  678. err = -ENOMEM;
  679. goto err_wrid;
  680. }
  681. qp->create_type = MLX5_QP_KERNEL;
  682. return 0;
  683. err_wrid:
  684. mlx5_db_free(dev->mdev, &qp->db);
  685. kfree(qp->sq.wqe_head);
  686. kfree(qp->sq.w_list);
  687. kfree(qp->sq.wrid);
  688. kfree(qp->sq.wr_data);
  689. kfree(qp->rq.wrid);
  690. err_free:
  691. kvfree(*in);
  692. err_buf:
  693. mlx5_buf_free(dev->mdev, &qp->buf);
  694. err_uuar:
  695. free_uuar(&dev->mdev->priv.uuari, uuarn);
  696. return err;
  697. }
  698. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  699. {
  700. mlx5_db_free(dev->mdev, &qp->db);
  701. kfree(qp->sq.wqe_head);
  702. kfree(qp->sq.w_list);
  703. kfree(qp->sq.wrid);
  704. kfree(qp->sq.wr_data);
  705. kfree(qp->rq.wrid);
  706. mlx5_buf_free(dev->mdev, &qp->buf);
  707. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  708. }
  709. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  710. {
  711. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  712. (attr->qp_type == IB_QPT_XRC_INI))
  713. return cpu_to_be32(MLX5_SRQ_RQ);
  714. else if (!qp->has_rq)
  715. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  716. else
  717. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  718. }
  719. static int is_connected(enum ib_qp_type qp_type)
  720. {
  721. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  722. return 1;
  723. return 0;
  724. }
  725. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  726. struct ib_qp_init_attr *init_attr,
  727. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  728. {
  729. struct mlx5_ib_resources *devr = &dev->devr;
  730. struct mlx5_core_dev *mdev = dev->mdev;
  731. struct mlx5_ib_create_qp_resp resp;
  732. struct mlx5_create_qp_mbox_in *in;
  733. struct mlx5_ib_create_qp ucmd;
  734. int inlen = sizeof(*in);
  735. int err;
  736. mlx5_ib_odp_create_qp(qp);
  737. mutex_init(&qp->mutex);
  738. spin_lock_init(&qp->sq.lock);
  739. spin_lock_init(&qp->rq.lock);
  740. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  741. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  742. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  743. return -EINVAL;
  744. } else {
  745. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  746. }
  747. }
  748. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  749. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  750. if (pd && pd->uobject) {
  751. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  752. mlx5_ib_dbg(dev, "copy failed\n");
  753. return -EFAULT;
  754. }
  755. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  756. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  757. } else {
  758. qp->wq_sig = !!wq_signature;
  759. }
  760. qp->has_rq = qp_has_rq(init_attr);
  761. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  762. qp, (pd && pd->uobject) ? &ucmd : NULL);
  763. if (err) {
  764. mlx5_ib_dbg(dev, "err %d\n", err);
  765. return err;
  766. }
  767. if (pd) {
  768. if (pd->uobject) {
  769. __u32 max_wqes =
  770. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  771. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  772. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  773. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  774. mlx5_ib_dbg(dev, "invalid rq params\n");
  775. return -EINVAL;
  776. }
  777. if (ucmd.sq_wqe_count > max_wqes) {
  778. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  779. ucmd.sq_wqe_count, max_wqes);
  780. return -EINVAL;
  781. }
  782. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  783. if (err)
  784. mlx5_ib_dbg(dev, "err %d\n", err);
  785. } else {
  786. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  787. if (err)
  788. mlx5_ib_dbg(dev, "err %d\n", err);
  789. else
  790. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  791. }
  792. if (err)
  793. return err;
  794. } else {
  795. in = mlx5_vzalloc(sizeof(*in));
  796. if (!in)
  797. return -ENOMEM;
  798. qp->create_type = MLX5_QP_EMPTY;
  799. }
  800. if (is_sqp(init_attr->qp_type))
  801. qp->port = init_attr->port_num;
  802. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  803. MLX5_QP_PM_MIGRATED << 11);
  804. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  805. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  806. else
  807. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  808. if (qp->wq_sig)
  809. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  810. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  811. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  812. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  813. int rcqe_sz;
  814. int scqe_sz;
  815. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  816. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  817. if (rcqe_sz == 128)
  818. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  819. else
  820. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  821. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  822. if (scqe_sz == 128)
  823. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  824. else
  825. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  826. }
  827. }
  828. if (qp->rq.wqe_cnt) {
  829. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  830. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  831. }
  832. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  833. if (qp->sq.wqe_cnt)
  834. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  835. else
  836. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  837. /* Set default resources */
  838. switch (init_attr->qp_type) {
  839. case IB_QPT_XRC_TGT:
  840. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  841. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  842. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  843. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  844. break;
  845. case IB_QPT_XRC_INI:
  846. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  847. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  848. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  849. break;
  850. default:
  851. if (init_attr->srq) {
  852. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  853. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  854. } else {
  855. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  856. in->ctx.rq_type_srqn |=
  857. cpu_to_be32(to_msrq(devr->s1)->msrq.srqn);
  858. }
  859. }
  860. if (init_attr->send_cq)
  861. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  862. if (init_attr->recv_cq)
  863. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  864. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  865. err = mlx5_core_create_qp(dev->mdev, &qp->mqp, in, inlen);
  866. if (err) {
  867. mlx5_ib_dbg(dev, "create qp failed\n");
  868. goto err_create;
  869. }
  870. kvfree(in);
  871. /* Hardware wants QPN written in big-endian order (after
  872. * shifting) for send doorbell. Precompute this value to save
  873. * a little bit when posting sends.
  874. */
  875. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  876. qp->mqp.event = mlx5_ib_qp_event;
  877. return 0;
  878. err_create:
  879. if (qp->create_type == MLX5_QP_USER)
  880. destroy_qp_user(pd, qp);
  881. else if (qp->create_type == MLX5_QP_KERNEL)
  882. destroy_qp_kernel(dev, qp);
  883. kvfree(in);
  884. return err;
  885. }
  886. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  887. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  888. {
  889. if (send_cq) {
  890. if (recv_cq) {
  891. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  892. spin_lock_irq(&send_cq->lock);
  893. spin_lock_nested(&recv_cq->lock,
  894. SINGLE_DEPTH_NESTING);
  895. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  896. spin_lock_irq(&send_cq->lock);
  897. __acquire(&recv_cq->lock);
  898. } else {
  899. spin_lock_irq(&recv_cq->lock);
  900. spin_lock_nested(&send_cq->lock,
  901. SINGLE_DEPTH_NESTING);
  902. }
  903. } else {
  904. spin_lock_irq(&send_cq->lock);
  905. __acquire(&recv_cq->lock);
  906. }
  907. } else if (recv_cq) {
  908. spin_lock_irq(&recv_cq->lock);
  909. __acquire(&send_cq->lock);
  910. } else {
  911. __acquire(&send_cq->lock);
  912. __acquire(&recv_cq->lock);
  913. }
  914. }
  915. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  916. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  917. {
  918. if (send_cq) {
  919. if (recv_cq) {
  920. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  921. spin_unlock(&recv_cq->lock);
  922. spin_unlock_irq(&send_cq->lock);
  923. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  924. __release(&recv_cq->lock);
  925. spin_unlock_irq(&send_cq->lock);
  926. } else {
  927. spin_unlock(&send_cq->lock);
  928. spin_unlock_irq(&recv_cq->lock);
  929. }
  930. } else {
  931. __release(&recv_cq->lock);
  932. spin_unlock_irq(&send_cq->lock);
  933. }
  934. } else if (recv_cq) {
  935. __release(&send_cq->lock);
  936. spin_unlock_irq(&recv_cq->lock);
  937. } else {
  938. __release(&recv_cq->lock);
  939. __release(&send_cq->lock);
  940. }
  941. }
  942. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  943. {
  944. return to_mpd(qp->ibqp.pd);
  945. }
  946. static void get_cqs(struct mlx5_ib_qp *qp,
  947. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  948. {
  949. switch (qp->ibqp.qp_type) {
  950. case IB_QPT_XRC_TGT:
  951. *send_cq = NULL;
  952. *recv_cq = NULL;
  953. break;
  954. case MLX5_IB_QPT_REG_UMR:
  955. case IB_QPT_XRC_INI:
  956. *send_cq = to_mcq(qp->ibqp.send_cq);
  957. *recv_cq = NULL;
  958. break;
  959. case IB_QPT_SMI:
  960. case IB_QPT_GSI:
  961. case IB_QPT_RC:
  962. case IB_QPT_UC:
  963. case IB_QPT_UD:
  964. case IB_QPT_RAW_IPV6:
  965. case IB_QPT_RAW_ETHERTYPE:
  966. *send_cq = to_mcq(qp->ibqp.send_cq);
  967. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  968. break;
  969. case IB_QPT_RAW_PACKET:
  970. case IB_QPT_MAX:
  971. default:
  972. *send_cq = NULL;
  973. *recv_cq = NULL;
  974. break;
  975. }
  976. }
  977. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  978. {
  979. struct mlx5_ib_cq *send_cq, *recv_cq;
  980. struct mlx5_modify_qp_mbox_in *in;
  981. int err;
  982. in = kzalloc(sizeof(*in), GFP_KERNEL);
  983. if (!in)
  984. return;
  985. if (qp->state != IB_QPS_RESET) {
  986. mlx5_ib_qp_disable_pagefaults(qp);
  987. if (mlx5_core_qp_modify(dev->mdev, to_mlx5_state(qp->state),
  988. MLX5_QP_STATE_RST, in, 0, &qp->mqp))
  989. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  990. qp->mqp.qpn);
  991. }
  992. get_cqs(qp, &send_cq, &recv_cq);
  993. if (qp->create_type == MLX5_QP_KERNEL) {
  994. mlx5_ib_lock_cqs(send_cq, recv_cq);
  995. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  996. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  997. if (send_cq != recv_cq)
  998. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  999. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1000. }
  1001. err = mlx5_core_destroy_qp(dev->mdev, &qp->mqp);
  1002. if (err)
  1003. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  1004. kfree(in);
  1005. if (qp->create_type == MLX5_QP_KERNEL)
  1006. destroy_qp_kernel(dev, qp);
  1007. else if (qp->create_type == MLX5_QP_USER)
  1008. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  1009. }
  1010. static const char *ib_qp_type_str(enum ib_qp_type type)
  1011. {
  1012. switch (type) {
  1013. case IB_QPT_SMI:
  1014. return "IB_QPT_SMI";
  1015. case IB_QPT_GSI:
  1016. return "IB_QPT_GSI";
  1017. case IB_QPT_RC:
  1018. return "IB_QPT_RC";
  1019. case IB_QPT_UC:
  1020. return "IB_QPT_UC";
  1021. case IB_QPT_UD:
  1022. return "IB_QPT_UD";
  1023. case IB_QPT_RAW_IPV6:
  1024. return "IB_QPT_RAW_IPV6";
  1025. case IB_QPT_RAW_ETHERTYPE:
  1026. return "IB_QPT_RAW_ETHERTYPE";
  1027. case IB_QPT_XRC_INI:
  1028. return "IB_QPT_XRC_INI";
  1029. case IB_QPT_XRC_TGT:
  1030. return "IB_QPT_XRC_TGT";
  1031. case IB_QPT_RAW_PACKET:
  1032. return "IB_QPT_RAW_PACKET";
  1033. case MLX5_IB_QPT_REG_UMR:
  1034. return "MLX5_IB_QPT_REG_UMR";
  1035. case IB_QPT_MAX:
  1036. default:
  1037. return "Invalid QP type";
  1038. }
  1039. }
  1040. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1041. struct ib_qp_init_attr *init_attr,
  1042. struct ib_udata *udata)
  1043. {
  1044. struct mlx5_ib_dev *dev;
  1045. struct mlx5_ib_qp *qp;
  1046. u16 xrcdn = 0;
  1047. int err;
  1048. if (pd) {
  1049. dev = to_mdev(pd->device);
  1050. } else {
  1051. /* being cautious here */
  1052. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1053. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1054. pr_warn("%s: no PD for transport %s\n", __func__,
  1055. ib_qp_type_str(init_attr->qp_type));
  1056. return ERR_PTR(-EINVAL);
  1057. }
  1058. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1059. }
  1060. switch (init_attr->qp_type) {
  1061. case IB_QPT_XRC_TGT:
  1062. case IB_QPT_XRC_INI:
  1063. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1064. mlx5_ib_dbg(dev, "XRC not supported\n");
  1065. return ERR_PTR(-ENOSYS);
  1066. }
  1067. init_attr->recv_cq = NULL;
  1068. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1069. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1070. init_attr->send_cq = NULL;
  1071. }
  1072. /* fall through */
  1073. case IB_QPT_RC:
  1074. case IB_QPT_UC:
  1075. case IB_QPT_UD:
  1076. case IB_QPT_SMI:
  1077. case IB_QPT_GSI:
  1078. case MLX5_IB_QPT_REG_UMR:
  1079. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1080. if (!qp)
  1081. return ERR_PTR(-ENOMEM);
  1082. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1083. if (err) {
  1084. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1085. kfree(qp);
  1086. return ERR_PTR(err);
  1087. }
  1088. if (is_qp0(init_attr->qp_type))
  1089. qp->ibqp.qp_num = 0;
  1090. else if (is_qp1(init_attr->qp_type))
  1091. qp->ibqp.qp_num = 1;
  1092. else
  1093. qp->ibqp.qp_num = qp->mqp.qpn;
  1094. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1095. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1096. to_mcq(init_attr->send_cq)->mcq.cqn);
  1097. qp->xrcdn = xrcdn;
  1098. break;
  1099. case IB_QPT_RAW_IPV6:
  1100. case IB_QPT_RAW_ETHERTYPE:
  1101. case IB_QPT_RAW_PACKET:
  1102. case IB_QPT_MAX:
  1103. default:
  1104. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1105. init_attr->qp_type);
  1106. /* Don't support raw QPs */
  1107. return ERR_PTR(-EINVAL);
  1108. }
  1109. return &qp->ibqp;
  1110. }
  1111. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1112. {
  1113. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1114. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1115. destroy_qp_common(dev, mqp);
  1116. kfree(mqp);
  1117. return 0;
  1118. }
  1119. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1120. int attr_mask)
  1121. {
  1122. u32 hw_access_flags = 0;
  1123. u8 dest_rd_atomic;
  1124. u32 access_flags;
  1125. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1126. dest_rd_atomic = attr->max_dest_rd_atomic;
  1127. else
  1128. dest_rd_atomic = qp->resp_depth;
  1129. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1130. access_flags = attr->qp_access_flags;
  1131. else
  1132. access_flags = qp->atomic_rd_en;
  1133. if (!dest_rd_atomic)
  1134. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1135. if (access_flags & IB_ACCESS_REMOTE_READ)
  1136. hw_access_flags |= MLX5_QP_BIT_RRE;
  1137. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1138. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1139. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1140. hw_access_flags |= MLX5_QP_BIT_RWE;
  1141. return cpu_to_be32(hw_access_flags);
  1142. }
  1143. enum {
  1144. MLX5_PATH_FLAG_FL = 1 << 0,
  1145. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1146. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1147. };
  1148. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1149. {
  1150. if (rate == IB_RATE_PORT_CURRENT) {
  1151. return 0;
  1152. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1153. return -EINVAL;
  1154. } else {
  1155. while (rate != IB_RATE_2_5_GBPS &&
  1156. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1157. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1158. --rate;
  1159. }
  1160. return rate + MLX5_STAT_RATE_OFFSET;
  1161. }
  1162. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1163. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1164. u32 path_flags, const struct ib_qp_attr *attr)
  1165. {
  1166. int err;
  1167. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1168. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1169. if (attr_mask & IB_QP_PKEY_INDEX)
  1170. path->pkey_index = attr->pkey_index;
  1171. path->grh_mlid = ah->src_path_bits & 0x7f;
  1172. path->rlid = cpu_to_be16(ah->dlid);
  1173. if (ah->ah_flags & IB_AH_GRH) {
  1174. if (ah->grh.sgid_index >=
  1175. dev->mdev->port_caps[port - 1].gid_table_len) {
  1176. pr_err("sgid_index (%u) too large. max is %d\n",
  1177. ah->grh.sgid_index,
  1178. dev->mdev->port_caps[port - 1].gid_table_len);
  1179. return -EINVAL;
  1180. }
  1181. path->grh_mlid |= 1 << 7;
  1182. path->mgid_index = ah->grh.sgid_index;
  1183. path->hop_limit = ah->grh.hop_limit;
  1184. path->tclass_flowlabel =
  1185. cpu_to_be32((ah->grh.traffic_class << 20) |
  1186. (ah->grh.flow_label));
  1187. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1188. }
  1189. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1190. if (err < 0)
  1191. return err;
  1192. path->static_rate = err;
  1193. path->port = port;
  1194. if (attr_mask & IB_QP_TIMEOUT)
  1195. path->ackto_lt = attr->timeout << 3;
  1196. path->sl = ah->sl & 0xf;
  1197. return 0;
  1198. }
  1199. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1200. [MLX5_QP_STATE_INIT] = {
  1201. [MLX5_QP_STATE_INIT] = {
  1202. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1203. MLX5_QP_OPTPAR_RAE |
  1204. MLX5_QP_OPTPAR_RWE |
  1205. MLX5_QP_OPTPAR_PKEY_INDEX |
  1206. MLX5_QP_OPTPAR_PRI_PORT,
  1207. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1208. MLX5_QP_OPTPAR_PKEY_INDEX |
  1209. MLX5_QP_OPTPAR_PRI_PORT,
  1210. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1211. MLX5_QP_OPTPAR_Q_KEY |
  1212. MLX5_QP_OPTPAR_PRI_PORT,
  1213. },
  1214. [MLX5_QP_STATE_RTR] = {
  1215. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1216. MLX5_QP_OPTPAR_RRE |
  1217. MLX5_QP_OPTPAR_RAE |
  1218. MLX5_QP_OPTPAR_RWE |
  1219. MLX5_QP_OPTPAR_PKEY_INDEX,
  1220. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1221. MLX5_QP_OPTPAR_RWE |
  1222. MLX5_QP_OPTPAR_PKEY_INDEX,
  1223. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1224. MLX5_QP_OPTPAR_Q_KEY,
  1225. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1226. MLX5_QP_OPTPAR_Q_KEY,
  1227. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1228. MLX5_QP_OPTPAR_RRE |
  1229. MLX5_QP_OPTPAR_RAE |
  1230. MLX5_QP_OPTPAR_RWE |
  1231. MLX5_QP_OPTPAR_PKEY_INDEX,
  1232. },
  1233. },
  1234. [MLX5_QP_STATE_RTR] = {
  1235. [MLX5_QP_STATE_RTS] = {
  1236. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1237. MLX5_QP_OPTPAR_RRE |
  1238. MLX5_QP_OPTPAR_RAE |
  1239. MLX5_QP_OPTPAR_RWE |
  1240. MLX5_QP_OPTPAR_PM_STATE |
  1241. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1242. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1243. MLX5_QP_OPTPAR_RWE |
  1244. MLX5_QP_OPTPAR_PM_STATE,
  1245. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1246. },
  1247. },
  1248. [MLX5_QP_STATE_RTS] = {
  1249. [MLX5_QP_STATE_RTS] = {
  1250. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1251. MLX5_QP_OPTPAR_RAE |
  1252. MLX5_QP_OPTPAR_RWE |
  1253. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1254. MLX5_QP_OPTPAR_PM_STATE |
  1255. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1256. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1257. MLX5_QP_OPTPAR_PM_STATE |
  1258. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1259. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1260. MLX5_QP_OPTPAR_SRQN |
  1261. MLX5_QP_OPTPAR_CQN_RCV,
  1262. },
  1263. },
  1264. [MLX5_QP_STATE_SQER] = {
  1265. [MLX5_QP_STATE_RTS] = {
  1266. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1267. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1268. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1269. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1270. MLX5_QP_OPTPAR_RWE |
  1271. MLX5_QP_OPTPAR_RAE |
  1272. MLX5_QP_OPTPAR_RRE,
  1273. },
  1274. },
  1275. };
  1276. static int ib_nr_to_mlx5_nr(int ib_mask)
  1277. {
  1278. switch (ib_mask) {
  1279. case IB_QP_STATE:
  1280. return 0;
  1281. case IB_QP_CUR_STATE:
  1282. return 0;
  1283. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1284. return 0;
  1285. case IB_QP_ACCESS_FLAGS:
  1286. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1287. MLX5_QP_OPTPAR_RAE;
  1288. case IB_QP_PKEY_INDEX:
  1289. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1290. case IB_QP_PORT:
  1291. return MLX5_QP_OPTPAR_PRI_PORT;
  1292. case IB_QP_QKEY:
  1293. return MLX5_QP_OPTPAR_Q_KEY;
  1294. case IB_QP_AV:
  1295. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1296. MLX5_QP_OPTPAR_PRI_PORT;
  1297. case IB_QP_PATH_MTU:
  1298. return 0;
  1299. case IB_QP_TIMEOUT:
  1300. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1301. case IB_QP_RETRY_CNT:
  1302. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1303. case IB_QP_RNR_RETRY:
  1304. return MLX5_QP_OPTPAR_RNR_RETRY;
  1305. case IB_QP_RQ_PSN:
  1306. return 0;
  1307. case IB_QP_MAX_QP_RD_ATOMIC:
  1308. return MLX5_QP_OPTPAR_SRA_MAX;
  1309. case IB_QP_ALT_PATH:
  1310. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1311. case IB_QP_MIN_RNR_TIMER:
  1312. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1313. case IB_QP_SQ_PSN:
  1314. return 0;
  1315. case IB_QP_MAX_DEST_RD_ATOMIC:
  1316. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1317. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1318. case IB_QP_PATH_MIG_STATE:
  1319. return MLX5_QP_OPTPAR_PM_STATE;
  1320. case IB_QP_CAP:
  1321. return 0;
  1322. case IB_QP_DEST_QPN:
  1323. return 0;
  1324. }
  1325. return 0;
  1326. }
  1327. static int ib_mask_to_mlx5_opt(int ib_mask)
  1328. {
  1329. int result = 0;
  1330. int i;
  1331. for (i = 0; i < 8 * sizeof(int); i++) {
  1332. if ((1 << i) & ib_mask)
  1333. result |= ib_nr_to_mlx5_nr(1 << i);
  1334. }
  1335. return result;
  1336. }
  1337. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1338. const struct ib_qp_attr *attr, int attr_mask,
  1339. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1340. {
  1341. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1342. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1343. struct mlx5_ib_cq *send_cq, *recv_cq;
  1344. struct mlx5_qp_context *context;
  1345. struct mlx5_modify_qp_mbox_in *in;
  1346. struct mlx5_ib_pd *pd;
  1347. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1348. enum mlx5_qp_optpar optpar;
  1349. int sqd_event;
  1350. int mlx5_st;
  1351. int err;
  1352. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1353. if (!in)
  1354. return -ENOMEM;
  1355. context = &in->ctx;
  1356. err = to_mlx5_st(ibqp->qp_type);
  1357. if (err < 0)
  1358. goto out;
  1359. context->flags = cpu_to_be32(err << 16);
  1360. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1361. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1362. } else {
  1363. switch (attr->path_mig_state) {
  1364. case IB_MIG_MIGRATED:
  1365. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1366. break;
  1367. case IB_MIG_REARM:
  1368. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1369. break;
  1370. case IB_MIG_ARMED:
  1371. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1372. break;
  1373. }
  1374. }
  1375. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1376. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1377. } else if (ibqp->qp_type == IB_QPT_UD ||
  1378. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1379. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1380. } else if (attr_mask & IB_QP_PATH_MTU) {
  1381. if (attr->path_mtu < IB_MTU_256 ||
  1382. attr->path_mtu > IB_MTU_4096) {
  1383. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1384. err = -EINVAL;
  1385. goto out;
  1386. }
  1387. context->mtu_msgmax = (attr->path_mtu << 5) |
  1388. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  1389. }
  1390. if (attr_mask & IB_QP_DEST_QPN)
  1391. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1392. if (attr_mask & IB_QP_PKEY_INDEX)
  1393. context->pri_path.pkey_index = attr->pkey_index;
  1394. /* todo implement counter_index functionality */
  1395. if (is_sqp(ibqp->qp_type))
  1396. context->pri_path.port = qp->port;
  1397. if (attr_mask & IB_QP_PORT)
  1398. context->pri_path.port = attr->port_num;
  1399. if (attr_mask & IB_QP_AV) {
  1400. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1401. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1402. attr_mask, 0, attr);
  1403. if (err)
  1404. goto out;
  1405. }
  1406. if (attr_mask & IB_QP_TIMEOUT)
  1407. context->pri_path.ackto_lt |= attr->timeout << 3;
  1408. if (attr_mask & IB_QP_ALT_PATH) {
  1409. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1410. attr->alt_port_num, attr_mask, 0, attr);
  1411. if (err)
  1412. goto out;
  1413. }
  1414. pd = get_pd(qp);
  1415. get_cqs(qp, &send_cq, &recv_cq);
  1416. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1417. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1418. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1419. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1420. if (attr_mask & IB_QP_RNR_RETRY)
  1421. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1422. if (attr_mask & IB_QP_RETRY_CNT)
  1423. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1424. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1425. if (attr->max_rd_atomic)
  1426. context->params1 |=
  1427. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1428. }
  1429. if (attr_mask & IB_QP_SQ_PSN)
  1430. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1431. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1432. if (attr->max_dest_rd_atomic)
  1433. context->params2 |=
  1434. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1435. }
  1436. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1437. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1438. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1439. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1440. if (attr_mask & IB_QP_RQ_PSN)
  1441. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1442. if (attr_mask & IB_QP_QKEY)
  1443. context->qkey = cpu_to_be32(attr->qkey);
  1444. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1445. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1446. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1447. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1448. sqd_event = 1;
  1449. else
  1450. sqd_event = 0;
  1451. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1452. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1453. mlx5_cur = to_mlx5_state(cur_state);
  1454. mlx5_new = to_mlx5_state(new_state);
  1455. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1456. if (mlx5_st < 0)
  1457. goto out;
  1458. /* If moving to a reset or error state, we must disable page faults on
  1459. * this QP and flush all current page faults. Otherwise a stale page
  1460. * fault may attempt to work on this QP after it is reset and moved
  1461. * again to RTS, and may cause the driver and the device to get out of
  1462. * sync. */
  1463. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1464. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1465. mlx5_ib_qp_disable_pagefaults(qp);
  1466. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1467. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1468. in->optparam = cpu_to_be32(optpar);
  1469. err = mlx5_core_qp_modify(dev->mdev, to_mlx5_state(cur_state),
  1470. to_mlx5_state(new_state), in, sqd_event,
  1471. &qp->mqp);
  1472. if (err)
  1473. goto out;
  1474. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1475. mlx5_ib_qp_enable_pagefaults(qp);
  1476. qp->state = new_state;
  1477. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1478. qp->atomic_rd_en = attr->qp_access_flags;
  1479. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1480. qp->resp_depth = attr->max_dest_rd_atomic;
  1481. if (attr_mask & IB_QP_PORT)
  1482. qp->port = attr->port_num;
  1483. if (attr_mask & IB_QP_ALT_PATH)
  1484. qp->alt_port = attr->alt_port_num;
  1485. /*
  1486. * If we moved a kernel QP to RESET, clean up all old CQ
  1487. * entries and reinitialize the QP.
  1488. */
  1489. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1490. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1491. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1492. if (send_cq != recv_cq)
  1493. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1494. qp->rq.head = 0;
  1495. qp->rq.tail = 0;
  1496. qp->sq.head = 0;
  1497. qp->sq.tail = 0;
  1498. qp->sq.cur_post = 0;
  1499. qp->sq.last_poll = 0;
  1500. qp->db.db[MLX5_RCV_DBR] = 0;
  1501. qp->db.db[MLX5_SND_DBR] = 0;
  1502. }
  1503. out:
  1504. kfree(in);
  1505. return err;
  1506. }
  1507. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1508. int attr_mask, struct ib_udata *udata)
  1509. {
  1510. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1511. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1512. enum ib_qp_state cur_state, new_state;
  1513. int err = -EINVAL;
  1514. int port;
  1515. mutex_lock(&qp->mutex);
  1516. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1517. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1518. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1519. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1520. IB_LINK_LAYER_UNSPECIFIED))
  1521. goto out;
  1522. if ((attr_mask & IB_QP_PORT) &&
  1523. (attr->port_num == 0 ||
  1524. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)))
  1525. goto out;
  1526. if (attr_mask & IB_QP_PKEY_INDEX) {
  1527. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1528. if (attr->pkey_index >=
  1529. dev->mdev->port_caps[port - 1].pkey_table_len)
  1530. goto out;
  1531. }
  1532. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1533. attr->max_rd_atomic >
  1534. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp)))
  1535. goto out;
  1536. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1537. attr->max_dest_rd_atomic >
  1538. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp)))
  1539. goto out;
  1540. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1541. err = 0;
  1542. goto out;
  1543. }
  1544. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1545. out:
  1546. mutex_unlock(&qp->mutex);
  1547. return err;
  1548. }
  1549. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1550. {
  1551. struct mlx5_ib_cq *cq;
  1552. unsigned cur;
  1553. cur = wq->head - wq->tail;
  1554. if (likely(cur + nreq < wq->max_post))
  1555. return 0;
  1556. cq = to_mcq(ib_cq);
  1557. spin_lock(&cq->lock);
  1558. cur = wq->head - wq->tail;
  1559. spin_unlock(&cq->lock);
  1560. return cur + nreq >= wq->max_post;
  1561. }
  1562. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1563. u64 remote_addr, u32 rkey)
  1564. {
  1565. rseg->raddr = cpu_to_be64(remote_addr);
  1566. rseg->rkey = cpu_to_be32(rkey);
  1567. rseg->reserved = 0;
  1568. }
  1569. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1570. struct ib_send_wr *wr)
  1571. {
  1572. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1573. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1574. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1575. }
  1576. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1577. {
  1578. dseg->byte_count = cpu_to_be32(sg->length);
  1579. dseg->lkey = cpu_to_be32(sg->lkey);
  1580. dseg->addr = cpu_to_be64(sg->addr);
  1581. }
  1582. static __be16 get_klm_octo(int npages)
  1583. {
  1584. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1585. }
  1586. static __be64 frwr_mkey_mask(void)
  1587. {
  1588. u64 result;
  1589. result = MLX5_MKEY_MASK_LEN |
  1590. MLX5_MKEY_MASK_PAGE_SIZE |
  1591. MLX5_MKEY_MASK_START_ADDR |
  1592. MLX5_MKEY_MASK_EN_RINVAL |
  1593. MLX5_MKEY_MASK_KEY |
  1594. MLX5_MKEY_MASK_LR |
  1595. MLX5_MKEY_MASK_LW |
  1596. MLX5_MKEY_MASK_RR |
  1597. MLX5_MKEY_MASK_RW |
  1598. MLX5_MKEY_MASK_A |
  1599. MLX5_MKEY_MASK_SMALL_FENCE |
  1600. MLX5_MKEY_MASK_FREE;
  1601. return cpu_to_be64(result);
  1602. }
  1603. static __be64 sig_mkey_mask(void)
  1604. {
  1605. u64 result;
  1606. result = MLX5_MKEY_MASK_LEN |
  1607. MLX5_MKEY_MASK_PAGE_SIZE |
  1608. MLX5_MKEY_MASK_START_ADDR |
  1609. MLX5_MKEY_MASK_EN_SIGERR |
  1610. MLX5_MKEY_MASK_EN_RINVAL |
  1611. MLX5_MKEY_MASK_KEY |
  1612. MLX5_MKEY_MASK_LR |
  1613. MLX5_MKEY_MASK_LW |
  1614. MLX5_MKEY_MASK_RR |
  1615. MLX5_MKEY_MASK_RW |
  1616. MLX5_MKEY_MASK_SMALL_FENCE |
  1617. MLX5_MKEY_MASK_FREE |
  1618. MLX5_MKEY_MASK_BSF_EN;
  1619. return cpu_to_be64(result);
  1620. }
  1621. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1622. struct ib_send_wr *wr, int li)
  1623. {
  1624. memset(umr, 0, sizeof(*umr));
  1625. if (li) {
  1626. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1627. umr->flags = 1 << 7;
  1628. return;
  1629. }
  1630. umr->flags = (1 << 5); /* fail if not free */
  1631. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1632. umr->mkey_mask = frwr_mkey_mask();
  1633. }
  1634. static __be64 get_umr_reg_mr_mask(void)
  1635. {
  1636. u64 result;
  1637. result = MLX5_MKEY_MASK_LEN |
  1638. MLX5_MKEY_MASK_PAGE_SIZE |
  1639. MLX5_MKEY_MASK_START_ADDR |
  1640. MLX5_MKEY_MASK_PD |
  1641. MLX5_MKEY_MASK_LR |
  1642. MLX5_MKEY_MASK_LW |
  1643. MLX5_MKEY_MASK_KEY |
  1644. MLX5_MKEY_MASK_RR |
  1645. MLX5_MKEY_MASK_RW |
  1646. MLX5_MKEY_MASK_A |
  1647. MLX5_MKEY_MASK_FREE;
  1648. return cpu_to_be64(result);
  1649. }
  1650. static __be64 get_umr_unreg_mr_mask(void)
  1651. {
  1652. u64 result;
  1653. result = MLX5_MKEY_MASK_FREE;
  1654. return cpu_to_be64(result);
  1655. }
  1656. static __be64 get_umr_update_mtt_mask(void)
  1657. {
  1658. u64 result;
  1659. result = MLX5_MKEY_MASK_FREE;
  1660. return cpu_to_be64(result);
  1661. }
  1662. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1663. struct ib_send_wr *wr)
  1664. {
  1665. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1666. memset(umr, 0, sizeof(*umr));
  1667. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  1668. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  1669. else
  1670. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  1671. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1672. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1673. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  1674. umr->mkey_mask = get_umr_update_mtt_mask();
  1675. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  1676. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  1677. } else {
  1678. umr->mkey_mask = get_umr_reg_mr_mask();
  1679. }
  1680. } else {
  1681. umr->mkey_mask = get_umr_unreg_mr_mask();
  1682. }
  1683. if (!wr->num_sge)
  1684. umr->flags |= MLX5_UMR_INLINE;
  1685. }
  1686. static u8 get_umr_flags(int acc)
  1687. {
  1688. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1689. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1690. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1691. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1692. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1693. }
  1694. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1695. int li, int *writ)
  1696. {
  1697. memset(seg, 0, sizeof(*seg));
  1698. if (li) {
  1699. seg->status = MLX5_MKEY_STATUS_FREE;
  1700. return;
  1701. }
  1702. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1703. MLX5_ACCESS_MODE_MTT;
  1704. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1705. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1706. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1707. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1708. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1709. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1710. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1711. }
  1712. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1713. {
  1714. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1715. memset(seg, 0, sizeof(*seg));
  1716. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1717. seg->status = MLX5_MKEY_STATUS_FREE;
  1718. return;
  1719. }
  1720. seg->flags = convert_access(umrwr->access_flags);
  1721. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  1722. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  1723. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  1724. }
  1725. seg->len = cpu_to_be64(umrwr->length);
  1726. seg->log2_page_size = umrwr->page_shift;
  1727. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1728. mlx5_mkey_variant(umrwr->mkey));
  1729. }
  1730. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1731. struct ib_send_wr *wr,
  1732. struct mlx5_core_dev *mdev,
  1733. struct mlx5_ib_pd *pd,
  1734. int writ)
  1735. {
  1736. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1737. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1738. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1739. int i;
  1740. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1741. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1742. dseg->addr = cpu_to_be64(mfrpl->map);
  1743. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1744. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1745. }
  1746. static __be32 send_ieth(struct ib_send_wr *wr)
  1747. {
  1748. switch (wr->opcode) {
  1749. case IB_WR_SEND_WITH_IMM:
  1750. case IB_WR_RDMA_WRITE_WITH_IMM:
  1751. return wr->ex.imm_data;
  1752. case IB_WR_SEND_WITH_INV:
  1753. return cpu_to_be32(wr->ex.invalidate_rkey);
  1754. default:
  1755. return 0;
  1756. }
  1757. }
  1758. static u8 calc_sig(void *wqe, int size)
  1759. {
  1760. u8 *p = wqe;
  1761. u8 res = 0;
  1762. int i;
  1763. for (i = 0; i < size; i++)
  1764. res ^= p[i];
  1765. return ~res;
  1766. }
  1767. static u8 wq_sig(void *wqe)
  1768. {
  1769. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1770. }
  1771. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1772. void *wqe, int *sz)
  1773. {
  1774. struct mlx5_wqe_inline_seg *seg;
  1775. void *qend = qp->sq.qend;
  1776. void *addr;
  1777. int inl = 0;
  1778. int copy;
  1779. int len;
  1780. int i;
  1781. seg = wqe;
  1782. wqe += sizeof(*seg);
  1783. for (i = 0; i < wr->num_sge; i++) {
  1784. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1785. len = wr->sg_list[i].length;
  1786. inl += len;
  1787. if (unlikely(inl > qp->max_inline_data))
  1788. return -ENOMEM;
  1789. if (unlikely(wqe + len > qend)) {
  1790. copy = qend - wqe;
  1791. memcpy(wqe, addr, copy);
  1792. addr += copy;
  1793. len -= copy;
  1794. wqe = mlx5_get_send_wqe(qp, 0);
  1795. }
  1796. memcpy(wqe, addr, len);
  1797. wqe += len;
  1798. }
  1799. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1800. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1801. return 0;
  1802. }
  1803. static u16 prot_field_size(enum ib_signature_type type)
  1804. {
  1805. switch (type) {
  1806. case IB_SIG_TYPE_T10_DIF:
  1807. return MLX5_DIF_SIZE;
  1808. default:
  1809. return 0;
  1810. }
  1811. }
  1812. static u8 bs_selector(int block_size)
  1813. {
  1814. switch (block_size) {
  1815. case 512: return 0x1;
  1816. case 520: return 0x2;
  1817. case 4096: return 0x3;
  1818. case 4160: return 0x4;
  1819. case 1073741824: return 0x5;
  1820. default: return 0;
  1821. }
  1822. }
  1823. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  1824. struct mlx5_bsf_inl *inl)
  1825. {
  1826. /* Valid inline section and allow BSF refresh */
  1827. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  1828. MLX5_BSF_REFRESH_DIF);
  1829. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  1830. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  1831. /* repeating block */
  1832. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  1833. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  1834. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  1835. if (domain->sig.dif.ref_remap)
  1836. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  1837. if (domain->sig.dif.app_escape) {
  1838. if (domain->sig.dif.ref_escape)
  1839. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  1840. else
  1841. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  1842. }
  1843. inl->dif_app_bitmask_check =
  1844. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  1845. }
  1846. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  1847. struct ib_sig_attrs *sig_attrs,
  1848. struct mlx5_bsf *bsf, u32 data_size)
  1849. {
  1850. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  1851. struct mlx5_bsf_basic *basic = &bsf->basic;
  1852. struct ib_sig_domain *mem = &sig_attrs->mem;
  1853. struct ib_sig_domain *wire = &sig_attrs->wire;
  1854. memset(bsf, 0, sizeof(*bsf));
  1855. /* Basic + Extended + Inline */
  1856. basic->bsf_size_sbs = 1 << 7;
  1857. /* Input domain check byte mask */
  1858. basic->check_byte_mask = sig_attrs->check_mask;
  1859. basic->raw_data_size = cpu_to_be32(data_size);
  1860. /* Memory domain */
  1861. switch (sig_attrs->mem.sig_type) {
  1862. case IB_SIG_TYPE_NONE:
  1863. break;
  1864. case IB_SIG_TYPE_T10_DIF:
  1865. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  1866. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  1867. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  1868. break;
  1869. default:
  1870. return -EINVAL;
  1871. }
  1872. /* Wire domain */
  1873. switch (sig_attrs->wire.sig_type) {
  1874. case IB_SIG_TYPE_NONE:
  1875. break;
  1876. case IB_SIG_TYPE_T10_DIF:
  1877. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  1878. mem->sig_type == wire->sig_type) {
  1879. /* Same block structure */
  1880. basic->bsf_size_sbs |= 1 << 4;
  1881. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  1882. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  1883. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  1884. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  1885. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  1886. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  1887. } else
  1888. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  1889. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  1890. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  1891. break;
  1892. default:
  1893. return -EINVAL;
  1894. }
  1895. return 0;
  1896. }
  1897. static int set_sig_data_segment(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1898. void **seg, int *size)
  1899. {
  1900. struct ib_sig_attrs *sig_attrs = wr->wr.sig_handover.sig_attrs;
  1901. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1902. struct mlx5_bsf *bsf;
  1903. u32 data_len = wr->sg_list->length;
  1904. u32 data_key = wr->sg_list->lkey;
  1905. u64 data_va = wr->sg_list->addr;
  1906. int ret;
  1907. int wqe_size;
  1908. if (!wr->wr.sig_handover.prot ||
  1909. (data_key == wr->wr.sig_handover.prot->lkey &&
  1910. data_va == wr->wr.sig_handover.prot->addr &&
  1911. data_len == wr->wr.sig_handover.prot->length)) {
  1912. /**
  1913. * Source domain doesn't contain signature information
  1914. * or data and protection are interleaved in memory.
  1915. * So need construct:
  1916. * ------------------
  1917. * | data_klm |
  1918. * ------------------
  1919. * | BSF |
  1920. * ------------------
  1921. **/
  1922. struct mlx5_klm *data_klm = *seg;
  1923. data_klm->bcount = cpu_to_be32(data_len);
  1924. data_klm->key = cpu_to_be32(data_key);
  1925. data_klm->va = cpu_to_be64(data_va);
  1926. wqe_size = ALIGN(sizeof(*data_klm), 64);
  1927. } else {
  1928. /**
  1929. * Source domain contains signature information
  1930. * So need construct a strided block format:
  1931. * ---------------------------
  1932. * | stride_block_ctrl |
  1933. * ---------------------------
  1934. * | data_klm |
  1935. * ---------------------------
  1936. * | prot_klm |
  1937. * ---------------------------
  1938. * | BSF |
  1939. * ---------------------------
  1940. **/
  1941. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  1942. struct mlx5_stride_block_entry *data_sentry;
  1943. struct mlx5_stride_block_entry *prot_sentry;
  1944. u32 prot_key = wr->wr.sig_handover.prot->lkey;
  1945. u64 prot_va = wr->wr.sig_handover.prot->addr;
  1946. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  1947. int prot_size;
  1948. sblock_ctrl = *seg;
  1949. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  1950. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  1951. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  1952. if (!prot_size) {
  1953. pr_err("Bad block size given: %u\n", block_size);
  1954. return -EINVAL;
  1955. }
  1956. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  1957. prot_size);
  1958. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  1959. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  1960. sblock_ctrl->num_entries = cpu_to_be16(2);
  1961. data_sentry->bcount = cpu_to_be16(block_size);
  1962. data_sentry->key = cpu_to_be32(data_key);
  1963. data_sentry->va = cpu_to_be64(data_va);
  1964. data_sentry->stride = cpu_to_be16(block_size);
  1965. prot_sentry->bcount = cpu_to_be16(prot_size);
  1966. prot_sentry->key = cpu_to_be32(prot_key);
  1967. prot_sentry->va = cpu_to_be64(prot_va);
  1968. prot_sentry->stride = cpu_to_be16(prot_size);
  1969. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  1970. sizeof(*prot_sentry), 64);
  1971. }
  1972. *seg += wqe_size;
  1973. *size += wqe_size / 16;
  1974. if (unlikely((*seg == qp->sq.qend)))
  1975. *seg = mlx5_get_send_wqe(qp, 0);
  1976. bsf = *seg;
  1977. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  1978. if (ret)
  1979. return -EINVAL;
  1980. *seg += sizeof(*bsf);
  1981. *size += sizeof(*bsf) / 16;
  1982. if (unlikely((*seg == qp->sq.qend)))
  1983. *seg = mlx5_get_send_wqe(qp, 0);
  1984. return 0;
  1985. }
  1986. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  1987. struct ib_send_wr *wr, u32 nelements,
  1988. u32 length, u32 pdn)
  1989. {
  1990. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1991. u32 sig_key = sig_mr->rkey;
  1992. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  1993. memset(seg, 0, sizeof(*seg));
  1994. seg->flags = get_umr_flags(wr->wr.sig_handover.access_flags) |
  1995. MLX5_ACCESS_MODE_KLM;
  1996. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  1997. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  1998. MLX5_MKEY_BSF_EN | pdn);
  1999. seg->len = cpu_to_be64(length);
  2000. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2001. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2002. }
  2003. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2004. struct ib_send_wr *wr, u32 nelements)
  2005. {
  2006. memset(umr, 0, sizeof(*umr));
  2007. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  2008. umr->klm_octowords = get_klm_octo(nelements);
  2009. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  2010. umr->mkey_mask = sig_mkey_mask();
  2011. }
  2012. static int set_sig_umr_wr(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  2013. void **seg, int *size)
  2014. {
  2015. struct mlx5_ib_mr *sig_mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2016. u32 pdn = get_pd(qp)->pdn;
  2017. u32 klm_oct_size;
  2018. int region_len, ret;
  2019. if (unlikely(wr->num_sge != 1) ||
  2020. unlikely(wr->wr.sig_handover.access_flags &
  2021. IB_ACCESS_REMOTE_ATOMIC) ||
  2022. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  2023. unlikely(!sig_mr->sig->sig_status_checked))
  2024. return -EINVAL;
  2025. /* length of the protected region, data + protection */
  2026. region_len = wr->sg_list->length;
  2027. if (wr->wr.sig_handover.prot &&
  2028. (wr->wr.sig_handover.prot->lkey != wr->sg_list->lkey ||
  2029. wr->wr.sig_handover.prot->addr != wr->sg_list->addr ||
  2030. wr->wr.sig_handover.prot->length != wr->sg_list->length))
  2031. region_len += wr->wr.sig_handover.prot->length;
  2032. /**
  2033. * KLM octoword size - if protection was provided
  2034. * then we use strided block format (3 octowords),
  2035. * else we use single KLM (1 octoword)
  2036. **/
  2037. klm_oct_size = wr->wr.sig_handover.prot ? 3 : 1;
  2038. set_sig_umr_segment(*seg, wr, klm_oct_size);
  2039. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2040. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2041. if (unlikely((*seg == qp->sq.qend)))
  2042. *seg = mlx5_get_send_wqe(qp, 0);
  2043. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  2044. *seg += sizeof(struct mlx5_mkey_seg);
  2045. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2046. if (unlikely((*seg == qp->sq.qend)))
  2047. *seg = mlx5_get_send_wqe(qp, 0);
  2048. ret = set_sig_data_segment(wr, qp, seg, size);
  2049. if (ret)
  2050. return ret;
  2051. sig_mr->sig->sig_status_checked = false;
  2052. return 0;
  2053. }
  2054. static int set_psv_wr(struct ib_sig_domain *domain,
  2055. u32 psv_idx, void **seg, int *size)
  2056. {
  2057. struct mlx5_seg_set_psv *psv_seg = *seg;
  2058. memset(psv_seg, 0, sizeof(*psv_seg));
  2059. psv_seg->psv_num = cpu_to_be32(psv_idx);
  2060. switch (domain->sig_type) {
  2061. case IB_SIG_TYPE_NONE:
  2062. break;
  2063. case IB_SIG_TYPE_T10_DIF:
  2064. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  2065. domain->sig.dif.app_tag);
  2066. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  2067. break;
  2068. default:
  2069. pr_err("Bad signature type given.\n");
  2070. return 1;
  2071. }
  2072. *seg += sizeof(*psv_seg);
  2073. *size += sizeof(*psv_seg) / 16;
  2074. return 0;
  2075. }
  2076. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  2077. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  2078. {
  2079. int writ = 0;
  2080. int li;
  2081. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  2082. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  2083. return -EINVAL;
  2084. set_frwr_umr_segment(*seg, wr, li);
  2085. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2086. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2087. if (unlikely((*seg == qp->sq.qend)))
  2088. *seg = mlx5_get_send_wqe(qp, 0);
  2089. set_mkey_segment(*seg, wr, li, &writ);
  2090. *seg += sizeof(struct mlx5_mkey_seg);
  2091. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2092. if (unlikely((*seg == qp->sq.qend)))
  2093. *seg = mlx5_get_send_wqe(qp, 0);
  2094. if (!li) {
  2095. if (unlikely(wr->wr.fast_reg.page_list_len >
  2096. wr->wr.fast_reg.page_list->max_page_list_len))
  2097. return -ENOMEM;
  2098. set_frwr_pages(*seg, wr, mdev, pd, writ);
  2099. *seg += sizeof(struct mlx5_wqe_data_seg);
  2100. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2101. }
  2102. return 0;
  2103. }
  2104. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2105. {
  2106. __be32 *p = NULL;
  2107. int tidx = idx;
  2108. int i, j;
  2109. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2110. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2111. if ((i & 0xf) == 0) {
  2112. void *buf = mlx5_get_send_wqe(qp, tidx);
  2113. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2114. p = buf;
  2115. j = 0;
  2116. }
  2117. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2118. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2119. be32_to_cpu(p[j + 3]));
  2120. }
  2121. }
  2122. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2123. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2124. {
  2125. while (bytecnt > 0) {
  2126. __iowrite64_copy(dst++, src++, 8);
  2127. __iowrite64_copy(dst++, src++, 8);
  2128. __iowrite64_copy(dst++, src++, 8);
  2129. __iowrite64_copy(dst++, src++, 8);
  2130. __iowrite64_copy(dst++, src++, 8);
  2131. __iowrite64_copy(dst++, src++, 8);
  2132. __iowrite64_copy(dst++, src++, 8);
  2133. __iowrite64_copy(dst++, src++, 8);
  2134. bytecnt -= 64;
  2135. if (unlikely(src == qp->sq.qend))
  2136. src = mlx5_get_send_wqe(qp, 0);
  2137. }
  2138. }
  2139. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2140. {
  2141. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2142. wr->send_flags & IB_SEND_FENCE))
  2143. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2144. if (unlikely(fence)) {
  2145. if (wr->send_flags & IB_SEND_FENCE)
  2146. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2147. else
  2148. return fence;
  2149. } else {
  2150. return 0;
  2151. }
  2152. }
  2153. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2154. struct mlx5_wqe_ctrl_seg **ctrl,
  2155. struct ib_send_wr *wr, unsigned *idx,
  2156. int *size, int nreq)
  2157. {
  2158. int err = 0;
  2159. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2160. err = -ENOMEM;
  2161. return err;
  2162. }
  2163. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2164. *seg = mlx5_get_send_wqe(qp, *idx);
  2165. *ctrl = *seg;
  2166. *(uint32_t *)(*seg + 8) = 0;
  2167. (*ctrl)->imm = send_ieth(wr);
  2168. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2169. (wr->send_flags & IB_SEND_SIGNALED ?
  2170. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2171. (wr->send_flags & IB_SEND_SOLICITED ?
  2172. MLX5_WQE_CTRL_SOLICITED : 0);
  2173. *seg += sizeof(**ctrl);
  2174. *size = sizeof(**ctrl) / 16;
  2175. return err;
  2176. }
  2177. static void finish_wqe(struct mlx5_ib_qp *qp,
  2178. struct mlx5_wqe_ctrl_seg *ctrl,
  2179. u8 size, unsigned idx, u64 wr_id,
  2180. int nreq, u8 fence, u8 next_fence,
  2181. u32 mlx5_opcode)
  2182. {
  2183. u8 opmod = 0;
  2184. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2185. mlx5_opcode | ((u32)opmod << 24));
  2186. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  2187. ctrl->fm_ce_se |= fence;
  2188. qp->fm_cache = next_fence;
  2189. if (unlikely(qp->wq_sig))
  2190. ctrl->signature = wq_sig(ctrl);
  2191. qp->sq.wrid[idx] = wr_id;
  2192. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2193. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2194. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2195. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2196. }
  2197. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2198. struct ib_send_wr **bad_wr)
  2199. {
  2200. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2201. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2202. struct mlx5_core_dev *mdev = dev->mdev;
  2203. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2204. struct mlx5_ib_mr *mr;
  2205. struct mlx5_wqe_data_seg *dpseg;
  2206. struct mlx5_wqe_xrc_seg *xrc;
  2207. struct mlx5_bf *bf = qp->bf;
  2208. int uninitialized_var(size);
  2209. void *qend = qp->sq.qend;
  2210. unsigned long flags;
  2211. unsigned idx;
  2212. int err = 0;
  2213. int inl = 0;
  2214. int num_sge;
  2215. void *seg;
  2216. int nreq;
  2217. int i;
  2218. u8 next_fence = 0;
  2219. u8 fence;
  2220. spin_lock_irqsave(&qp->sq.lock, flags);
  2221. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2222. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  2223. mlx5_ib_warn(dev, "\n");
  2224. err = -EINVAL;
  2225. *bad_wr = wr;
  2226. goto out;
  2227. }
  2228. fence = qp->fm_cache;
  2229. num_sge = wr->num_sge;
  2230. if (unlikely(num_sge > qp->sq.max_gs)) {
  2231. mlx5_ib_warn(dev, "\n");
  2232. err = -ENOMEM;
  2233. *bad_wr = wr;
  2234. goto out;
  2235. }
  2236. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2237. if (err) {
  2238. mlx5_ib_warn(dev, "\n");
  2239. err = -ENOMEM;
  2240. *bad_wr = wr;
  2241. goto out;
  2242. }
  2243. switch (ibqp->qp_type) {
  2244. case IB_QPT_XRC_INI:
  2245. xrc = seg;
  2246. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  2247. seg += sizeof(*xrc);
  2248. size += sizeof(*xrc) / 16;
  2249. /* fall through */
  2250. case IB_QPT_RC:
  2251. switch (wr->opcode) {
  2252. case IB_WR_RDMA_READ:
  2253. case IB_WR_RDMA_WRITE:
  2254. case IB_WR_RDMA_WRITE_WITH_IMM:
  2255. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2256. wr->wr.rdma.rkey);
  2257. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2258. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2259. break;
  2260. case IB_WR_ATOMIC_CMP_AND_SWP:
  2261. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2262. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2263. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2264. err = -ENOSYS;
  2265. *bad_wr = wr;
  2266. goto out;
  2267. case IB_WR_LOCAL_INV:
  2268. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2269. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2270. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2271. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2272. if (err) {
  2273. mlx5_ib_warn(dev, "\n");
  2274. *bad_wr = wr;
  2275. goto out;
  2276. }
  2277. num_sge = 0;
  2278. break;
  2279. case IB_WR_FAST_REG_MR:
  2280. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2281. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  2282. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2283. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2284. if (err) {
  2285. mlx5_ib_warn(dev, "\n");
  2286. *bad_wr = wr;
  2287. goto out;
  2288. }
  2289. num_sge = 0;
  2290. break;
  2291. case IB_WR_REG_SIG_MR:
  2292. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2293. mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2294. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2295. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2296. if (err) {
  2297. mlx5_ib_warn(dev, "\n");
  2298. *bad_wr = wr;
  2299. goto out;
  2300. }
  2301. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2302. nreq, get_fence(fence, wr),
  2303. next_fence, MLX5_OPCODE_UMR);
  2304. /*
  2305. * SET_PSV WQEs are not signaled and solicited
  2306. * on error
  2307. */
  2308. wr->send_flags &= ~IB_SEND_SIGNALED;
  2309. wr->send_flags |= IB_SEND_SOLICITED;
  2310. err = begin_wqe(qp, &seg, &ctrl, wr,
  2311. &idx, &size, nreq);
  2312. if (err) {
  2313. mlx5_ib_warn(dev, "\n");
  2314. err = -ENOMEM;
  2315. *bad_wr = wr;
  2316. goto out;
  2317. }
  2318. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->mem,
  2319. mr->sig->psv_memory.psv_idx, &seg,
  2320. &size);
  2321. if (err) {
  2322. mlx5_ib_warn(dev, "\n");
  2323. *bad_wr = wr;
  2324. goto out;
  2325. }
  2326. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2327. nreq, get_fence(fence, wr),
  2328. next_fence, MLX5_OPCODE_SET_PSV);
  2329. err = begin_wqe(qp, &seg, &ctrl, wr,
  2330. &idx, &size, nreq);
  2331. if (err) {
  2332. mlx5_ib_warn(dev, "\n");
  2333. err = -ENOMEM;
  2334. *bad_wr = wr;
  2335. goto out;
  2336. }
  2337. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2338. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->wire,
  2339. mr->sig->psv_wire.psv_idx, &seg,
  2340. &size);
  2341. if (err) {
  2342. mlx5_ib_warn(dev, "\n");
  2343. *bad_wr = wr;
  2344. goto out;
  2345. }
  2346. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2347. nreq, get_fence(fence, wr),
  2348. next_fence, MLX5_OPCODE_SET_PSV);
  2349. num_sge = 0;
  2350. goto skip_psv;
  2351. default:
  2352. break;
  2353. }
  2354. break;
  2355. case IB_QPT_UC:
  2356. switch (wr->opcode) {
  2357. case IB_WR_RDMA_WRITE:
  2358. case IB_WR_RDMA_WRITE_WITH_IMM:
  2359. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2360. wr->wr.rdma.rkey);
  2361. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2362. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2363. break;
  2364. default:
  2365. break;
  2366. }
  2367. break;
  2368. case IB_QPT_UD:
  2369. case IB_QPT_SMI:
  2370. case IB_QPT_GSI:
  2371. set_datagram_seg(seg, wr);
  2372. seg += sizeof(struct mlx5_wqe_datagram_seg);
  2373. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  2374. if (unlikely((seg == qend)))
  2375. seg = mlx5_get_send_wqe(qp, 0);
  2376. break;
  2377. case MLX5_IB_QPT_REG_UMR:
  2378. if (wr->opcode != MLX5_IB_WR_UMR) {
  2379. err = -EINVAL;
  2380. mlx5_ib_warn(dev, "bad opcode\n");
  2381. goto out;
  2382. }
  2383. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  2384. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2385. set_reg_umr_segment(seg, wr);
  2386. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2387. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2388. if (unlikely((seg == qend)))
  2389. seg = mlx5_get_send_wqe(qp, 0);
  2390. set_reg_mkey_segment(seg, wr);
  2391. seg += sizeof(struct mlx5_mkey_seg);
  2392. size += sizeof(struct mlx5_mkey_seg) / 16;
  2393. if (unlikely((seg == qend)))
  2394. seg = mlx5_get_send_wqe(qp, 0);
  2395. break;
  2396. default:
  2397. break;
  2398. }
  2399. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  2400. int uninitialized_var(sz);
  2401. err = set_data_inl_seg(qp, wr, seg, &sz);
  2402. if (unlikely(err)) {
  2403. mlx5_ib_warn(dev, "\n");
  2404. *bad_wr = wr;
  2405. goto out;
  2406. }
  2407. inl = 1;
  2408. size += sz;
  2409. } else {
  2410. dpseg = seg;
  2411. for (i = 0; i < num_sge; i++) {
  2412. if (unlikely(dpseg == qend)) {
  2413. seg = mlx5_get_send_wqe(qp, 0);
  2414. dpseg = seg;
  2415. }
  2416. if (likely(wr->sg_list[i].length)) {
  2417. set_data_ptr_seg(dpseg, wr->sg_list + i);
  2418. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  2419. dpseg++;
  2420. }
  2421. }
  2422. }
  2423. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  2424. get_fence(fence, wr), next_fence,
  2425. mlx5_ib_opcode[wr->opcode]);
  2426. skip_psv:
  2427. if (0)
  2428. dump_wqe(qp, idx, size);
  2429. }
  2430. out:
  2431. if (likely(nreq)) {
  2432. qp->sq.head += nreq;
  2433. /* Make sure that descriptors are written before
  2434. * updating doorbell record and ringing the doorbell
  2435. */
  2436. wmb();
  2437. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  2438. /* Make sure doorbell record is visible to the HCA before
  2439. * we hit doorbell */
  2440. wmb();
  2441. if (bf->need_lock)
  2442. spin_lock(&bf->lock);
  2443. else
  2444. __acquire(&bf->lock);
  2445. /* TBD enable WC */
  2446. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  2447. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  2448. /* wc_wmb(); */
  2449. } else {
  2450. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  2451. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  2452. /* Make sure doorbells don't leak out of SQ spinlock
  2453. * and reach the HCA out of order.
  2454. */
  2455. mmiowb();
  2456. }
  2457. bf->offset ^= bf->buf_size;
  2458. if (bf->need_lock)
  2459. spin_unlock(&bf->lock);
  2460. else
  2461. __release(&bf->lock);
  2462. }
  2463. spin_unlock_irqrestore(&qp->sq.lock, flags);
  2464. return err;
  2465. }
  2466. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  2467. {
  2468. sig->signature = calc_sig(sig, size);
  2469. }
  2470. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  2471. struct ib_recv_wr **bad_wr)
  2472. {
  2473. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2474. struct mlx5_wqe_data_seg *scat;
  2475. struct mlx5_rwqe_sig *sig;
  2476. unsigned long flags;
  2477. int err = 0;
  2478. int nreq;
  2479. int ind;
  2480. int i;
  2481. spin_lock_irqsave(&qp->rq.lock, flags);
  2482. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2483. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2484. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2485. err = -ENOMEM;
  2486. *bad_wr = wr;
  2487. goto out;
  2488. }
  2489. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2490. err = -EINVAL;
  2491. *bad_wr = wr;
  2492. goto out;
  2493. }
  2494. scat = get_recv_wqe(qp, ind);
  2495. if (qp->wq_sig)
  2496. scat++;
  2497. for (i = 0; i < wr->num_sge; i++)
  2498. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2499. if (i < qp->rq.max_gs) {
  2500. scat[i].byte_count = 0;
  2501. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2502. scat[i].addr = 0;
  2503. }
  2504. if (qp->wq_sig) {
  2505. sig = (struct mlx5_rwqe_sig *)scat;
  2506. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2507. }
  2508. qp->rq.wrid[ind] = wr->wr_id;
  2509. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2510. }
  2511. out:
  2512. if (likely(nreq)) {
  2513. qp->rq.head += nreq;
  2514. /* Make sure that descriptors are written before
  2515. * doorbell record.
  2516. */
  2517. wmb();
  2518. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2519. }
  2520. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2521. return err;
  2522. }
  2523. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2524. {
  2525. switch (mlx5_state) {
  2526. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2527. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2528. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2529. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2530. case MLX5_QP_STATE_SQ_DRAINING:
  2531. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2532. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2533. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2534. default: return -1;
  2535. }
  2536. }
  2537. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2538. {
  2539. switch (mlx5_mig_state) {
  2540. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2541. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2542. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2543. default: return -1;
  2544. }
  2545. }
  2546. static int to_ib_qp_access_flags(int mlx5_flags)
  2547. {
  2548. int ib_flags = 0;
  2549. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2550. ib_flags |= IB_ACCESS_REMOTE_READ;
  2551. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2552. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2553. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2554. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2555. return ib_flags;
  2556. }
  2557. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2558. struct mlx5_qp_path *path)
  2559. {
  2560. struct mlx5_core_dev *dev = ibdev->mdev;
  2561. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2562. ib_ah_attr->port_num = path->port;
  2563. if (ib_ah_attr->port_num == 0 ||
  2564. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  2565. return;
  2566. ib_ah_attr->sl = path->sl & 0xf;
  2567. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2568. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2569. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2570. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2571. if (ib_ah_attr->ah_flags) {
  2572. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2573. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2574. ib_ah_attr->grh.traffic_class =
  2575. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2576. ib_ah_attr->grh.flow_label =
  2577. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2578. memcpy(ib_ah_attr->grh.dgid.raw,
  2579. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2580. }
  2581. }
  2582. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2583. struct ib_qp_init_attr *qp_init_attr)
  2584. {
  2585. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2586. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2587. struct mlx5_query_qp_mbox_out *outb;
  2588. struct mlx5_qp_context *context;
  2589. int mlx5_state;
  2590. int err = 0;
  2591. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  2592. /*
  2593. * Wait for any outstanding page faults, in case the user frees memory
  2594. * based upon this query's result.
  2595. */
  2596. flush_workqueue(mlx5_ib_page_fault_wq);
  2597. #endif
  2598. mutex_lock(&qp->mutex);
  2599. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2600. if (!outb) {
  2601. err = -ENOMEM;
  2602. goto out;
  2603. }
  2604. context = &outb->ctx;
  2605. err = mlx5_core_qp_query(dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2606. if (err)
  2607. goto out_free;
  2608. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2609. qp->state = to_ib_qp_state(mlx5_state);
  2610. qp_attr->qp_state = qp->state;
  2611. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2612. qp_attr->path_mig_state =
  2613. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2614. qp_attr->qkey = be32_to_cpu(context->qkey);
  2615. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2616. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2617. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2618. qp_attr->qp_access_flags =
  2619. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2620. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2621. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2622. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2623. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2624. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2625. }
  2626. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2627. qp_attr->port_num = context->pri_path.port;
  2628. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2629. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2630. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2631. qp_attr->max_dest_rd_atomic =
  2632. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2633. qp_attr->min_rnr_timer =
  2634. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2635. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2636. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2637. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2638. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2639. qp_attr->cur_qp_state = qp_attr->qp_state;
  2640. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2641. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2642. if (!ibqp->uobject) {
  2643. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2644. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2645. } else {
  2646. qp_attr->cap.max_send_wr = 0;
  2647. qp_attr->cap.max_send_sge = 0;
  2648. }
  2649. /* We don't support inline sends for kernel QPs (yet), and we
  2650. * don't know what userspace's value should be.
  2651. */
  2652. qp_attr->cap.max_inline_data = 0;
  2653. qp_init_attr->cap = qp_attr->cap;
  2654. qp_init_attr->create_flags = 0;
  2655. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2656. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2657. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2658. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2659. out_free:
  2660. kfree(outb);
  2661. out:
  2662. mutex_unlock(&qp->mutex);
  2663. return err;
  2664. }
  2665. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2666. struct ib_ucontext *context,
  2667. struct ib_udata *udata)
  2668. {
  2669. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2670. struct mlx5_ib_xrcd *xrcd;
  2671. int err;
  2672. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  2673. return ERR_PTR(-ENOSYS);
  2674. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2675. if (!xrcd)
  2676. return ERR_PTR(-ENOMEM);
  2677. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  2678. if (err) {
  2679. kfree(xrcd);
  2680. return ERR_PTR(-ENOMEM);
  2681. }
  2682. return &xrcd->ibxrcd;
  2683. }
  2684. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2685. {
  2686. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2687. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2688. int err;
  2689. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  2690. if (err) {
  2691. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2692. return err;
  2693. }
  2694. kfree(xrcd);
  2695. return 0;
  2696. }